1. Introduction
2. Number Systems and Codes
3. Digital Circuits
4. Combinational Logic Design Principles
5. Combinational Logic Design Practices
6. Combinational Design Examples
7. Sequential Logic Design principles
8. Sequential Logic Design practices
9. Sequential Design Examples
Welcome to the world of digital design. Perhaps you’re a computer science student who knows all about computer software and programming, but you’re still trying to figure out how all that fancy hardware could possibly work. Or perhaps you’re an electrical engineering student who already knows something about analog electronics and circuit design, but you wouldn’t know a bit if it bit you. No matter. Starting from a fairly basic level, this book will show you how to design digital circuits and subsystems.

We’ll give you the basic principles that you need to figure things out, and we’ll give you lots of examples. Along with principles, we’ll try to convey the flavor of real-world digital design by discussing current, practical considerations whenever possible. And I, the author, will often refer to myself as “we” in the hope that you’ll be drawn in and feel that we’re walking through the learning process together.

1.1 About Digital Design

Some people call it “logic design.” That’s OK, but ultimately the goal of design is to build systems. To that end, we’ll cover a whole lot more in this text than just logic equations and theorems.

This book claims to be about principles and practices. Most of the principles that we present will continue to be important years from now; some
may be applied in ways that have not even been discovered yet. As for practices, they may be a little different from what’s presented here by the time you start working in the field, and they will certainly continue to change throughout your career. So you should treat the “practices” material in this book as a way to reinforce principles, and as a way to learn design methods by example.

One of the book’s goals is to present enough about basic principles for you to know what’s happening when you use software tools to turn the crank for you. The same basic principles can help you get to the root of problems when the tools happen to get in your way.

Listed in the box on this page, there are several key points that you should learn through your studies with this text. Most of these items probably make no sense to you right now, but you should come back and review them later.

Digital design is engineering, and engineering means “problem solving.” My experience is that only 5%–10% of digital design is “the fun stuff”—the creative part of design, the flash of insight, the invention of a new approach. Much of the rest is just “turning the crank.” To be sure, turning the crank is much easier now than it was 20 or even 10 years ago, but you still can’t spend 100% or even 50% of your time on the fun stuff.

**IMPORTANT THEMES IN DIGITAL DESIGN**

- Good tools do not guarantee good design, but they help a lot by taking the pain out of doing things right.
- Digital circuits have analog characteristics.
- Know when to worry and when not to worry about the analog aspects of digital design.
- Always document your designs to make them understandable by yourself and others.
- Associate active levels with signal names and practice bubble-to-bubble logic design.
- Understand and use standard functional building blocks.
- Design for minimum cost at the system level, including your own engineering effort as part of the cost.
- State-machine design is like programming; approach it that way.
- Use programmable logic to simplify designs, reduce cost, and accommodate last-minute modifications.
- Avoid asynchronous design. Practice synchronous design until a better methodology comes along.
- Pinpoint the unavoidable asynchronous interfaces between different subsystems and the outside world, and provide reliable synchronizers.
- Catching a glitch in time saves nine.
Besides the fun stuff and turning the crank, there are many other areas in which a successful digital designer must be competent, including the following:

- **Debugging.** It’s next to impossible to be a good designer without being a good troubleshooter. Successful debugging takes planning, a systematic approach, patience, and logic: if you can’t discover where a problem is, find out where it is not!

- **Business requirements and practices.** A digital designer’s work is affected by a lot of non-engineering factors, including documentation standards, component availability, feature definitions, target specifications, task scheduling, office politics, and going to lunch with vendors.

- **Risk-taking.** When you begin a design project you must carefully balance risks against potential rewards and consequences, in areas ranging from new-component selection (will it be available when I’m ready to build the first prototype?) to schedule commitments (will I still have a job if I’m late?).

- **Communication.** Eventually, you’ll hand off your successful designs to other engineers, other departments, and customers. Without good communication skills, you’ll never complete this step successfully. Keep in mind that communication includes not just transmitting but also receiving; learn to be a good listener!

In the rest of this chapter, and throughout the text, I’ll continue to state some opinions about what’s important and what is not. I think I’m entitled to do so as a moderately successful practitioner of digital design. Of course, you are always welcome to share your own opinions and experience (send email to john@wakerly.com).

### 1.2 Analog versus Digital

*Analog* devices and systems process time-varying signals that can take on any value across a continuous range of voltage, current, or other metric. So do *digital* circuits and systems; the difference is that we can pretend that they don’t! A digital signal is modeled as taking on, at any time, only one of two discrete values, which we call 0 and 1 (or LOW and HIGH, FALSE and TRUE, negated and asserted, Sam and Fred, or whatever).

Digital computers have been around since the 1940s, and have been in widespread commercial use since the 1960s. Yet only in the past 10 to 20 years has the “digital revolution” spread to many other aspects of life. Examples of once-analog systems that have now “gone digital” include the following:

- **Still pictures.** The majority of cameras still use silver-halide film to record images. However, the increasing density of digital memory chips has allowed the development of digital cameras which record a picture as a...
640×480 or larger array of pixels, where each pixel stores the intensities of its red, green and blue color components as 8 bits each. This large amount of data, over seven million bits in this example, may be processed and compressed into a format called JPEG with as little as 5% of the original storage size, depending on the amount of picture detail. So, digital cameras rely on both digital storage and digital processing.

- **Video recordings.** A digital versatile disc (DVD) stores video in a highly compressed digital format called MPEG-2. This standard encodes a small fraction of the individual video frames in a compressed format similar to JPEG, and encodes each other frame as the difference between it and the previous one. The capacity of a single-layer, single-sided DVD is about 35 billion bits, sufficient for about 2 hours of high-quality video, and a two-layer, double-sided disc has four times that capacity.

- **Audio recordings.** Once made exclusively by impressing analog waveforms onto vinyl or magnetic tape, audio recordings now commonly use digital compact discs (CDs). A CD stores music as a sequence of 16-bit numbers corresponding to samples of the original analog waveform, one sample per stereo channel every 22.7 microseconds. A full-length CD recording (73 minutes) contains over six billion bits of information.

- **Automobile carburetors.** Once controlled strictly by mechanical linkages (including clever “analog” mechanical devices that sensed temperature, pressure, etc.), automobile engines are now controlled by embedded microprocessors. Various electronic and electromechanical sensors convert engine conditions into numbers that the microprocessor can examine to determine how to control the flow of fuel and oxygen to the engine. The microprocessor’s output is a time-varying sequence of numbers that operate electromechanical actuators which, in turn, control the engine.

- **The telephone system.** It started out a hundred years ago with analog microphones and receivers connected to the ends of a pair of copper wires (or was it string?). Even today, most homes still use analog telephones, which transmit analog signals to the phone company’s central office (CO). However, in the majority of COs, these analog signals are converted into a digital format before they are routed to their destinations, be they in the same CO or across the world. For many years the private branch exchanges (PBXs) used by businesses have carried the digital format all the way to the desktop. Now many businesses, COs, and traditional telephony service providers are converting to integrated systems that combine digital voice with data traffic over a single IP (Internet Protocol) network.

- **Traffic lights.** Stop lights used to be controlled by electromechanical timers that would give the green light to each direction for a predetermined amount of time. Later, relays were used in controllers that could activate
the lights according to the pattern of traffic detected by sensors embedded in the pavement. Today’s controllers use microprocessors, and can control the lights in ways that maximize vehicle throughput or, in some California cities, frustrate drivers in all kinds of creative ways.

• **Movie effects.** Special effects used to be made exclusively with miniature clay models, stop action, trick photography, and numerous overlays of film on a frame-by-frame basis. Today, spaceships, bugs, other-worldly scenes, and even babies from hell (in Pixar’s animated feature *Tin Toy*) are synthesized entirely using digital computers. Might the stunt man or woman someday no longer be needed, either?

The electronics revolution has been going on for quite some time now, and the “solid-state” revolution began with analog devices and applications like transistors and transistor radios. So why has there now been a digital revolution? There are in fact many reasons to favor digital circuits over analog ones:

• **Reproducibility of results.** Given the same set of inputs (in both value and time sequence), a properly designed digital circuit always produces exactly the same results. The outputs of an analog circuit vary with temperature, power-supply voltage, component aging, and other factors.

• **Ease of design.** Digital design, often called “logic design,” is logical. No special math skills are needed, and the behavior of small logic circuits can be visualized mentally without any special insights about the operation of capacitors, transistors, or other devices that require calculus to model.

• **Flexibility and functionality.** Once a problem has been reduced to digital form, it can be solved using a set of logical steps in space and time. For example, you can design a digital circuit that scrambles your recorded voice so that it is absolutely indecipherable by anyone who does not have your “key” (password), but can be heard virtually undistorted by anyone who does. Try doing that with an analog circuit.

• **Programmability.** You’re probably already quite familiar with digital computers and the ease with which you can design, write, and debug programs for them. Well, guess what? Much of digital design is carried out today by writing programs, too, in hardware description languages (HDLs). These languages allow both structure and function of a digital circuit to be specified or modeled. Besides a compiler, a typical HDL also comes with simulation and synthesis programs. These software tools are used to test the hardware model’s behavior before any real hardware is built, and then synthesize the model into a circuit in a particular component technology.

• **Speed.** Today’s digital devices are very fast. Individual transistors in the fastest integrated circuits can switch in less than 10 picoseconds, and a complete, complex device built from these transistors can examine its
inputs and produce an output in less than 2 nanoseconds. This means that such a device can produce 500 million or more results per second.  

- **Economy.** Digital circuits can provide a lot of functionality in a small space. Circuits that are used repetitively can be “integrated” into a single “chip” and mass-produced at very low cost, making possible throw-away items like calculators, digital watches, and singing birthday cards. (You may ask, “Is this such a good thing?” Never mind!)  

- **Steadily advancing technology.** When you design a digital system, you almost always know that there will be a faster, cheaper, or otherwise better technology for it in a few years. Clever designers can accommodate these expected advances during the initial design of a system, to forestall system obsolescence and to add value for customers. For example, desktop computers often have “expansion sockets” to accommodate faster processors or larger memories than are available at the time of the computer’s introduction.

So, that’s enough of a sales pitch on digital design. The rest of this chapter will give you a bit more technical background to prepare you for the rest of the book.

### 1.3 Digital Devices

The most basic digital devices are called *gates* and no, they were not named after the founder of a large software company. Gates originally got their name from their function of allowing or retarding (“gating”) the flow of digital information. In general, a gate has one or more inputs and produces an output that is a function of the current input value(s). While the inputs and outputs may be analog conditions such as voltage, current, even hydraulic pressure, they are modeled as taking on just two discrete values, 0 and 1.

Figure 1-1 shows symbols for the three most important kinds of gates. A 2-input **AND gate**, shown in (a), produces a 1 output if both of its inputs are 1; otherwise it produces a 0 output. The figure shows the same gate four times, with the four possible combinations of inputs that may be applied to it and the result-
ing outputs. A gate is called a \textit{combinational} circuit because its output depends only on the current input combination.

A 2-input \textit{OR} gate, shown in (b), produces a 1 output if one or both of its inputs are 1; it produces a 0 output only if both inputs are 0. Once again, there are four possible input combinations, resulting in the outputs shown in the figure.

A \textit{NOT} gate, more commonly called an \textit{inverter}, produces an output value that is the opposite of the input value, as shown in (c).

We called these three gates the most important for good reason. Any digital function can be realized using just these three kinds of gates. In Chapter 3 we’ll show how gates are realized using transistor circuits. You should know, however, that gates have been built or proposed using other technologies, such as relays, vacuum tubes, hydraulics, and molecular structures.

A \textit{flip-flop} is a device that stores either a 0 or 1. The \textit{state} of a flip-flop is the value that it currently stores. The stored value can be changed only at certain times determined by a “clock” input, and the new value may further depend on the flip-flop’s current state and its “control” inputs. A flip-flop can be built from a collection of gates hooked up in a clever way, as we’ll show in Section 7.2.

A digital circuit that contains flip-flops is called a \textit{sequential circuit} because its output at any time depends not only on its current input, but also on the past sequence of inputs that have been applied to it. In other words, a sequential circuit has \textit{memory} of past events.

\section*{1.4 Electronic Aspects of Digital Design}

Digital circuits are not exactly a binary version of alphabet soup—with all due respect to Figure 1-1, they don’t have little 0s and 1s floating around in them. As we’ll see in Chapter 3, digital circuits deal with analog voltages and currents, and are built with analog components. The “digital abstraction” allows analog behavior to be ignored in most cases, so circuits can be modeled as if they really did process 0s and 1s.
One important aspect of the digital abstraction is to associate a range of analog values with each logic value (0 or 1). As shown in Figure 1-2, a typical gate is not guaranteed to have a precise voltage level for a logic 0 output. Rather, it may produce a voltage somewhere in a range that is a subset of the range guaranteed to be recognized as a 0 by other gate inputs. The difference between the range boundaries is called noise margin—in a real circuit, a gate’s output can be corrupted by this much noise and still be correctly interpreted at the inputs of other gates.

Behavior for logic 1 outputs is similar. Note in the figure that there is an “invalid” region between the input ranges for logic 0 and logic 1. Although any given digital device operating at a particular voltage and temperature will have a fairly well defined boundary (or threshold) between the two ranges, different devices may have different boundaries. Still, all properly operating devices have their boundary somewhere in the “invalid” range. Therefore, any signal that is within the defined ranges for 0 and 1 will be interpreted identically by different devices. This characteristic is essential for reproducibility of results.

It is the job of an electronic circuit designer to ensure that logic gates produce and recognize logic signals that are within the appropriate ranges. This is an analog circuit-design problem; we touch upon some aspects of this in Chapter 3. It is not possible to design a circuit that has the desired behavior under every possible condition of power-supply voltage, temperature, loading, and other factors. Instead, the electronic circuit designer or device manufacturer provides specifications that define the conditions under which correct behavior is guaranteed.

As a digital designer, then, you need not delve into the detailed analog behavior of a digital device to ensure its correct operation. Rather, you need only examine enough about the device’s operating environment to determine that it is operating within its published specifications. Granted, some analog knowledge is needed to perform this examination, but not nearly what you’d need to design a digital device starting from scratch. In Chapter 3, we’ll give you just what you need.
Section 1.5 Software Aspects of Digital Design

Digital design need not involve any software tools. For example, Figure 1-3 shows the primary tool of the “old school” of digital design—a plastic template for drawing logic symbols in schematic diagrams by hand (the designer’s name was engraved into the plastic with a soldering iron).

Today, however, software tools are an essential part of digital design. Indeed, the availability and practicality of hardware description languages (HDLs) and accompanying circuit simulation and synthesis tools have changed the entire landscape of digital design over the past several years. We’ll make extensive use of HDLs throughout this book.

In computer-aided design (CAD) various software tools improve the designer’s productivity and help to improve the correctness and quality of designs. In a competitive world, the use of software tools is mandatory to obtain high-quality results on aggressive schedules. Important examples of software tools for digital design are listed below:

- **Schematic entry.** This is the digital designer’s equivalent of a word processor. It allows schematic diagrams to be drawn “on-line,” instead of with paper and pencil. The more advanced schematic-entry programs also check for common, easy-to-spot errors, such as shorted outputs, signals that don’t go anywhere, and so on. Such programs are discussed in greater detail in Section 12.1.

- **HDLs.** Hardware description languages, originally developed for circuit modeling, are now being used more and more for hardware design. They can be used to design anything from individual function modules to large, multi-chip digital systems. We’ll introduce two HDLs, ABEL and VHDL, at the end of Chapter 4, and we’ll provide examples in both languages in the chapters that follow.

- **HDL compilers, simulators, and synthesis tools.** A typical HDL software package contains several components. In a typical environment, the designer writes a text-based “program,” and the HDL compiler analyzes...
the program for syntax errors. If it compiles correctly, the designer has the option of handing it over to a synthesis tool that creates a corresponding circuit design targeted to a particular hardware technology. Most often, before synthesis the designer will use the compiler’s results as input to a “simulator” to verify the behavior of the design.

- **Simulators.** The design cycle for a customized, single-chip digital integrated circuit is long and expensive. Once the first chip is built, it’s very difficult, often impossible, to debug it by probing internal connections (they are really tiny), or to change the gates and interconnections. Usually, changes must be made in the original design database and a new chip must be manufactured to incorporate the required changes. Since this process can take months to complete, chip designers are highly motivated to “get it right” (or almost right) on the first try. Simulators help designers predict the electrical and functional behavior of a chip without actually building it, allowing most if not all bugs to be found before the chip is fabricated.

- Simulators are also used in the design of “programmable logic devices,” introduced later, and in the overall design of systems that incorporate many individual components. They are somewhat less critical in this case because it’s easier for the designer to make changes in components and interconnections on a printed-circuit board. However, even a little bit of simulation can save time by catching simple but stupid mistakes.

- **Test benches.** Digital designers have learned how to formalize circuit simulation and testing into software environments called “test benches.” The idea is to build a set of programs around a design to automatically exercise its functions and check both its functional and its timing behavior. This is especially useful when small design changes are made—the test bench can be run to ensure that bug fixes or “improvements” in one area do not break something else. Test-bench programs may be written in the same HDL as the design itself, in C or C++, or in combination of languages including scripting languages like PERL.

- **Timing analyzers and verifiers.** The time dimension is very important in digital design. All digital circuits take time to produce a new output value in response to an input change, and much of a designer’s effort is spent ensuring that such output changes occur quickly enough (or, in some cases, not too quickly). Specialized programs can automate the tedious task of drawing timing diagrams and specifying and verifying the timing relationships between different signals in a complex system.

- **Word processors.** Let’s not forget the lowly text editor and word processor. These tools are obviously useful for creating the source code for HDL-based designs, but they have an important use in every design—to create documentation!
In addition to using the tools above, designers may sometimes write specialized programs in high-level languages like C or C++, or scripts in languages like PERL, to solve particular design problems. For example, Section 11.1 gives a few examples of C programs that generate the “truth tables” for complex combinational logic functions.

Although CAD tools are important, they don’t make or break a digital designer. To take an analogy from another field, you couldn’t consider yourself to be a great writer just because you’re a fast typist or very handy with a word processor. During your study of digital design, be sure to learn and use all the
tools that are available to you, such as schematic-entry programs, simulators, and HDL compilers. But remember that learning to use tools is no guarantee that you’ll be able to produce good results. Please pay attention to what you’re producing with them!

1.6 Integrated Circuits

A collection of one or more gates fabricated on a single silicon chip is called an integrated circuit (IC). Large ICs with tens of millions of transistors may be half an inch or more on a side, while small ICs may be less than one-tenth of an inch on a side.

Regardless of its size, an IC is initially part of a much larger, circular wafer, up to ten inches in diameter, containing dozens to hundreds of replicas of the same IC. All of the IC chips on the wafer are fabricated at the same time, like pizzas that are eventually sold by the slice, except in this case, each piece (IC chip) is called a die. After the wafer is fabricated, the dice are tested in place on the wafer and defective ones are marked. Then the wafer is sliced up to produce the individual dice, and the marked ones are discarded. (Compare with the pizza-maker who sells all the pieces, even the ones without enough pepperoni!) Each unmarked die is mounted in a package, its pads are connected to the package pins, and the packaged IC is subjected to a final test and is shipped to a customer.

Some people use the term “IC” to refer to a silicon die. Some use “chip” to refer to the same thing. Still others use “IC” or “chip” to refer to the combination of a silicon die and its package. Digital designers tend to use the two terms interchangeably, and they really don’t care what they’re talking about. They don’t require a precise definition, since they’re only looking at the functional and electrical behavior of these things. In the balance of this text, we’ll use the term IC to refer to a packaged die.

A reader of the second edition wrote to me to collect a $5 reward for pointing out my “glaring” misuse of “dice” as the plural of “die.” According to the dictionary, she said, the plural form of “die” is “dice” only when describing those little cubes with dots on each side; otherwise it’s “dies,” and she produced the references to prove it.

Being stubborn, I asked my friends at the Microprocessor Report about this issue. According to the editor,

There is, indeed, much dispute over this term. We actually stopped using the term “dice” in Microprocessor Report more than four years ago. I actually prefer the plural “die,” … but perhaps it is best to avoid using the plural whenever possible.

So there you have it, even the experts don’t agree with the dictionary! Rather than cop out, I boldly chose to use “dice” anyway, by rolling the dice.
In the early days of integrated circuits, ICs were classified by size—small, medium, or large—according to how many gates they contained. The simplest type of commercially available ICs are still called small-scale integration (SSI), and contain the equivalent of 1 to 20 gates. SSI ICs typically contain a handful of gates or flip-flops, the basic building blocks of digital design.

The SSI ICs that you're likely to encounter in an educational lab come in a 14-pin dual in-line-pin (DIP) package. As shown in Figure 1-4(a), the spacing between pins in a column is 0.1 inch and the spacing between columns is 0.3 inch. Larger DIP packages accommodate functions with more pins, as shown in (b) and (c). A pin diagram shows the assignment of device signals to package pins, or pinout. Figure 1-5 shows the pin diagrams for a few common SSI ICs. Such diagrams are used only for mechanical reference, when a designer needs to determine the pin numbers for a particular IC. In the schematic diagram for a
TINY-SCALE INTEGRATION

In the coming years, perhaps the most popular remaining use of SSI and MSI, especially in DIP packages, will be in educational labs. These devices will afford students the opportunity to “get their hands” dirty by “breadboarding” and wiring up simple circuits in the same way that their professors did years ago.

However, much to my surprise and delight, a segment of the IC industry has actually gone downscale from SSI in the past few years. The idea has been to sell individual logic gates in very small packages. These devices handle simple functions that are sometimes needed to match larger-scale components to a particular design, or in some cases they are used to work around bugs in the larger-scale components or their interfaces.

An example of such an IC is Motorola’s 74VHC1G00. This chip is a single 2-input NAND gate housed in a 5-pin package (power, ground, two inputs, and one output). The entire package, including pins, measures only 0.08 inches on a side, and is only 0.04 inches high! Now that’s what I would call “tiny-scale integration”!

digital circuit, pin diagrams are not used. Instead, the various gates are grouped functionally, as we’ll show in Section 5.1.

Although SSI ICs are still sometimes used as “glue” to tie together larger-scale elements in complex systems, they have been largely supplanted by programmable logic devices, which we’ll study in Sections 5.3 and 8.3.

The next larger commercially available ICs are called medium-scale integration (MSI), and contain the equivalent of about 20 to 200 gates. An MSI IC typically contains a functional building block, such as a decoder, register, or counter. In Chapters 5 and 8, we’ll place a strong emphasis on these building blocks. Even though the use of discrete MSI ICs is declining, the equivalent building blocks are used extensively in the design of larger ICs.

Large-scale integration (LSI) ICs are bigger still, containing the equivalent of 200 to 200,000 gates or more. LSI parts include small memories, microprocessors, programmable logic devices, and customized devices.

STANDARD LOGIC FUNCTIONS

Many standard “high-level” functions appear over and over as building blocks in digital design. Historically, these functions were first integrated in MSI circuits. Subsequently, they have appeared as components in the “macro” libraries for ASIC design, as “standard cells” in VLSI design, as “canned” functions in PLD programming languages, and as library functions in hardware-description languages such as VHDL.

Standard logic functions are introduced in Chapters 5 and 8 as 74-series MSI parts, as well as in HDL form. The discussion and examples in these chapters provide a basis for understanding and using these functions in any form.
The dividing line between LSI and very large-scale integration (VLSI) is fuzzy, and tends to be stated in terms of transistor count rather than gate count. Any IC with over 1,000,000 transistors is definitely VLSI, and that includes most microprocessors and memories nowadays, as well as larger programmable logic devices and customized devices. In 1999, the VLSI ICs as large as 50 million transistors were being designed.

1.7 Programmable Logic Devices

There are a wide variety of ICs that can have their logic function “programmed” into them after they are manufactured. Most of these devices use technology that also allows the function to be reprogrammed, which means that if you find a bug in your design, you may be able to fix it without physically replacing or rewiring the device. In this book, we’ll frequently refer to the design opportunities and methods for such devices.

Historically, programmable logic arrays (PLAs) were the first programmable logic devices. PLAs contained a two-level structure of AND and OR gates with user-programmable connections. Using this structure, a designer could accommodate any logic function up to a certain level of complexity using the well-known theory of logic synthesis and minimization that we’ll present in Chapter 4.

PLA structure was enhanced and PLA costs were reduced with the introduction of programmable array logic (PAL) devices. Today, such devices are generically called programmable logic devices (PLDs), and are the “MSI” of the programmable logic industry. We’ll have a lot to say about PLD architecture and technology in Sections 5.3 and 8.3.

The ever-increasing capacity of integrated circuits created an opportunity for IC manufacturers to design larger PLDs for larger digital-design applications. However, for technical reasons that we’ll discuss in \secref{CPLDs}, the basic two-level AND-OR structure of PLDs could not be scaled to larger sizes. Instead, IC manufacturers devised complex PLD (CPLD) architectures to achieve the required scale. A typical CPLD is merely a collection of multiple PLDs and an interconnection structure, all on the same chip. In addition to the individual PLDs, the on-chip interconnection structure is also programmable, providing a rich variety of design possibilities. CPLDs can be scaled to larger sizes by increasing the number of individual PLDs and the richness of the interconnection structure on the CPLD chip.

At about the same time that CPLDs were being invented, other IC manufacturers took a different approach to scaling the size of programmable logic chips. Compared to a CPLD, a field-programmable gate arrays (FPGA) contains a much larger number of smaller individual logic blocks, and provides a large, distributed interconnection structure that dominates the entire chip. Figure 1-6 illustrates the difference between the two chip-design approaches.
Proponents of one approach or the other used to get into “religious” arguments over which way was better, but the largest manufacturer of large programmable logic devices, Xilinx Corporation, acknowledges that there is a place for both approaches and manufactures both types of devices. What’s more important than chip architecture is that both approaches support a style of design in which products can be moved from design concept to prototype and production in a very short time.

Also important in achieving short “time-to-market” for all kinds of PLD-based products is the use of HDLs in their design. Languages like ABEL and VHDL, and their accompanying software tools, allow a design to be compiled, synthesized, and downloaded into a PLD, CPLD, or FPGA literally in minutes. The power of highly structured, hierarchical languages like VHDL is especially important in helping designers utilize the hundreds of thousands or millions of gates that are provided in the largest CPLDs and FPGAs.

1.8 Application-Specific ICs

Perhaps the most interesting developments in IC technology for the average digital designer are not the ever-increasing chip sizes, but the ever-increasing opportunities to “design your own chip.” Chips designed for a particular, limited product or application are called semicustom ICs or application-specific ICs (ASICs). ASICs generally reduce the total component and manufacturing cost of a product by reducing chip count, physical size, and power consumption, and they often provide higher performance.

The nonrecurring engineering (NRE) cost for designing an ASIC can exceed the cost of a discrete design by $5,000 to $250,000 or more. NRE charges are paid to the IC manufacturer and others who are responsible for designing the
internal structure of the chip, creating tooling such as the metal masks for manufacturing the chips, developing tests for the manufactured chips, and actually making the first few sample chips.

The NRE cost for a typical, medium-complexity ASIC with about 100,000 gates is $30–$50,000. An ASIC design normally makes sense only when the NRE cost can be offset by the per-unit savings over the expected sales volume of the product.

The NRE cost to design a custom LSI chip—a chip whose functions, internal architecture, and detailed transistor-level design is tailored for a specific customer—is very high, $250,000 or more. Thus, full custom LSI design is done only for chips that have general commercial application or that will enjoy very high sales volume in a specific application (e.g., a digital watch chip, a network interface, or a bus-interface circuit for a PC).

To reduce NRE charges, IC manufacturers have developed libraries of standard cells including commonly used MSI functions such as decoders, registers, and counters, and commonly used LSI functions such as memories, programmable logic arrays, and microprocessors. In a standard-cell design, the logic designer interconnects functions in much the same way as in a multichip MSI/LSI design. Custom cells are created (at added cost, of course) only if absolutely necessary. All of the cells are then laid out on the chip, optimizing the layout to reduce propagation delays and minimize the size of the chip. Minimizing the chip size reduces the per-unit cost of the chip, since it increases the number of chips that can be fabricated on a single wafer. The NRE cost for a standard-cell design is typically on the order of $150,000.

Well, $150,000 is still a lot of money for most folks, so IC manufacturers have gone one step further to bring ASIC design capability to the masses. A gate array is an IC whose internal structure is an array of gates whose interconnections are initially unspecified. The logic designer specifies the gate types and interconnections. Even though the chip design is ultimately specified at this very low level, the designer typically works with “macrocells,” the same high-level functions used in multichip MSI/LSI and standard-cell designs; software expands the high-level design into a low-level one.

The main difference between standard-cell and gate-array design is that the macrocells and the chip layout of a gate array are not as highly optimized as those in a standard-cell design, so the chip may be 25% or more larger, and therefore may cost more. Also, there is no opportunity to create custom cells in the gate-array approach. On the other hand, a gate-array design can be completed faster and at lower NRE cost, ranging from about $5000 (what you’re told initially) to $75,000 (what you find you’ve spent when you’re all done).

The basic digital design methods that you’ll study throughout this book apply very well to the functional design of ASICs. However, there are additional opportunities, constraints, and steps in ASIC design, which usually depend on the particular ASIC vendor and design environment.
1.9 Printed-Circuit Boards

An IC is normally mounted on a printed-circuit board (PCB) [or printed-wiring board (PWB)] that connects it to other ICs in a system. The multilayer PCBs used in typical digital systems have copper wiring etched on multiple, thin layers of fiberglass that are laminated into a single board about 1/16 inch thick.

Individual wire connections, or PCB traces are usually quite narrow, 10 to 25 mils in typical PCBs. (A mil is one-thousandth of an inch.) In fine-line PCB technology, the traces are extremely narrow, as little as 4 mils wide with 4-mil spacing between adjacent traces. Thus, up to 125 connections may be routed in a one-inch-wide band on a single layer of the PCB. If higher connection density is needed, then more layers are used.

Most of the components in modern PCBs use surface-mount technology (SMT). Instead of having the long pins of DIP packages that poke through the board and are soldered to the underside, the leads of SMT IC packages are bent to make flat contact with the top surface of the PCB. Before such components are mounted on the PCB, a special “solder paste” is applied to contact pads on the PCB using a stencil whose hole pattern matches the contact pads to be soldered. Then the SMT components are placed (by hand or by machine) on the pads, where they are held in place by the solder paste (or in some cases, by glue). Finally, the entire assembly is passed through an oven to melt the solder paste, which then solidifies when cooled.

Surface-mount component technology, coupled with fine-line PCB technology, allows extremely dense packing of integrated circuits and other components on a PCB. This dense packing does more than save space. For very high-speed circuits, dense packing goes a long way toward minimizing adverse analog phenomena, including transmission-line effects and speed-of-light limitations.

To satisfy the most stringent requirements for speed and density, multichip modules (MCMs) have been developed. In this technology, IC dice are not mounted in individual plastic or ceramic packages. Instead, the IC dice for a high-speed subsystem (say, a processor and its cache memory) are bonded directly to a substrate that contains the required interconnections on multiple layers. The MCM is hermetically sealed and has its own external pins for power, ground, and just those signals that are required by the system that contains it.

1.10 Digital-Design Levels

Digital design can be carried out at several different levels of representation and abstraction. Although you may learn and practice design at a particular level, from time to time you’ll need to go up or down a level or two to get the job done. Also, the industry itself and most designers have been steadily moving to higher levels of abstraction as circuit density and functionality have increased.
The lowest level of digital design is device physics and IC manufacturing processes. This is the level that is primarily responsible for the breathtaking advances in IC speed and density that have occurred over the past decades. The effects of these advances are summarized in Moore’s Law, first stated by Intel founder Gordon Moore in 1965: that the number of transistors per square inch in an IC doubles every year. In recent years, the rate of advance has slowed down to doubling about every 18 months, but it is important to note that with each doubling of density has also come a doubling of speed.

This book does not reach down to the level of device physics and IC processes, but you need to recognize the importance of that level. Being aware of likely technology advances and other changes is important in system and product planning. For example, decreases in chip geometries have recently forced a move to lower logic-power-supply voltages, causing major changes in the way designers plan and specify modular systems and upgrades.

In this book, we jump into digital design at the transistor level and go all the way up to the level of logic design using HDLs. We stop short of the next level, which includes computer design and overall system design. The “center” of our discussion is at the level of functional building blocks.

To get a preview of the levels of design that we’ll cover, consider a simple design example. Suppose you are to build a “multiplexer” with two data input bits, \( A \) and \( B \), a control input bit \( S \), and an output bit \( Z \). Depending on the value of \( S \), 0 or 1, the circuit is to transfer the value of either \( A \) or \( B \) to the output \( Z \). This idea is illustrated in the “switch model” of Figure 1-7. Let us consider the design of this function at several different levels.

Although logic design is usually carried out at higher level, for some functions it is advantageous to optimize them by designing at the transistor level. The multiplexer is such a function. Figure 1-8 shows how the multiplexer can be designed in “CMOS” technology using specialized transistor circuit structures.

---

**Figure 1-7**
Switch model for multiplexer function.

**Figure 1-8**
Multiplexer design using CMOS transmission gates.
called “transmission gates,” discussed in Section 3.7.1. Using this approach, the multiplexer can be built with just six transistors. Any of the other approaches that we describe require at least 14 transistors.

In the traditional study of logic design, we would use a “truth table” to describe the multiplexer’s logic function. A truth table lists all possible combinations of input values and the corresponding output values for the function. Since the multiplexer has three inputs, it has $2^3 = 8$ possible input combinations, as shown in the truth table in Table 1-1.

Once we have a truth table, traditional logic design methods, described in Section 4.3, use Boolean algebra and well understood minimization algorithms to derive an “optimal” two-level AND-OR equation from the truth table. For the multiplexer truth table, we would derive the following equation:

$$Z = S' \cdot A + S \cdot B$$

This equation is read “$Z$ equals not $S$ and $A$ or $S$ and $B$.” Going one step further, we can convert the equation into a corresponding set of logic gates that perform the specified logic function, as shown in Figure 1-9. This circuit requires 14 transistors if we use standard CMOS technology for the four gates shown.

A multiplexer is a very commonly used function, and most digital logic technologies provide predefined multiplexer building blocks. For example, the 74x157 is an MSI chip that performs multiplexing on two 4-bit inputs simultaneously. Figure 1-10 is a logic diagram that shows how we can hook up just one bit of this 4-bit building block to solve the problem at hand. The numbers in color are pin numbers of a 16-pin DIP package containing the device.
We can also realize the multiplexer function as part of a programmable logic device. Languages like ABEL allow us to specify outputs using Boolean equations similar to the one on the previous page, but it’s usually more convenient to use “higher-level” language elements. For example, Table 1-2 is an ABEL program for the multiplexer function. The first three lines define the name of the program module and specify the type of PLD in which the function will be realized. The next two lines specify the device pin numbers for inputs and output. The “WHEN” statement specifies the actual logic function in a way that’s very easy to understand, even though we haven’t covered ABEL yet.

An even higher level language, VHDL, can be used to specify the multiplexer function in a way that is very flexible and hierarchical. Table 1-3 is an example VHDL program for the multiplexer. The first two lines specify a standard library and set of definitions to use in the design. The next four lines specify only the inputs and outputs of the function, and purposely hide any details about the way the function is realized internally. The “architecture” section of the program specifies the function’s behavior. VHDL syntax takes a little getting used to, but the single “when” statement says basically the same thing that the ABEL version did. A VHDL “synthesis tool” can start with this

```
module chap1mux
  title 'Two-input multiplexer example'
  CHAP1MUX device 'P16V8'
  A, B, S    pin 1, 2, 3;
  Z          pin 13 istype 'com';

  equations
  WHEN S == 0 THEN Z = A; ELSE Z = B;

end chap1mux
```

<table>
<thead>
<tr>
<th>S</th>
<th>A</th>
<th>B</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1A</td>
<td>1B</td>
<td>1Y</td>
</tr>
<tr>
<td>2</td>
<td>2A</td>
<td>2B</td>
<td>2Y</td>
</tr>
<tr>
<td>3</td>
<td>3A</td>
<td>3B</td>
<td>3Y</td>
</tr>
<tr>
<td>4</td>
<td>4A</td>
<td>4B</td>
<td>4Y</td>
</tr>
</tbody>
</table>

**Table 1-2**
ABEL program for the multiplexer.

![Logic diagram for a multiplexer using an MSI building block.](image-url)
behavioral description and produce a circuit that has this behavior in a specified target digital-logic technology.

By explicitly enforcing a separation of input/output definitions (“entity”) and internal realization (“architecture”), VHDL makes it easy for designers to define alternate realizations of functions without having to make changes elsewhere in the design hierarchy. For example, a designer could specify an alternate, structural architecture for the multiplexer as shown in Table 1-4. This architecture is basically a text equivalent of the logic diagram in Figure 1-9.

Going one step further, VHDL is powerful enough that we could actually define operations that model functional behavioral at the transistor level (though we won’t explore such capabilities in this book). Thus, we could come full circle by writing a VHDL program that specifies a transistor-level realization of the multiplexer equivalent to Figure 1-8.

Table 1-3
VHDL program for the multiplexer.

| library IEEE; |
| use IEEE.std_logic_1164.all; |
| entity Vchap1mux is |
| port ( A, B, S: in STD_LOGIC; |
| Z: out STD_LOGIC ); |
| end Vchap1mux; |
| architecture Vchap1mux_arch of Vchap1mux is |
| Z <= A when S = '0' else B; |
| end Vchap1mux_arch; |

Table 1-4
“Structural” VHDL program for the multiplexer.

| architecture Vchap1mux_gate_arch of Vchap1mux is |
| signal SN, ASN, SB: STD_LOGIC; |
| begin |
| U1: INV (S, SN); |
| U2: AND2 (A, SN, ASN); |
| U3: AND2 (S, B, SB); |
| U4: OR2 (ASN, SB, Z); |
| end Vchap1mux_gate_arch; |

1.11 The Name of the Game

Given the functional and performance requirements for a digital system, the name of the game in practical digital design is to minimize cost. For board-level designs—systems that are packaged on a single PCB—this usually means minimizing the number of IC packages. If too many ICs are required, they won’t all fit on the PCB. “Well, just use a bigger PCB,” you say. Unfortunately, PCB sizes are usually constrained by factors such as pre-existing standards (e.g., add-in
boards for PCs), packaging constraints (e.g., it has to fit in a toaster), or edicts from above (e.g., in order to get the project approved three months ago, you foolishly told your manager that it would all fit on a 3 × 5 inch PCB, and now you’ve got to deliver!). In each of these cases, the cost of using a larger PCB or multiple PCBs may be unacceptable.

Minimizing the number of ICs is usually the rule even though individual IC costs vary. For example, a typical SSI or MSI IC may cost 25 cents, while an small PLD may cost a dollar. It may be possible to perform a particular function with three SSI and MSI ICs (75 cents) or one PLD (a dollar). In most situations, the more expensive PLD solution is used, not because the designer owns stock in the IC company, but because the PLD solution uses less PCB area and is also a lot easier to change if it’s not right the first time.

In ASIC design, the name of the game is a little different, but the importance of structured, functional design techniques is the same. Although it’s easy to burn hours and weeks creating custom macrocells and minimizing the total gate count of an ASIC, only rarely is this advisable. The per-unit cost reduction achieved by having a 10% smaller chip is negligible except in high-volume applications. In applications with low to medium volume (the majority), two other factors are more important: design time and NRE cost.

A shorter design time allows a product to reach the market sooner, increasing revenues over the lifetime of the product. A lower NRE cost also flows right to the “bottom line,” and in small companies may be the only way the project can be completed before the company runs out of money (believe me, I’ve been there!). If the product is successful, it’s always possible and profitable to “tweak” the design later to reduce per-unit costs. The need to minimize design time and NRE cost argues in favor of a structured, as opposed to highly optimized, approach to ASIC design, using standard building blocks provided in the ASIC manufacturer’s library.

The considerations in PLD, CPLD, and FPGA design are a combination of the above. The choice of a particular PLD technology and device size is usually made fairly early in the design cycle. Later, as long as the design “fits” in the selected device, there’s no point in trying to optimize gate count or board area—the device has already been committed. However, if new functions or bug fixes push the design beyond the capacity of the selected device, that’s when you must work very hard to modify the design to make it fit.

### 1.12 Going Forward

This concludes the introductory chapter. As you continue reading this book, keep in mind two things. First, the ultimate goal of digital design is to build systems that solve problems for people. While this book will give you the basic tools for design, it’s still your job to keep “the big picture” in the back of your mind. Second, cost is an important factor in every design decision; and you must
consider not only the cost of digital components, but also the cost of the design activity itself.

Finally, as you get deeper into the text, if you encounter something that you think you’ve seen before but don’t remember where, please consult the index. I’ve tried to make it as helpful and complete as possible.

Drill Problems

1.1 Suggest some better-looking chapter-opening artwork to put on page 1 of the next edition of this book.

1.2 Give three different definitions for the word “bit” as used in this chapter.

1.3 Define the following acronyms: ASIC, CAD, CD, CO, CPLD, DIP, DVD, FPGA, HDL, IC, IP, LSI, MCM, MSI, NRE, OK, PBX, PCB, PLD, PWB, SMT, SSA, VHDL, VLSI.

1.4 Research the definitions of the following acronyms: ABEL, CMOS, JPEG, MPEG, OK, PERL, VHDL. (Is OK really an acronym?)

1.5 Excluding the topics in Section 1.2, list three once-analog systems that have “gone digital” since you were born.

1.6 Draw a digital circuit consisting of a 2-input AND gate and three inverters, where an inverter is connected to each of the AND gate’s inputs and its output. For each of the four possible combinations of inputs applied to the two primary inputs of this circuit, determine the value produced at the primary output. Is there a simpler circuit that gives the same input/output behavior?

1.7 When should you use the pin diagrams of Figure 1-5 in the schematic diagram of a circuit?

1.8 What is the relationship between “die” and “dice”?
Digital systems are built from circuits that process binary digits—0s and 1s—yet very few real-life problems are based on binary numbers or any numbers at all. Therefore, a digital system designer must establish some correspondence between the binary digits processed by digital circuits and real-life numbers, events, and conditions. The purpose of this chapter is to show you how familiar numeric quantities can be represented and manipulated in a digital system, and how nonnumeric data, events, and conditions also can be represented.

The first nine sections describe binary number systems and show how addition, subtraction, multiplication, and division are performed in these systems. Sections 2.10–2.13 show how other things, such as decimal numbers, text characters, mechanical positions, and arbitrary conditions, can be encoded using strings of binary digits.

Section 2.14 introduces “n-cubes,” which provide a way to visualize the relationship between different bit strings. The n-cubes are especially useful in the study of error-detecting codes in Section 2.15. We conclude the chapter with an introduction to codes for transmitting and storing data one bit at a time.
2.1 Positional Number Systems

The traditional number system that we learned in school and use every day in business is called a positional number system. In such a system, a number is represented by a string of digits where each digit position has an associated weight. The value of a number is a weighted sum of the digits, for example:

\[ 1734 = 1 \cdot 1000 + 7 \cdot 100 + 3 \cdot 10 + 4 \cdot 1 \]

Each weight is a power of 10 corresponding to the digit’s position. A decimal point allows negative as well as positive powers of 10 to be used:

\[ 5185.68 = 5 \cdot 1000 + 1 \cdot 100 + 8 \cdot 10 + 5 \cdot 1 + 6 \cdot 0.1 + 8 \cdot 0.01 \]

In general, a number \( D \) of the form \( d_1d_0.d_{-1}d_{-2} \) has the value

\[ D = d_1 \cdot 10^1 + d_0 \cdot 10^0 + d_{-1} \cdot 10^{-1} + d_{-2} \cdot 10^{-2} \]

Here, 10 is called the base or radix of the number system. In a general positional number system, the radix may be any integer \( r \geq 2 \), and a digit in position \( i \) has weight \( r^i \). The general form of a number in such a system is

\[ d_{p-1}d_{p-2}\cdots d_1d_0.d_{-1}d_{-2}\cdots d_{-n} \]

where there are \( p \) digits to the left of the point and \( n \) digits to the right of the point, called the radix point. If the radix point is missing, it is assumed to be to the right of the rightmost digit. The value of the number is the sum of each digit multiplied by the corresponding power of the radix:

\[ D = \sum_{i = -n}^{p-1} d_i \cdot r^i \]

Except for possible leading and trailing zeroes, the representation of a number in a positional number system is unique. (Obviously, 0185.6300 equals 185.63, and so on.) The leftmost digit in such a number is called the high-order or most significant digit; the rightmost is the low-order or least significant digit.

As we’ll learn in Chapter 3, digital circuits have signals that are normally in one of only two conditions—low or high, charged or discharged, off or on. The signals in these circuits are interpreted to represent binary digits (or bits) that have one of two values, 0 and 1. Thus, the binary radix is normally used to represent numbers in a digital system. The general form of a binary number is

\[ b_{p-1}b_{p-2}\cdots b_1b_0.b_{-1}b_{-2}\cdots b_{-n} \]

and its value is

\[ B = \sum_{i = -n}^{p-1} b_i \cdot 2^i \]
In a binary number, the radix point is called the *binary point*. When dealing with binary and other nondecimal numbers, we use a subscript to indicate the radix of each number, unless the radix is clear from the context. Examples of binary numbers and their decimal equivalents are given below.

\[
\begin{align*}
10011_2 &= 1 \cdot 16 + 0 \cdot 8 + 0 \cdot 4 + 1 \cdot 2 + 1 \cdot 1 = 19_{10} \\
100010_2 &= 1 \cdot 32 + 0 \cdot 16 + 0 \cdot 8 + 0 \cdot 4 + 1 \cdot 2 + 0 \cdot 1 = 34_{10} \\
101.001_2 &= 1 \cdot 4 + 0 \cdot 2 + 1 \cdot 1 + 0 \cdot 0.5 + 0 \cdot 0.25 + 1 \cdot 0.125 = 5.125_{10}
\end{align*}
\]

The leftmost bit of a binary number is called the *high-order* or *most significant bit* (MSB); the rightmost is the *low-order* or *least significant bit* (LSB).

### 2.2 Octal and Hexadecimal Numbers

Radix 10 is important because we use it in everyday business, and radix 2 is important because binary numbers can be processed directly by digital circuits. Numbers in other radices are not often processed directly, but may be important for documentation or other purposes. In particular, the radices 8 and 16 provide convenient shorthand representations for multibit numbers in a digital system.

The *octal number system* uses radix 8, while the *hexadecimal number system* uses radix 16. Table 2-1 shows the binary integers from 0 to 1111 and their octal, decimal, and hexadecimal equivalents. The octal system needs 8 digits, so it uses digits 0–7 of the decimal system. The hexadecimal system needs 16 digits, so it supplements decimal digits 0–9 with the letters A–F.

The octal and hexadecimal number systems are useful for representing multibit numbers because their radices are powers of 2. Since a string of three bits can take on eight different combinations, it follows that each 3-bit string can be uniquely represented by one octal digit, according to the third and fourth columns of Table 2-1. Likewise, a 4-bit string can be represented by one hexadecimal digit according to the fifth and sixth columns of the table.

Thus, it is very easy to convert a binary number to octal. Starting at the binary point and working left, we simply separate the bits into groups of three and replace each group with the corresponding octal digit:

\[
\begin{align*}
100011001110_2 &= 100\ 011\ 001\ 110_2 = 4316_8 \\
1110110101001_2 &= 011\ 101\ 110\ 101\ 001_2 = 35651_8
\end{align*}
\]

The procedure for binary to hexadecimal conversion is similar, except we use groups of four bits:

\[
\begin{align*}
100011001110_2 &= 1000\ 1100\ 1110_2 = 8CE_{16} \\
1110110101001_2 &= 0001\ 1101\ 1011\ 1010\ 1001_2 = 1DBA9_{16}
\end{align*}
\]

In these examples we have freely added zeroes on the left to make the total number of bits a multiple of 3 or 4 as required.
If a binary number contains digits to the right of the binary point, we can convert them to octal or hexadecimal by starting at the binary point and working right. Both the left-hand and right-hand sides can be padded with zeroes to get multiples of three or four bits, as shown in the example below:

\[
10.1011001011_2 = 010.10110010100_2 = 2.5454_8
\]

\[
= 0010.10110010100_2 = 2.B2C_{16}
\]

Converting in the reverse direction, from octal or hexadecimal to binary, is very easy. We simply replace each octal or hexadecimal digit with the corresponding 3- or 4-bit string, as shown below:

\[
1357_8 = 001011101111_2
\]

\[
2046.17_8 = 0100001001100.001111_2
\]

\[
BEAD_{16} = 1011111010101101_2
\]

\[
9F.46C_{16} = 1001111.0100110101100_2
\]

The octal number system was quite popular 25 years ago because of certain minicomputers that had their front-panel lights and switches arranged in groups of three. However, the octal number system is not used much today, because of the preponderance of machines that process 8-bit bytes. It is difficult to extract individual byte values in multibyte quantities in the octal representation; for...
example, what are the octal values of the four 8-bit bytes in the 32-bit number with octal representation 123456701238?

In the hexadecimal system, two digits represent an 8-bit byte, and 2n digits represent an n-byte word; each pair of digits constitutes exactly one byte. For example, the 32-bit hexadecimal number 5678ABCD16 consists of four bytes with values 5616, 7816, AB16, and CD16. In this context, a 4-bit hexadecimal digit is sometimes called a nibble; a 32-bit (4-byte) number has eight nibbles. Hexadecimal numbers are often used to describe a computer’s memory address space. For example, a computer with 16-bit addresses might be described as having read/write memory installed at addresses 0–EFFF16, and read-only memory at addresses F000–FFFF16. Many computer programming languages use the prefix “0x” to denote a hexadecimal number, for example, 0xBFC0000.

2.3 General Positional Number System Conversions

In general, conversion between two radices cannot be done by simple substitutions; arithmetic operations are required. In this section, we show how to convert a number in any radix to radix 10 and vice versa, using radix-10 arithmetic.

In Section 2.1, we indicated that the value of a number in any radix is given by the formula

\[ D = \sum_{i=0}^{p} d_i \cdot r^i \]

where \( r \) is the radix of the number and there are \( p \) digits to the left of the radix point and \( n \) to the right. Thus, the value of the number can be found by converting each digit of the number to its radix-10 equivalent and expanding the formula using radix-10 arithmetic. Some examples are given below:

- \( 1CE8_{16} = 1 \cdot 16^3 + 12 \cdot 16^2 + 14 \cdot 16^1 + 8 \cdot 16^0 = 7400_{10} \)
- \( F1A3_{16} = 15 \cdot 16^3 + 1 \cdot 16^2 + 10 \cdot 16^1 + 3 \cdot 16^0 = 61859_{10} \)
- \( 436.5_8 = 4 \cdot 8^2 + 3 \cdot 8^1 + 6 \cdot 8^0 + 5 \cdot 8^{-1} = 286.625_{10} \)
- \( 132.3_4 = 1 \cdot 4^2 + 3 \cdot 4^1 + 2 \cdot 4^0 + 3 \cdot 4^{-1} = 30.75_{10} \)
A shortcut for converting whole numbers to radix 10 is obtained by rewriting the expansion formula as follows:

\[ D = ((\cdots ((d_{p-1} \cdot r + d_{p-2}) \cdot r + \cdots) \cdot r + d_1) \cdot r + d_0 \]

That is, we start with a sum of 0; beginning with the leftmost digit, we multiply the sum by \( r \) and add the next digit to the sum, repeating until all digits have been processed. For example, we can write

\[ \text{F1AC}_{16} = (((15 \cdot 16 + 1 \cdot 16 + 10) \cdot 16 + 12) \]

Although this formula is not too exciting in itself, it forms the basis for a very convenient method of converting a decimal number \( D \) to a radix \( r \). Consider what happens if we divide the formula by \( r \). Since the parenthesized part of the formula is evenly divisible by \( r \), the quotient will be

\[ Q = ((\cdots ((d_{p-1} \cdot r + d_{p-2}) \cdot r + \cdots) \cdot r + d_1 \]

and the remainder will be \( d_0 \). Thus, \( d_0 \) can be computed as the remainder of the long division of \( D \) by \( r \). Furthermore, the quotient \( Q \) has the same form as the original formula. Therefore, successive divisions by \( r \) will yield successive digits of \( D \) from right to left, until all the digits of \( D \) have been derived. Examples are given below:

\[
\begin{align*}
179 ÷ 2 &= 89 \text{ remainder } 1 \quad \text{(LSB)} \\
\quad ÷ 2 &= 44 \text{ remainder } 1 \\
\quad ÷ 2 &= 22 \text{ remainder } 0 \\
\quad ÷ 2 &= 11 \text{ remainder } 0 \\
\quad ÷ 2 &= 5 \text{ remainder } 1 \\
\quad ÷ 2 &= 2 \text{ remainder } 1 \\
\quad ÷ 2 &= 1 \text{ remainder } 0 \\
\quad ÷ 2 &= 0 \text{ remainder } 1 \quad \text{(MSB)}
\end{align*}
\]

\[
179_{10} = 10110011_2
\]

\[
\begin{align*}
467 ÷ 8 &= 58 \text{ remainder } 3 \quad \text{(least significant digit)} \\
\quad ÷ 8 &= 7 \text{ remainder } 2 \\
\quad ÷ 8 &= 0 \text{ remainder } 7 \quad \text{(most significant digit)}
\end{align*}
\]

\[467_{10} = 723_8\]

\[
\begin{align*}
3417 ÷ 16 &= 213 \text{ remainder } 9 \quad \text{(least significant digit)} \\
\quad ÷ 16 &= 13 \text{ remainder } 5 \\
\quad ÷ 16 &= 0 \text{ remainder } 13 \quad \text{(most significant digit)}
\end{align*}
\]

\[3417_{10} = \text{D59}_{16}\]

Table 2-2 summarizes methods for converting among the most common radices.
### Table 2-2 Conversion methods for common radices.

<table>
<thead>
<tr>
<th>Conversion Method</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Binary to Octal</strong></td>
<td></td>
</tr>
<tr>
<td>Substitution</td>
<td>$10111011001_2 = 10111_8$</td>
</tr>
<tr>
<td><strong>Binary to Hexadecimal</strong></td>
<td></td>
</tr>
<tr>
<td>Substitution</td>
<td>$10111011001_2 = 5D_{16}$</td>
</tr>
<tr>
<td>Summation</td>
<td>$10111011001_2 = 1 \cdot 1024 + 0 \cdot 512 + 1 \cdot 256 + 1 \cdot 128 + 1 \cdot 64 + 0 \cdot 32 + 1 \cdot 16 + 1 \cdot 8 + 0 \cdot 4 + 0 \cdot 2 + 1 \cdot 1 = 1497_{10}$</td>
</tr>
<tr>
<td><strong>Decimal to Binary</strong></td>
<td></td>
</tr>
<tr>
<td>Division</td>
<td>$108_{10} \div 2 = 54$ remainder $0$ (LSB) $\div 2 = 27$ remainder $0$ $\div 2 = 13$ remainder $1$ $\div 2 = 6$ remainder $1$ $\div 2 = 3$ remainder $0$ $\div 2 = 1$ remainder $1$ $\div 2 = 0$ remainder $1$ (MSB) $108_{10} = 1101100_2$</td>
</tr>
<tr>
<td><strong>Decimal to Octal</strong></td>
<td></td>
</tr>
<tr>
<td>Division</td>
<td>$108_{10} \div 8 = 13$ remainder $4$ (least significant digit) $\div 8 = 1$ remainder $5$ $\div 8 = 0$ remainder $1$ (most significant digit) $108_{10} = 154_8$</td>
</tr>
<tr>
<td><strong>Decimal to Hexadecimal</strong></td>
<td></td>
</tr>
<tr>
<td>Division</td>
<td>$108_{10} \div 16 = 6$ remainder $12$ (least significant digit) $\div 16 = 0$ remainder $6$ (most significant digit) $108_{10} = 6C_{16}$</td>
</tr>
</tbody>
</table>
2.4 Addition and Subtraction of Nondecimal Numbers

Addition and subtraction of nondecimal numbers by hand uses the same technique that we learned in grammar school for decimal numbers; the only catch is that the addition and subtraction tables are different.

Table 2-3 is the addition and subtraction table for binary digits. To add two binary numbers \( X \) and \( Y \), we add together the least significant bits with an initial carry (\( c_{in} \)) of 0, producing carry (\( c_{out} \)) and sum (\( s \)) bits according to the table. We continue processing bits from right to left, adding the carry out of each column into the next column’s sum.

Two examples of decimal additions and the corresponding binary additions are shown in Figure 2-1, using a colored arrow to indicate a carry of 1. The same examples are repeated below along with two more, with the carries shown as a bit string \( C \):

<table>
<thead>
<tr>
<th>( C )</th>
<th>10111000</th>
<th>( C )</th>
<th>00101100</th>
</tr>
</thead>
<tbody>
<tr>
<td>( X )</td>
<td>190</td>
<td>( X )</td>
<td>173</td>
</tr>
<tr>
<td>( Y )</td>
<td>+141</td>
<td>( Y )</td>
<td>+44</td>
</tr>
<tr>
<td>( X + Y )</td>
<td>331</td>
<td>( X + Y )</td>
<td>217</td>
</tr>
</tbody>
</table>

Binary subtraction is performed similarly, using borrows (\( b_{in} \) and \( b_{out} \)) instead of carries between steps, and producing a difference bit \( d \). Two examples of decimal subtractions and the corresponding binary subtractions are shown in Figure 2-2. As in decimal subtraction, the binary minuend values in the columns are modified when borrows occur, as shown by the colored arrows and bits. The

<table>
<thead>
<tr>
<th>( C )</th>
<th>01111110</th>
<th>( C )</th>
<th>00000000</th>
</tr>
</thead>
<tbody>
<tr>
<td>( X )</td>
<td>127</td>
<td>( X )</td>
<td>170</td>
</tr>
<tr>
<td>( Y )</td>
<td>+63</td>
<td>( Y )</td>
<td>+85</td>
</tr>
<tr>
<td>( X + Y )</td>
<td>190</td>
<td>( X + Y )</td>
<td>255</td>
</tr>
</tbody>
</table>
DO NOT COPY

example from the figure are repeated below along with two more, this time showing the borrows as a bit string $B$:

$$
\begin{array}{c|c|c|c|c|c|c|c|c}
B & 001111100 & & B & 01101010 \\
X & 229 & 11100101 & & X & 210 & 11010010 \\
Y & -46 & -00101110 & & Y & -109 & -01101101 \\
X - Y & 183 & 10110111 & & X - Y & 101 & 01100101 \\
\end{array}
$$

$$
\begin{array}{c|c|c|c|c|c|c|c|c}
B & 010101010 & & B & 00000000 \\
X & 170 & 10101010 & & X & 221 & 11011101 \\
Y & -85 & -01010101 & & Y & -76 & -01001100 \\
X - Y & 85 & 01010101 & & X - Y & 145 & 10010001 \\
\end{array}
$$

A very common use of subtraction in computers is to compare two numbers. For example, if the operation $X - Y$ produces a borrow out of the most significant bit position, then $X$ is less than $Y$; otherwise, $X$ is greater than or equal to $Y$. The relationship between carries and borrow in adders and subtractors will be explored in Section 5.10.

Addition and subtraction tables can be developed for octal and hexadecimal digits, or any other desired radix. However, few computer engineers bother to memorize these tables. If you rarely need to manipulate nondecimal numbers,
then it’s easy enough on those occasions to convert them to decimal, calculate results, and convert back. On the other hand, if you must perform calculations in binary, octal, or hexadecimal frequently, then you should ask Santa for a programmer’s “hex calculator” from Texas Instruments or Casio.

If the calculator’s battery wears out, some mental shortcuts can be used to facilitate nondecimal arithmetic. In general, each column addition (or subtraction) can be done by converting the column digits to decimal, adding in decimal, and converting the result to corresponding sum and carry digits in the nondecimal radix. (A carry is produced whenever the column sum equals or exceeds the radix.) Since the addition is done in decimal, we rely on our knowledge of the decimal addition table; the only new thing that we need to learn is the conversion from decimal to nondecimal digits and vice versa. The sequence of steps for mentally adding two hexadecimal numbers is shown below:

<table>
<thead>
<tr>
<th>C</th>
<th>1</th>
<th>1</th>
<th>0</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>1</td>
<td>9</td>
<td>B</td>
<td>16</td>
</tr>
<tr>
<td>Y</td>
<td>+</td>
<td>C</td>
<td>7</td>
<td>E</td>
</tr>
<tr>
<td>X+Y</td>
<td>+</td>
<td>16</td>
<td>16</td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>14</td>
<td>17</td>
<td>25</td>
<td>15</td>
</tr>
<tr>
<td></td>
<td>14</td>
<td>16+1</td>
<td>16+9</td>
<td>15</td>
</tr>
</tbody>
</table>

|        |     |     |     |     |
|        |     |     | E   | 9   |
|        |     |     | F   |     |

2.5 Representation of Negative Numbers

So far, we have dealt only with positive numbers, but there are many ways to represent negative numbers. In everyday business, we use the signed-magnitude system, discussed next. However, most computers use one of the complement number systems that we introduce later.

2.5.1 Signed-Magnitude Representation

In the signed-magnitude system, a number consists of a magnitude and a symbol indicating whether the magnitude is positive or negative. Thus, we interpret decimal numbers +98, −57, +123.5, and −13 in the usual way, and we also assume that the sign is “+” if no sign symbol is written. There are two possible representations of zero, “+0” and “−0”, but both have the same value.

The signed-magnitude system is applied to binary numbers by using an extra bit position to represent the sign (the sign bit). Traditionally, the most significant bit (MSB) of a bit string is used as the sign bit (0 = plus, 1 = minus), and the lower-order bits contain the magnitude. Thus, we can write several 8-bit signed-magnitude integers and their decimal equivalents:

<table>
<thead>
<tr>
<th>Binary</th>
<th>Decimal</th>
</tr>
</thead>
<tbody>
<tr>
<td>01010101₂</td>
<td>+85₁₀</td>
</tr>
<tr>
<td>11010101₂</td>
<td>−85₁₀</td>
</tr>
<tr>
<td>01111111₂</td>
<td>+127₁₀</td>
</tr>
<tr>
<td>11111111₂</td>
<td>−127₁₀</td>
</tr>
<tr>
<td>00000000₂</td>
<td>+0₁₀</td>
</tr>
<tr>
<td>10000000₂</td>
<td>−0₁₀</td>
</tr>
</tbody>
</table>
The signed-magnitude system has an equal number of positive and negative integers. An \( n \)-bit signed-magnitude integer lies within the range \(-2^{n-1} - 1\) through \(+2^{n-1} - 1\), and there are two possible representations of zero.

Now suppose that we wanted to build a digital logic circuit that adds signed-magnitude numbers. The circuit must examine the signs of the addends to determine what to do with the magnitudes. If the signs are the same, it must add the magnitudes and give the result the same sign. If the signs are different, it must compare the magnitudes, subtract the smaller from the larger, and give the result the sign of the larger. All of these “ifs,” “adds,” “subtracts,” and “compares” translate into a lot of logic-circuit complexity. Adders for complement number systems are much simpler, as we’ll show next. Perhaps the one redeeming feature of a signed-magnitude system is that, once we know how to build a signed-magnitude adder, a signed-magnitude subtractor is almost trivial to build—it need only change the sign of the subtrahend and pass it along with the minuend to an adder.

### 2.5.2 Complement Number Systems

While the signed-magnitude system negates a number by changing its sign, a complement number system negates a number by taking its complement as defined by the system. Taking the complement is more difficult than changing the sign, but two numbers in a complement number system can be added or subtracted directly without the sign and magnitude checks required by the signed-magnitude system. We shall describe two complement number systems, called the “radix complement” and the “diminished radix-complement.”

In any complement number system, we normally deal with a fixed number of digits, say \( n \). (However, we can increase the number of digits by “sign extension” as shown in Exercise 2.23, and decrease the number by truncating high-order digits as shown in Exercise 2.24.) We further assume that the radix is \( r \), and that numbers have the form

\[
D = d_{n-1}d_{n-2} \cdots d_1d_0.
\]

The radix point is on the right and so the number is an integer. If an operation produces a result that requires more than \( n \) digits, we throw away the extra high-order digit(s). If a number \( D \) is complemented twice, the result is \( D \).

### 2.5.3 Radix-Complement Representation

In a radix-complement system, the complement of an \( n \)-digit number is obtained by subtracting it from \( r^n \). In the decimal number system, the radix complement is called the 10’s complement. Some examples using 4-digit decimal numbers (and subtraction from 10,000) are shown in Table 2-4.

By definition, the radix complement of an \( n \)-digit number \( D \) is obtained by subtracting it from \( r^n \). If \( D \) is between 1 and \( r^n - 1 \), this subtraction produces...
another number between 1 and $r^n - 1$. If $D$ is 0, the result of the subtraction is $r^n$, which has the form $100 \cdots 00$, where there are a total of $n + 1$ digits. We throw away the extra high-order digit and get the result 0. Thus, there is only one representation of zero in a radix-complement system.

It seems from the definition that a subtraction operation is needed to compute the radix complement of $D$. However, this subtraction can be avoided by rewriting $r^n$ as $(r^n - 1) + 1$ and $r^n - D$ as $( (r^n - 1) - D ) + 1$. The number $r^n - 1$ has the form $mm \cdots mm$, where $m = r - 1$ and there are $n$ $m$'s. For example, 10,000 equals 9,999 + 1. If we define the complement of a digit $d$ to be $r - 1 - d$, then $(r^n - 1) - D$ is obtained by complementing the digits of $D$. Therefore, the radix complement of a number $D$ is obtained by complementing the individual

<table>
<thead>
<tr>
<th>Table 2-4</th>
<th>Examples of 10's and 9s' complements.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number</td>
<td>10's complement</td>
</tr>
<tr>
<td>1849</td>
<td>8151</td>
</tr>
<tr>
<td>2067</td>
<td>7933</td>
</tr>
<tr>
<td>100</td>
<td>9900</td>
</tr>
<tr>
<td>7</td>
<td>9993</td>
</tr>
<tr>
<td>8151</td>
<td>1849</td>
</tr>
<tr>
<td>0</td>
<td>10000 (= 0)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 2-5</th>
<th>Digit complements.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Digit</td>
<td>Binary</td>
</tr>
<tr>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>-</td>
</tr>
<tr>
<td>3</td>
<td>-</td>
</tr>
<tr>
<td>4</td>
<td>-</td>
</tr>
<tr>
<td>5</td>
<td>-</td>
</tr>
<tr>
<td>6</td>
<td>-</td>
</tr>
<tr>
<td>7</td>
<td>-</td>
</tr>
<tr>
<td>8</td>
<td>-</td>
</tr>
<tr>
<td>9</td>
<td>-</td>
</tr>
<tr>
<td>A</td>
<td>-</td>
</tr>
<tr>
<td>B</td>
<td>-</td>
</tr>
<tr>
<td>C</td>
<td>-</td>
</tr>
<tr>
<td>D</td>
<td>-</td>
</tr>
<tr>
<td>E</td>
<td>-</td>
</tr>
<tr>
<td>F</td>
<td>-</td>
</tr>
</tbody>
</table>
Section 2.5 Representation of Negative Numbers

digits of $D$ and adding 1. For example, the 10’s complement of 1849 is 8150 + 1, or 8151. You should confirm that this trick also works for the other 10’s-complement examples above. Table 2-5 lists the digit complements for binary, octal, decimal, and hexadecimal numbers.

2.5.4 Two’s-Complement Representation

For binary numbers, the radix complement is called the two’s complement. The MSB of a number in this system serves as the sign bit; a number is negative if and only if its MSB is 1. The decimal equivalent for a two’s-complement binary number is computed the same way as for an unsigned number, except that the weight of the MSB is $-2^{n-1}$ instead of $+2^{n-1}$. The range of representable numbers is $-(2^{n-1})$ through $+(2^{n-1} - 1)$. Some 8-bit examples are shown below:

$$
\begin{array}{c}
17_{10} = 00010001^2 \\
\downarrow \text{complement bits} & -99_{10} = 10011101^2 \\
11101110 +1 & \downarrow \text{complement bits} \\
11101111^2 = -17_{10} & 01100010 +1 \\
& \downarrow \text{complement bits} \\
& 01110010 = 99_{10}
\end{array}
$$

$$
\begin{array}{c}
119_{10} = 01110111^2 \\
\downarrow \text{complement bits} & -127_{10} = 10000001^2 \\
10001000 +1 & \downarrow \text{complement bits} \\
10001001^2 = -119_{10} & 01111110 +1 \\
& \downarrow \text{complement bits} \\
& 01111111 = 127_{10}
\end{array}
$$

$$
\begin{array}{c}
0_{10} = 00000000^2 \\
\downarrow \text{complement bits} & -128_{10} = 10000000^2 \\
11111111 +1 & \downarrow \text{complement bits} \\
10000000 +1 \\
& \downarrow \text{complement bits} \\
& 01111111 = -128_{10}
\end{array}
$$

A carry out of the MSB position occurs in one case, as shown in color above. As in all two’s-complement operations, this bit is ignored and only the low-order $n$ bits of the result are used.

In the two’s-complement number system, zero is considered positive because its sign bit is 0. Since two’s complement has only one representation of zero, we end up with one extra negative number, $-(2^{n-1})$, that doesn’t have a positive counterpart.

We can convert an $n$-bit two’s-complement number $X$ into an $m$-bit one, but some care is needed. If $m > n$, we must append $m - n$ copies of $X$’s sign bit to the left of $X$ (see Exercise 2.23). That is, we pad a positive number with 0s and a negative one with 1s; this is called sign extension. If $m < n$, we discard $X$’s $n - m$ sign extension

Copyright © 1999 by John F. Wakerly  Copying Prohibited
leftmost bits; however, the result is valid only if all of the discarded bits are the same as the sign bit of the result (see Exercise 2.24).

Most computers and other digital systems use the two’s-complement system to represent negative numbers. However, for completeness, we’ll also describe the diminished radix-complement and ones’-complement systems.

**2.5.5 Diminished Radix-Complement Representation**

In a diminished radix-complement system, the complement of an \( n \)-digit number \( D \) is obtained by subtracting it from \( r^{n-1} \). This can be accomplished by complementing the individual digits of \( D \), without adding 1 as in the radix-complement system. In decimal, this is called the 9s’ complement; some examples are given in the last column of Table 2-4 on page 32.

**2.5.6 Ones’-Complement Representation**

The diminished radix-complement system for binary numbers is called the ones’ complement. As in two’s complement, the most significant bit is the sign, 0 if positive and 1 if negative. Thus there are two representations of zero, positive zero (00 \( \cdots \) 00) and negative zero (11 \( \cdots \) 11). Positive number representations are the same for both ones’ and two’s complements. However, negative number representations differ by 1. A weight of \( -(2^{n-1}-1) \), rather than \( -2^{n-1} \), is given to the most significant bit when computing the decimal equivalent of a ones’-complement number. The range of representable numbers is \( -(2^{n-1}-1) \) through \( +(2^{n-1}-1) \). Some 8-bit numbers and their ones’ complements are shown below:

\[
\begin{align*}
17_{10} &= 00010001_2 \Downarrow 11101110_2 = -17_{10} && -99_{10} &= 10011100_2 \Downarrow 01100011_2 = 99_{10} \\
119_{10} &= 01110111_2 \Downarrow 10001000_2 = -119_{10} && -127_{10} &= 10000000_2 \Downarrow 01111111_2 = 127_{10} \\
0_{10} &= 00000000_2 \text{ (positive zero)} \Downarrow 11111111_2 = 0_{10} \text{ (negative zero)}
\end{align*}
\]

The main advantages of the ones’-complement system are its symmetry and the ease of complementation. However, the adder design for ones’-complement numbers is somewhat trickier than a two’s-complement adder (see Exercise 7.67). Also, zero-detecting circuits in a ones’-complement system

* Throughout this book, optional sections are marked with an asterisk.

Copyright © 1999 by John F. Wakerly  Copying Prohibited
either must check for both representations of zero, or must always convert
11 \cdots 11 to 00 \cdots 00.

**2.5.7 Excess Representations**

Yes, the number of different systems for representing negative numbers is exces-
sive, but there’s just one more for us to cover. In excess-\(B\) representation, an
\(m\)-bit string whose unsigned integer value is \(M\) (0 \(\leq\) \(M\) < \(2^m\)) represents the
signed integer \(M - B\), where \(B\) is called the bias of the number system.

For example, an excess-\(-2^{m-1}\) system represents any number \(X\) in the range
\(-2^{m-1}\) through \(+2^{m-1} - 1\) by the \(m\)-bit binary representation of \(X + 2^{m-1}\) (which
is always nonnegative and less than \(2^m\)). The range of this representation is
exactly the same as that of \(m\)-bit two’s-complement numbers. In fact, the repre-
sentations of any number in the two systems are identical except for the sign bits,
which are always opposite. (Note that this is true only when the bias is \(2^{m-1}\).)

The most common use of excess representations is in floating-point num-
ber systems (see References).

## 2.6 Two’s-Complement Addition and Subtraction

### 2.6.1 Addition Rules

A table of decimal numbers and their equivalents in different number systems,
Table 2-6, reveals why the two’s complement is preferred for arithmetic opera-
tions. If we start with 1000\(_2\) (\(-8\)\(_{10}\)) and count up, we see that each successive
two’s-complement number all the way to 0111\(_2\) (\(+7\)\(_{10}\)) can be obtained by add-
ing 1 to the previous one, ignoring any carries beyond the fourth bit position.
The same cannot be said of signed-magnitude and ones’-complement numbers.
Because ordinary addition is just an extension of counting, two’s-complement
numbers can thus be added by ordinary binary addition, ignoring any carries
beyond the MSB. The result will always be the correct sum as long as the range
of the number system is not exceeded. Some examples of decimal addition and
the corresponding 4-bit two’s-complement additions confirm this:

\[
\begin{array}{c|c|c|c}
+3 & 0011 & -2 & 1110 \\
+4 & 0100 & +6 & 1010 \\
+7 & 0111 & -8 & 11000 \\
+6 & 0110 & +4 & 0100 \\
-3 & 1111 & +7 & 1001 \\
+3 & 1001 & -3 & 1101 \\
\end{array}
\]
Table 2-6  Decimal and 4-bit numbers.

<table>
<thead>
<tr>
<th>Decimal</th>
<th>Two's Complement</th>
<th>Ones' Complement</th>
<th>Signed Magnitude</th>
<th>Excess 2^{2k-1}</th>
</tr>
</thead>
<tbody>
<tr>
<td>−8</td>
<td>1000</td>
<td></td>
<td></td>
<td>0000</td>
</tr>
<tr>
<td>−7</td>
<td>1001</td>
<td>1000</td>
<td>1111</td>
<td>0001</td>
</tr>
<tr>
<td>−6</td>
<td>1010</td>
<td>1001</td>
<td>1110</td>
<td>0010</td>
</tr>
<tr>
<td>−5</td>
<td>1011</td>
<td>1010</td>
<td>1101</td>
<td>0011</td>
</tr>
<tr>
<td>−4</td>
<td>1100</td>
<td>1011</td>
<td>1100</td>
<td>0100</td>
</tr>
<tr>
<td>−3</td>
<td>1101</td>
<td>1100</td>
<td>1011</td>
<td>0101</td>
</tr>
<tr>
<td>−2</td>
<td>1110</td>
<td>1101</td>
<td>1010</td>
<td>0110</td>
</tr>
<tr>
<td>−1</td>
<td>1111</td>
<td>1110</td>
<td>1001</td>
<td>0111</td>
</tr>
<tr>
<td>0</td>
<td>0000</td>
<td>1111 or 0000</td>
<td>1000 or 0000</td>
<td>1000</td>
</tr>
<tr>
<td>1</td>
<td>0001</td>
<td>0001</td>
<td>0001</td>
<td>1001</td>
</tr>
<tr>
<td>2</td>
<td>0010</td>
<td>0010</td>
<td>0010</td>
<td>1010</td>
</tr>
<tr>
<td>3</td>
<td>0011</td>
<td>0111</td>
<td>0111</td>
<td>1011</td>
</tr>
<tr>
<td>4</td>
<td>0100</td>
<td>0100</td>
<td>0100</td>
<td>1100</td>
</tr>
<tr>
<td>5</td>
<td>0101</td>
<td>0101</td>
<td>0101</td>
<td>1101</td>
</tr>
<tr>
<td>6</td>
<td>0110</td>
<td>0110</td>
<td>0110</td>
<td>1110</td>
</tr>
<tr>
<td>7</td>
<td>0111</td>
<td>0111</td>
<td>0111</td>
<td>1111</td>
</tr>
</tbody>
</table>

2.6.2 A Graphical View

Another way to view the two’s-complement system uses the 4-bit “counter” shown in Figure 2-3. Here we have shown the numbers in a circular or “modular” representation. The operation of this counter very closely mimics that of a real up/down counter circuit, which we’ll study in Section 8.4. Starting
with the arrow pointing to any number, we can add \( +n \) to that number by counting up \( n \) times, that is, by moving the arrow \( n \) positions clockwise. It is also evident that we can subtract \( n \) from a number by counting down \( n \) times, that is, by moving the arrow \( n \) positions counterclockwise. Of course, these operations give correct results only if \( n \) is small enough that we don’t cross the discontinuity between \( -8 \) and \( +7 \).

What is most interesting is that we can also subtract \( n \) (or add \( -n \)) by moving the arrow \( 16 - n \) positions clockwise. Notice that the quantity \( 16 - n \) is what we defined to be the 4-bit two’s complement of \( n \), that is, the two’s-complement representation of \( -n \). This graphically supports our earlier claim that a negative number in two’s-complement representation may be added to another number simply by adding the 4-bit representations using ordinary binary addition. Adding a number in Figure 2-3 is equivalent to moving the arrow a corresponding number of positions clockwise.

### 2.6.3 Overflow

If an addition operation produces a result that exceeds the range of the number system, overflow is said to occur. In the modular counting representation of Figure 2-3, overflow occurs during addition of positive numbers when we count past \( +7 \). Addition of two numbers with different signs can never produce overflow, but addition of two numbers of like sign can, as shown by the following examples:

\[
\begin{array}{c}
-3 & 1101 \\
+ -6 & + 1010 \\
\hline
-9 & 10111 = +7
\end{array}
\begin{array}{c}
+5 & 0101 \\
+ +6 & + 0110 \\
\hline
+11 & 1011 = -5
\end{array}
\]

\[
\begin{array}{c}
-8 & 1000 \\
+ -8 & + 1000 \\
\hline
-16 & 10000 = +0
\end{array}
\begin{array}{c}
+7 & 0111 \\
+ +7 & + 0111 \\
\hline
+14 & 1110 = -2
\end{array}
\]

Fortunately, there is a simple rule for detecting overflow in addition: An addition overflows if the signs of the addends are the same and the sign of the sum is different from the addends’ sign. The overflow rule is sometimes stated in terms of carries generated during the addition operation: An addition overflows if the carry bits \( c_{\text{in}} \) into and \( c_{\text{out}} \) out of the sign position are different. Close examination of Table 2-3 on page 28 shows that the two rules are equivalent—there are only two cases where \( c_{\text{in}} \neq c_{\text{out}} \), and these are the only two cases where \( x = y \) and the sum bit is different.

### 2.6.4 Subtraction Rules

Two’s-complement numbers may be subtracted as if they were ordinary unsigned binary numbers, and appropriate rules for detecting overflow may be formulated. However, most subtraction circuits for two’s-complement numbers
do not perform subtraction directly. Rather, they negate the subtrahend by taking its two’s complement, and then add it to the minuend using the normal rules for addition.

Negating the subtrahend and adding the minuend can be accomplished with only one addition operation as follows: Perform a bit-by-bit complement of the subtrahend and add the complemented subtrahend to the minuend with an initial carry \((c_{\text{in}})\) of 1 instead of 0. Examples are given below:

\[
\begin{array}{ccc}
+4 & 0100 & +3 & 0011 & 1 - c_{\text{in}} \\
-3 & 0011 & +1100 & -4 & 0100 & +1011 \\
\hline
+3 & 10001 & -1 & 1111 \\
\end{array}
\]

Overflow in subtraction can be detected by examining the signs of the minuend and the complemented subtrahend, using the same rule as in addition. Or, using the technique in the preceding examples, the carries into and out of the sign position can be observed and overflow detected irrespective of the signs of inputs and output, again using the same rule as in addition.

An attempt to negate the “extra” negative number results in overflow according to the rules above, when we add 1 in the complementation process:

\[
-(8) = -1000 = 0111 \\
\begin{array}{c}
+0001 \\
\hline
1000 = -8
\end{array}
\]

However, this number can still be used in additions and subtractions as long as the final result does not exceed the number range:

\[
\begin{array}{ccc}
+4 & 0100 & -3 & 1101 & +1 - c_{\text{in}} \\
-8 & +1000 & -8 & -1000 & +0111 \\
-4 & 1100 & +5 & 10101 \\
\end{array}
\]

2.6.5 Two’s-Complement and Unsigned Binary Numbers

Since two’s-complement numbers are added and subtracted by the same basic binary addition and subtraction algorithms as unsigned numbers of the same length, a computer or other digital system can use the same adder circuit to handle numbers of both types. However, the results must be interpreted differently...
Section 2.6 Two’s-Complement Addition and Subtraction

depending on whether the system is dealing with signed numbers (e.g., –8 through +7) or unsigned numbers (e.g., 0 through 15).

We introduced a graphical representation of the 4-bit two’s-complement system in Figure 2-3. We can relabel this figure as shown in Figure 2-4 to obtain a representation of the 4-bit unsigned numbers. The binary combinations occupy the same positions on the wheel, and a number is still added by moving the arrow a corresponding number of positions clockwise, and subtracted by moving the arrow counterclockwise.

An addition operation can be seen to exceed the range of the 4-bit unsigned number system in Figure 2-4 if the arrow moves clockwise through the discontinuity between 0 and 15. In this case a carry out of the most significant bit position is said to occur.

Likewise a subtraction operation exceeds the range of the number system if the arrow moves counterclockwise through the discontinuity. In this case a borrow out of the most significant bit position is said to occur.

From Figure 2-4 it is also evident that we may subtract an unsigned number \( n \) by counting clockwise \( 16 - n \) positions. This is equivalent to adding the 4-bit two’s-complement of \( n \). The subtraction produces a borrow if the corresponding addition of the two’s complement does not produce a carry.

In summary, in unsigned addition the carry or borrow in the most significant bit position indicates an out-of-range result. In signed, two’s-complement addition the overflow condition defined earlier indicates an out-of-range result. The carry from the most significant bit position is irrelevant in signed addition in the sense that overflow may or may not occur independently of whether or not a carry occurs.
Another look at Table 2-6 helps to explain the rule for adding ones’-complement numbers. If we start at 1000₂ (−7₁₀) and count up, we obtain each successive ones’-complement number by adding 1 to the previous one, except at the transition from 1111₂ (negative 0) to 0001₂ (+1₁₀). To maintain the proper count, we must add 2 instead of 1 whenever we count past 1111₂. This suggests a technique for adding ones’-complement numbers: Perform a standard binary addition, but add an extra 1 whenever we count past 1111₂.

Counting past 1111₂ during an addition can be detected by observing the carry out of the sign position. Thus, the rule for adding ones’-complement numbers can be stated quite simply:

- Perform a standard binary addition; if there is a carry out of the sign position, add 1 to the result.

This rule is often called end-around carry. Examples of ones’-complement addition are given below; the last three include an end-around carry:

<table>
<thead>
<tr>
<th>+3</th>
<th>0011</th>
<th>+4</th>
<th>0100</th>
<th>+5</th>
<th>0101</th>
</tr>
</thead>
<tbody>
<tr>
<td>+7</td>
<td>0111</td>
<td>−3</td>
<td>1100</td>
<td>−0</td>
<td>1111</td>
</tr>
<tr>
<td>−2</td>
<td>1101</td>
<td>+6</td>
<td>0110</td>
<td>−0</td>
<td>1111</td>
</tr>
<tr>
<td>+5</td>
<td>1010</td>
<td>+3</td>
<td>1100</td>
<td>+0</td>
<td>1111</td>
</tr>
<tr>
<td>−7</td>
<td>10111</td>
<td>+3</td>
<td>10010</td>
<td>−0</td>
<td>11110</td>
</tr>
<tr>
<td>+1</td>
<td>0011</td>
<td>+1</td>
<td>0101</td>
<td>+1</td>
<td>1111</td>
</tr>
</tbody>
</table>

Following the two-step addition rule above, the addition of a number and its ones’ complement produces negative 0. In fact, an addition operation using this rule can never produce positive 0 unless both addends are positive 0.

As with two’s complement, the easiest way to do ones’-complement subtraction is to complement the subtrahend and add. Overflow rules for ones’-complement addition and subtraction are the same as for two’s complement.

Table 2-7 summarizes the rules that we presented in this and previous sections for negation, addition, and subtraction in binary number systems.
Section 2.8 Binary Multiplication

In grammar school we learned to multiply by adding a list of shifted multiplicands computed according to the digits of the multiplier. The same method can be used to obtain the product of two unsigned binary numbers. Forming the shifted multiplicands is trivial in binary multiplication, since the only possible values of the multiplier digits are 0 and 1. An example is shown below:

\[
\begin{array}{cccc}
11 & \times & 1011 & \text{multiplicand} \\
13 & \times & 1101 & \text{multiplier} \\
33 & = & 1011 & \text{shifted multiplicands} \\
11 & = & 0000 & \\
143 & = & 1011 & \\
10001111 & = & \text{product} \\
\end{array}
\]
Instead of listing all the shifted multiplicands and then adding, in a digital system it is more convenient to add each shifted multiplicand as it is created to a partial product. Applying this technique to the previous example, four additions and partial products are used to multiply 4-bit numbers:

\[
\begin{array}{c}
\times 1011 \\
\times 1101 \\
\hline
0000 \quad \text{partial product}
\end{array}
\]

In general, when we multiply an \( n \)-bit number by an \( m \)-bit number, the resulting product requires at most \( n + m \) bits to express. The shift-and-add algorithm requires \( m \) partial products and additions to obtain the result, but the first addition is trivial, since the first partial product is zero. Although the first partial product has only \( n \) significant bits, after each addition step the partial product gains one more significant bit, since each addition may produce a carry. At the same time, each step yields one more partial product bit, starting with the rightmost and working toward the left, that does not change. The shift-and-add algorithm can be performed by a digital circuit that includes a shift register, an adder, and control logic, as shown in Section 8.7.2.

Multiplication of signed numbers can be accomplished using unsigned multiplication and the usual grammar school rules: Perform an unsigned multiplication of the magnitudes and make the product positive if the operands had the same sign, negative if they had different signs. This is very convenient in signed-magnitude systems, since the sign and magnitude are separate.

In the two’s-complement system, obtaining the magnitude of a negative number and negating the unsigned product are nontrivial operations. This leads us to seek a more efficient way of performing two’s-complement multiplication, described next.

Conceptually, unsigned multiplication is accomplished by a sequence of unsigned additions of the shifted multiplicands; at each step, the shift of the multiplicand corresponds to the weight of the multiplier bit. The bits in a two’s-complement number have the same weights as in an unsigned number, except for the MSB, which has a negative weight (see Section 2.5.4). Thus, we can perform two’s-complement multiplication by a sequence of two’s-complement additions of shifted multiplicands, except for the last step, in which the shifted
multiplicand corresponding to the MSB of the multiplier must be negated before it is added to the partial product. Our previous example is repeated below, this time interpreting the multiplier and multiplicand as two’s-complement numbers:

\[
\begin{array}{c}
-5 \\
\times -3 \\
\hline
1011 \quad \text{multiplicand} \\
1101 \quad \text{multiplier} \\
\hline
0000 \quad \text{partial product} \\
1101 \quad \text{shifted multiplicand} \\
\hline
111011 \quad \text{partial product} \\
0000 \quad \text{shifted multiplicand} \\
\hline
1111011 \quad \text{partial product} \\
1101 \quad \text{shifted multiplicand} \\
\hline
11100111 \quad \text{partial product} \\
0010 \quad \text{shifted and negated multiplicand} \\
\hline
00001111 \quad \text{product}
\end{array}
\]

Handling the MSBs is a little tricky because we gain one significant bit at each step and we are working with signed numbers. Therefore, before adding each shifted multiplicand and \(k\)-bit partial product, we change them to \(k+1\) significant bits by sign extension, as shown in color above. Each resulting sum has \(k+1\) bits; any carry out of the MSB of the \(k+1\)-bit sum is ignored.

### 2.9 Binary Division

The simplest binary division algorithm is based on the shift-and-subtract method that we learned in grammar school. Table 2-8 gives examples of this method for unsigned decimal and binary numbers. In both cases, we mentally compare the

| 19 | 10011 | quotient |
| 11 7217 | 1011 | dividend |
| 11 | 0101 | shifted divisor |
| 107 | 0000 | reduced dividend |
| 99 | 1010 | shifted divisor |
| 8 | 0000 | reduced dividend |
| | 1011 | shifted divisor |
| | 10011 | reduced dividend |
| | 1011 | shifted divisor |
| | 1000 | remainder |

| 11 7217 | 1011 | quotient |
| 1011 | 0101 | dividend |
| 0000 | 1010 | shifted divisor |
| 0000 | 0000 | reduced dividend |
| 1011 | 1011 | shifted divisor |
| 10011 | 1011 | reduced dividend |
| 1000 | 1000 | remainder |

*Table 2-8 Example of long division.*
reduced dividend with multiples of the divisor to determine which multiple of
the shifted divisor to subtract. In the decimal case, we first pick 11 as the greatest
multiple of 11 less than 21, and then pick 99 as the greatest multiple less than
107. In the binary case, the choice is somewhat simpler, since the only two
choices are zero and the divisor itself.

Division methods for binary numbers are somewhat complementary to
binary multiplication methods. A typical division algorithm accepts an \(n+m\)-bit
dividend and an \(n\)-bit divisor, and produces an \(m\)-bit quotient and an \(n\)-bit
remainder. A division overflows if the divisor is zero or the quotient would take
more than \(m\) bits to express. In most computer division circuits, \(n = m\).

Division of signed numbers can be accomplished using unsigned division
and the usual grammar school rules: Perform an unsigned division of the magni-
tudes and make the quotient positive if the operands had the same sign, negative
if they had different signs. The remainder should be given the same sign as the
dividend. As in multiplication, there are special techniques for performing divi-
sion directly on two’s-complement numbers; these techniques are often
implemented in computer division circuits (see References).

### 2.10 Binary Codes for Decimal Numbers

Even though binary numbers are the most appropriate for the internal computa-
tions of a digital system, most people still prefer to deal with decimal numbers.
As a result, the external interfaces of a digital system may read or display deci-
mal numbers, and some digital devices actually process decimal numbers
directly.

The human need to represent decimal numbers doesn’t change the basic
nature of digital electronic circuits—they still process signals that take on one of
only two states that we call 0 and 1. Therefore, a decimal number is represented
in a digital system by a string of bits, where different combinations of bit values
in the string represent different decimal numbers. For example, if we use a 4-bit
string to represent a decimal number, we might assign bit combination 0000 to
decimal digit 0, 0001 to 1, 0010 to 2, and so on.

A set of \(n\)-bit strings in which different bit strings represent different num-
bers or other things is called a code. A particular combination of \(n\) bit-values is
called a code word. As we’ll see in the examples of decimal codes in this section,
there may or may not be an arithmetic relationship between the bit values in a
code word and the thing that it represents. Furthermore, a code that uses \(n\)-bit
strings need not contain \(2^n\) valid code words.

At least four bits are needed to represent the ten decimal digits. There are
billions and billions of different ways to choose ten 4-bit code words, but some
of the more common decimal codes are listed in Table 2-9.

Perhaps the most “natural” decimal code is binary-coded decimal (BCD),
which encodes the digits 0 through 9 by their 4-bit unsigned binary representa-
Section 2.10 Binary Codes for Decimal Numbers

Conversions between BCD and decimal representations are trivial, a direct substitution of four bits for each decimal digit. Some computer programs place two BCD digits in one 8-bit byte in packed-BCD representation; thus, one byte may represent the values from 0 to 99 as opposed to 0 to 255 for a normal unsigned 8-bit binary number. BCD numbers with any desired number of digits may be obtained by using one byte for each two digits.

As with binary numbers, there are many possible representations of negative BCD numbers. Signed BCD numbers have one extra digit position for the

<table>
<thead>
<tr>
<th>Decimal digit</th>
<th>BCD (8421)</th>
<th>2421</th>
<th>Excess-3</th>
<th>Biquinary</th>
<th>1-out-of-10</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0000</td>
<td>0000</td>
<td>0011</td>
<td>0100001</td>
<td>1000000000</td>
</tr>
<tr>
<td>1</td>
<td>0001</td>
<td>0001</td>
<td>0100</td>
<td>0100010</td>
<td>0100000000</td>
</tr>
<tr>
<td>2</td>
<td>0010</td>
<td>0010</td>
<td>0101</td>
<td>0100100</td>
<td>0010000000</td>
</tr>
<tr>
<td>3</td>
<td>0011</td>
<td>0011</td>
<td>0110</td>
<td>0101000</td>
<td>0001000000</td>
</tr>
<tr>
<td>4</td>
<td>0100</td>
<td>0100</td>
<td>0111</td>
<td>0110000</td>
<td>0000100000</td>
</tr>
<tr>
<td>5</td>
<td>0101</td>
<td>1001</td>
<td>1000</td>
<td>1000000</td>
<td>0000010000</td>
</tr>
<tr>
<td>6</td>
<td>0110</td>
<td>1100</td>
<td>1001</td>
<td>1000010</td>
<td>0000001000</td>
</tr>
<tr>
<td>7</td>
<td>0111</td>
<td>1101</td>
<td>1010</td>
<td>1000100</td>
<td>0000000100</td>
</tr>
<tr>
<td>8</td>
<td>1000</td>
<td>1110</td>
<td>1011</td>
<td>1010000</td>
<td>0000000010</td>
</tr>
<tr>
<td>9</td>
<td>1001</td>
<td>1111</td>
<td>1100</td>
<td>1010000</td>
<td>0000000001</td>
</tr>
</tbody>
</table>

Unused code words

| 1010 | 0101 | 0000 | 00000000 | 0000000000 |
| 1011 | 0110 | 0001 | 00000011 | 0000000111 |
| 1100 | 0111 | 0010 | 00000100 | 0000001011 |
| 1101 | 1000 | 1111 | 00001110 | 0000001111 |
| 1110 | 1001 | 1110 | 00010110 | 0000001111 |
| 1111 | 1010 | 1111 | 1111     | 1111 |

The number of different ways to choose $m$ items from a set of $n$ items is given by a binomial coefficient, denoted $\binom{n}{m}$, whose value is $\frac{n!}{m! \cdot (n-m)!}$. For a 4-bit decimal code, there are $\binom{16}{10}$ different ways to choose 10 out of 16 4-bit code words, and $10!$ ways to assign each different choice to the 10 digits. So there are $\frac{16!}{10! \cdot 6!} \cdot 10!$ or 29,059,430,400 different 4-bit decimal codes.
sign. Both the signed-magnitude and 10’s-complement representations are popular. In signed-magnitude BCD, the encoding of the sign bit string is arbitrary; in 10’s-complement, 0000 indicates plus and 1001 indicates minus.

Addition of BCD digits is similar to adding 4-bit unsigned binary numbers, except that a correction must be made if a result exceeds 1001. The result is corrected by adding 6; examples are shown below:

\[
\begin{align*}
5 &+ 9 = 14 \quad 0101 + 1001 = 10100 \\
+ &\quad +1110 \quad + 5 + 0101 \\
14 &+ 0110 \quad 1001 \\
10+4 &10100 \\
\end{align*}
\]

Notice that the addition of two BCD digits produces a carry into the next digit position if either the initial binary addition or the correction factor addition produces a carry. Many computers perform packed-BCD arithmetic using special instructions that handle the carry correction automatically.

Binary-coded decimal is a weighted code because each decimal digit can be obtained from its code word by assigning a fixed weight to each code-word bit. The weights for the BCD bits are 8, 4, 2, and 1, and for this reason the code is sometimes called the 8421 code. Another set of weights results in the 2421 code shown in Table 2-9. This code has the advantage that it is self-complementing, that is, the code word for the 9s’ complement of any digit may be obtained by complementing the individual bits of the digit’s code word.

Another self-complementing code shown in Table 2-9 is the excess-3 code. Although this code is not weighted, it has an arithmetic relationship with the BCD code—the code word for each decimal digit is the corresponding BCD code word plus 0011₂. Because the code words follow a standard binary counting sequence, standard binary counters can easily be made to count in excess-3 code, as we’ll show in Figure 8-37 on page 600.

Decimal codes can have more than four bits; for example, the biquinary code in Table 2-9 uses seven. The first two bits in a code word indicate whether the number is in the range 0–4 or 5–9, and the last five bits indicate which of the five numbers in the selected range is represented.

One potential advantage of using more than the minimum number of bits in a code is an error-detecting property. In the biquinary code, if any one bit in a code word is accidentally changed to the opposite value, the resulting code word...
does not represent a decimal digit and can therefore be flagged as an error. Out of 128 possible 7-bit code words, only 10 are valid and recognized as decimal digits; the rest can be flagged as errors if they appear.

A 1-out-of-10 code such as the one shown in the last column of Table 2.9 is the sparsest encoding for decimal digits, using 10 out of 1024 possible 10-bit code words.

2.11 Gray Code

In electromechanical applications of digital systems—such as machine tools, automotive braking systems, and copiers—it is sometimes necessary for an input sensor to produce a digital value that indicates a mechanical position. For example, Figure 2-5 is a conceptual sketch of an encoding disk and a set of contacts that produce one of eight 3-bit binary-coded values depending on the rotational position of the disk. The dark areas of the disk are connected to a signal source corresponding to logic 1, and the light areas are unconnected, which the contacts interpret as logic 0.

The encoder in Figure 2-5 has a problem when the disk is positioned at certain boundaries between the regions. For example, consider the boundary between the 001 and 010 regions of the disk; two of the encoded bits change here. What value will the encoder produce if the disk is positioned right on the theoretical boundary? Since we’re on the border, both 001 and 010 are acceptable. However, because the mechanical assembly is not perfect, the two right-hand contacts may both touch a “1” region, giving an incorrect reading of 011. Likewise, a reading of 000 is possible. In general, this sort of problem can occur at any boundary where more than one bit changes. The worst problems occur when all three bits are changing, as at the 000–111 and 011–100 boundaries.

The encoding-disk problem can be solved by devising a digital code in which only one bit changes between each pair of successive code words. Such a code is called a Gray code; a 3-bit Gray code is listed in Table 2-10. We’ve rede-
signed the encoding disk using this code as shown in Figure 2-6. Only one bit of the new disk changes at each border, so borderline readings give us a value on one side or the other of the border.

There are two convenient ways to construct a Gray code with any desired number of bits. The first method is based on the fact that Gray code is a reflected code; it can be defined (and constructed) recursively using the following rules:

1. A 1-bit Gray code has two code words, 0 and 1.
2. The first $2^n$ code words of an $n+1$-bit Gray code equal the code words of an $n$-bit Gray code, written in order with a leading 0 appended.
3. The last $2^n$ code words of an $n+1$-bit Gray code equal the code words of an $n$-bit Gray code, but written in reverse order with a leading 1 appended.

If we draw a line between rows 3 and 4 of Table 2-10, we can see that rules 2 and 3 are true for the 3-bit Gray code. Of course, to construct an $n$-bit Gray code for an arbitrary value of $n$ with this method, we must also construct a Gray code of each length smaller than $n$.

**Table 2-10**

<table>
<thead>
<tr>
<th>Decimal number</th>
<th>Binary code</th>
<th>Gray code</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>000</td>
<td>000</td>
</tr>
<tr>
<td>1</td>
<td>001</td>
<td>001</td>
</tr>
<tr>
<td>2</td>
<td>010</td>
<td>011</td>
</tr>
<tr>
<td>3</td>
<td>011</td>
<td>010</td>
</tr>
<tr>
<td>4</td>
<td>100</td>
<td>110</td>
</tr>
<tr>
<td>5</td>
<td>101</td>
<td>111</td>
</tr>
<tr>
<td>6</td>
<td>110</td>
<td>101</td>
</tr>
<tr>
<td>7</td>
<td>111</td>
<td>100</td>
</tr>
</tbody>
</table>
The second method allows us to derive an \( n \)-bit Gray-code code word directly from the corresponding \( n \)-bit binary code word:

1. The bits of an \( n \)-bit binary or Gray-code code word are numbered from right to left, from 0 to \( n - 1 \).
2. Bit \( i \) of a Gray-code code word is 0 if bits \( i \) and \( i + 1 \) of the corresponding binary code word are the same, else bit \( i \) is 1. (When \( i + 1 = n \), bit \( n \) of the binary code word is considered to be 0.)

Again, inspection of Table 2-10 shows that this is true for the 3-bit Gray code.

*2.12 Character Codes*

As we showed in the preceding section, a string of bits need not represent a number, and in fact most of the information processed by computers is nonnumeric. The most common type of nonnumeric data is *text*, strings of characters from some character set. Each character is represented in the computer by a bit string according to an established convention.

The most commonly used character code is *ASCII* (pronounced *ASS key*), the American Standard Code for Information Interchange. ASCII represents each character with a 7-bit string, yielding a total of 128 different characters shown in Table 2-11. The code contains the uppercase and lowercase alphabet, numerals, punctuation, and various nonprinting control characters. Thus, the text string "Yeccch!" is represented by a rather innocuous-looking list of seven 7-bit numbers:

\[
1011001 \quad 1100101 \quad 1100011 \quad 1100011 \quad 1100011 \quad 1101000 \quad 0100001
\]

2.13 Codes for Actions, Conditions, and States

The codes that we’ve described so far are generally used to represent things that we would probably consider to be “data”—things like numbers, positions, and characters. Programmers know that dozens of different data types can be used in a single computer program.

In digital system design, we often encounter nondata applications where a string of bits must be used to control an action, to flag a condition, or to represent the current state of the hardware. Probably the most commonly used type of code for such an application is a simple binary code. If there are \( n \) different actions, conditions, or states, we can represent them with a \( b \)-bit binary code with \( b = \lceil \log_2 n \rceil \) bits. (The brackets \( \lceil \rceil \) denote the *ceiling function*—the smallest integer greater than or equal to the bracketed quantity. Thus, \( b \) is the smallest integer such that \( 2^b \geq n \)).

For example, consider a simple traffic-light controller. The signals at the intersection of a north-south (N-S) and an east-west (E-W) street might be in any
### Table 2-11 American Standard Code for Information Interchange (ASCII), Standard No. X3.4-1968 of the American National Standards Institute.

<table>
<thead>
<tr>
<th>$b_3b_2b_1b_0$</th>
<th>Row (hex)</th>
<th>000</th>
<th>001</th>
<th>010</th>
<th>011</th>
<th>100</th>
<th>101</th>
<th>110</th>
<th>111</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>0</td>
<td>NUL</td>
<td>DLE</td>
<td>SP</td>
<td>@</td>
<td>P</td>
<td>'</td>
<td>p</td>
<td></td>
</tr>
<tr>
<td>0001</td>
<td>1</td>
<td>SOH</td>
<td>DC1</td>
<td>!</td>
<td>A</td>
<td>Q</td>
<td>a</td>
<td>q</td>
<td></td>
</tr>
<tr>
<td>0010</td>
<td>2</td>
<td>STX</td>
<td>DC2</td>
<td>&quot;</td>
<td>B</td>
<td>R</td>
<td>b</td>
<td>r</td>
<td></td>
</tr>
<tr>
<td>0011</td>
<td>3</td>
<td>ETX</td>
<td>DC3</td>
<td>#</td>
<td>C</td>
<td>S</td>
<td>c</td>
<td>s</td>
<td></td>
</tr>
<tr>
<td>0100</td>
<td>4</td>
<td>EOT</td>
<td>DC4</td>
<td>$</td>
<td>D</td>
<td>T</td>
<td>d</td>
<td>t</td>
<td></td>
</tr>
<tr>
<td>0101</td>
<td>5</td>
<td>ENQ</td>
<td>NAK</td>
<td>%</td>
<td>E</td>
<td>U</td>
<td>e</td>
<td>u</td>
<td></td>
</tr>
<tr>
<td>0110</td>
<td>6</td>
<td>ACK</td>
<td>SYN</td>
<td>&amp;</td>
<td>F</td>
<td>V</td>
<td>f</td>
<td>v</td>
<td></td>
</tr>
<tr>
<td>0111</td>
<td>7</td>
<td>BEL</td>
<td>ETB</td>
<td>'</td>
<td>G</td>
<td>W</td>
<td>g</td>
<td>w</td>
<td></td>
</tr>
<tr>
<td>1000</td>
<td>8</td>
<td>BS</td>
<td>CAN</td>
<td>(</td>
<td>H</td>
<td>X</td>
<td>h</td>
<td>x</td>
<td></td>
</tr>
<tr>
<td>1001</td>
<td>9</td>
<td>HT</td>
<td>EM</td>
<td>)</td>
<td>I</td>
<td>Y</td>
<td>i</td>
<td>y</td>
<td></td>
</tr>
<tr>
<td>1010</td>
<td>A</td>
<td>LF</td>
<td>SUB</td>
<td>*</td>
<td>J</td>
<td>Z</td>
<td>j</td>
<td>z</td>
<td></td>
</tr>
<tr>
<td>1011</td>
<td>B</td>
<td>VT</td>
<td>ESC</td>
<td>+</td>
<td>K</td>
<td>[</td>
<td>k</td>
<td>{</td>
<td></td>
</tr>
<tr>
<td>1100</td>
<td>C</td>
<td>FF</td>
<td>FS</td>
<td>,</td>
<td>&lt;</td>
<td>L</td>
<td>\</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1101</td>
<td>D</td>
<td>CR</td>
<td>GS</td>
<td>-</td>
<td>=</td>
<td>M</td>
<td>]</td>
<td>m</td>
<td></td>
</tr>
<tr>
<td>1110</td>
<td>E</td>
<td>SO</td>
<td>RS</td>
<td>.</td>
<td>&gt;</td>
<td>N</td>
<td>^</td>
<td>n</td>
<td>~</td>
</tr>
<tr>
<td>1111</td>
<td>F</td>
<td>SI</td>
<td>US</td>
<td>/</td>
<td>?</td>
<td>O</td>
<td>_</td>
<td>o</td>
<td>DEL</td>
</tr>
</tbody>
</table>

**Control codes**

- **NUL**: Null
- **SOH**: Start of heading
- **STX**: Start of text
- **ETX**: End of text
- **EOT**: End of transmission
- **ENQ**: Enquiry
- **ACK**: Acknowledge
- **BEL**: Bell
- **BS**: Backspace
- **HT**: Horizontal tab
- **LF**: Line feed
- **VT**: Vertical tab
- **FF**: Form feed
- **CR**: Carriage return
- **SO**: Shift out
- **SI**: Shift in
- **SP**: Space

- **DLE**: Data link escape
- **DC1**: Device control 1
- **DC2**: Device control 2
- **DC3**: Device control 3
- **DC4**: Device control 4
- **NAK**: Negative acknowledge
- **SYN**: Synchronize
- **ETB**: End transmitted block
- **CAN**: Cancel
- **EM**: End of medium
- **SUB**: Substitute
- **ESC**: Escape
- **FS**: File separator
- **GS**: Group separator
- **RS**: Record separator
- **US**: Unit separator
- **DEL**: Delete or rubout
of the six states listed in Table 2-12. These states can be encoded in three bits, as shown in the last column of the table. Only six of the eight possible 3-bit code words are used, and the assignment of the six chosen code words to states is arbitrary, so many other encodings are possible. An experienced digital designer chooses a particular encoding to minimize circuit cost or to optimize some other parameter (like design time—there’s no need to try billions and billions of possible encodings).

Another application of a binary code is illustrated in Figure 2-7(a). Here, we have a system with \( n \) devices, each of which can perform a certain action. The characteristics of the devices are such that they may be enabled to operate only one at a time. The control unit produces a binary-coded “device select” word with \( \lceil \log_2 n \rceil \) bits to indicate which device is enabled at any time. The “device select” code word is applied to each device, which compares it with its own “device ID” to determine whether it is enabled. Although its code words have the minimum number of bits, a binary code isn’t always the best choice for encoding actions, conditions, or states. Figure 2-7(b) shows how to control \( n \) devices with a 1-out-of-\( n \) code, an \( n \)-bit code in which valid code words have one bit equal to 1 and the rest of the bits equal to 0. Each bit of the 1-out-of-\( n \) code word is connected directly to the enable input of a corresponding device. This simplifies the design of the devices, since they no longer have device IDs; they need only a single “enable” input bit.

The code words of a 1-out-of-10 code were listed in Table 2-9. Sometimes an all-0s word may also be included in a 1-out-of-\( n \) code, to indicate that no device is selected. Another common code is an inverted 1-out-of-\( n \) code, in which valid code words have one 0-bit and the rest of the bits equal to 1.

In complex systems, a combination of coding techniques may be used. For example, consider a system similar to Figure 2-7(b), in which each of the \( n \) devices contains up to \( s \) subdevices. The control unit could produce a device

---

**Table 2-12** States in a traffic-light controller.

<table>
<thead>
<tr>
<th>State</th>
<th>N-S green</th>
<th>N-S yellow</th>
<th>N-S red</th>
<th>E-W green</th>
<th>E-W yellow</th>
<th>E-W red</th>
<th>Code word</th>
</tr>
</thead>
<tbody>
<tr>
<td>N-S go</td>
<td>ON</td>
<td>off</td>
<td>off</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>000</td>
</tr>
<tr>
<td>N-S wait</td>
<td>off</td>
<td>ON</td>
<td>off</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>001</td>
</tr>
<tr>
<td>N-S delay</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>010</td>
</tr>
<tr>
<td>E-W go</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>ON</td>
<td>off</td>
<td>off</td>
<td>100</td>
</tr>
<tr>
<td>E-W wait</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>off</td>
<td>ON</td>
<td>off</td>
<td>101</td>
</tr>
<tr>
<td>E-W delay</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>off</td>
<td>off</td>
<td>ON</td>
<td>110</td>
</tr>
</tbody>
</table>
select code word with a 1-out-of-\( n \) coded field to select a device, and a \( \lceil \log_2 s \rceil \)-bit binary-coded field to select one of the \( s \) subdevices of the selected device.

An \( m \)-out-of-\( n \) code is a generalization of the 1-out-of-\( n \) code in which valid code words have \( m \) bits equal to 1 and the rest of the bits equal to 0. A valid \( m \)-out-of-\( n \) code word can be detected with an \( m \)-input AND gate, which produces a 1 output if all of its inputs are 1. This is fairly simple and inexpensive to do, yet for most values of \( m \), an \( m \)-out-of-\( n \) code typically has far more valid code words than a 1-out-of-\( n \) code. The total number of code words is given by the binomial coefficient \( \binom{n}{m} \), which has the value \( \frac{n!}{m! (n-m)!} \). Thus, a 2-out-of-4 code has 6 valid code words, and a 3-out-of-10 code has 120.

An important variation of an \( m \)-out-of-\( n \) code is the 8B10B code used in the 802.3z Gigabit Ethernet standard. This code uses 10 bits to represent 256 valid code words, or 8 bits worth of data. Most code words use a 5-out-of-10 coding. However, since \( \binom{5}{10} \) is only 252, some 4- and 6-out-of-10 words are also used to complete the code in a very interesting way; more on this in Section 2.16.2.

**Figure 2-7** Control structure for a digital system with \( n \) devices: (a) using a binary code; (b) using a 1-out-of-\( n \) code.
An $n$-bit string can be visualized geometrically, as a vertex of an object called an $n$-cube. Figure 2-8 shows $n$-cubes for $n = 1, 2, 3, 4$. An $n$-cube has $2^n$ vertices, each of which is labeled with an $n$-bit string. Edges are drawn so that each vertex is adjacent to $n$ other vertices whose labels differ from the given vertex in only one bit. Beyond $n = 4$, $n$-cubes are really tough to draw.

For reasonable values of $n$, $n$-cubes make it easy to visualize certain coding and logic minimization problems. For example, the problem of designing an $n$-bit Gray code is equivalent to finding a path along the edges of an $n$-cube, a path that visits each vertex exactly once. The paths for 3- and 4-bit Gray codes are shown in Figure 2-9.
Cubes also provide a geometrical interpretation for the concept of distance, also called Hamming distance. The distance between two n-bit strings is the number of bit positions in which they differ. In terms of an n-cube, the distance is the minimum length of a path between the two corresponding vertices. Two adjacent vertices have distance 1; vertices 001 and 100 in the 3-cube have distance 2. The concept of distance is crucial in the design and understanding of error-detecting codes, discussed in the next section.

An m-subcube of an n-cube is a set of \(2^m\) vertices in which \(n - m\) of the bits have the same value at each vertex, and the remaining \(m\) bits take on all \(2^m\) combinations. For example, the vertices (000, 010, 100, 110) form a 2-subcube of the 3-cube. This subcube can also be denoted by a single string, xx0, where “x” denotes that a particular bit is a don’t-care; any vertex whose bits match in the non-x positions belongs to this subcube. The concept of subcubes is particularly useful in visualizing algorithms that minimize the cost of combinational logic functions, as we’ll show in Section 4.4.

### *2.15 Codes for Detecting and Correcting Errors*

An error in a digital system is the corruption of data from its correct value to some other value. An error is caused by a physical failure. Failures can be either temporary or permanent. For example, a cosmic ray or alpha particle can cause a temporary failure of a memory circuit, changing the value of a bit stored in it. Letting a circuit get too hot or zapping it with static electricity can cause a permanent failure, so that it never works correctly again.

The effects of failures on data are predicted by error models. The simplest error model, which we consider here, is called the independent error model. In this model, a single physical failure is assumed to affect only a single bit of data; the corrupted data is said to contain a single error. Multiple failures may cause multiple errors—two or more bits in error—but multiple errors are normally assumed to be less likely than single errors.

#### 2.15.1 Error-Detecting Codes

Recall from our definitions in Section 2.10 that a code that uses n-bit strings need not contain \(2^n\) valid code words; this is certainly the case for the codes that we now consider. An error-detecting code has the property that corrupting or garbling a code word will likely produce a bit string that is not a code word (a noncode word).

A system that uses an error-detecting code generates, transmits, and stores only code words. Thus, errors in a bit string can be detected by a simple rule—if the bit string is a code word, it is assumed to be correct; if it is a noncode word, it contains an error.

An n-bit code and its error-detecting properties under the independent error model are easily explained in terms of an n-cube. A code is simply a subset...
of the vertices of the \( n \)-cube. In order for the code to detect all single errors, no code-word vertex can be immediately adjacent to another code-word vertex.

For example, Figure 2-10(a) shows a 3-bit code with five code words. Code word 111 is immediately adjacent to code words 110, 011 and 101. Since a single failure could change 111 to 110, 011 or 101 this code does not detect all single errors. If we make 111 a noncode word, we obtain a code that does have the single-error-detecting property, as shown in (b). No single error can change one code word into another.

The ability of a code to detect single errors can be stated in terms of the concept of distance introduced in the preceding section:

- A code detects all single errors if the minimum distance between all possible pairs of code words is 2.

In general, we need \( n + 1 \) bits to construct a single-error-detecting code with \( 2^n \) code words. The first \( n \) bits of a code word, called information bits, may be any of the \( 2^n \) \( n \)-bit strings. To obtain a minimum-distance-2 code, we add one more bit, called a parity bit, that is set to 0 if there are an even number of 1s among the information bits, and to 1 otherwise. This is illustrated in the first two columns of Table 2-13 for a code with three information bits. A valid \( n+1 \)-bit code word has an even number of 1s, and this code is called an even-parity code.

### Table 2-13
Distance-2 codes with three information bits.

<table>
<thead>
<tr>
<th>Information Bits</th>
<th>Even-parity Code</th>
<th>Odd-parity Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>000 0</td>
<td>000 1</td>
</tr>
<tr>
<td>001</td>
<td>001 1</td>
<td>001 0</td>
</tr>
<tr>
<td>010</td>
<td>010 1</td>
<td>010 0</td>
</tr>
<tr>
<td>011</td>
<td>011 0</td>
<td>011 1</td>
</tr>
<tr>
<td>100</td>
<td>100 1</td>
<td>100 0</td>
</tr>
<tr>
<td>101</td>
<td>101 0</td>
<td>101 1</td>
</tr>
<tr>
<td>110</td>
<td>110 0</td>
<td>110 1</td>
</tr>
<tr>
<td>111</td>
<td>111 1</td>
<td>111 0</td>
</tr>
</tbody>
</table>

**Figure 2-10**
Code words in two different 3-bit codes:
(a) minimum distance = 1, does not detect all single errors;
(b) minimum distance = 2, detects all single errors.
We can also construct a code in which the total number of 1s in a valid $n+1$-bit code word is odd; this is called an *odd-parity code* and is shown in the third column of the table. These codes are also sometimes called *1-bit parity codes*, since they each use a single parity bit.

The 1-bit parity codes do not detect 2-bit errors, since changing two bits does not affect the parity. However, the codes can detect errors in any odd number of bits. For example, if three bits in a code word are changed, then the resulting word has the wrong parity and is a noncode word. This doesn’t help us much, though. Under the independent error model, 3-bit errors are much less likely than 2-bit errors, which are not detectable. Thus, practically speaking, the 1-bit parity codes’ error detection capability stops after 1-bit errors. Other codes, with minimum distance greater than 2, can be used to detect multiple errors.

### 2.15.2 Error-Correcting and Multiple-Error-Detecting Codes

By using more than one parity bit, or *check bits*, according to some well-chosen rules, we can create a code whose minimum distance is greater than 2. Before showing how this can be done, let’s look at how such a code can be used to correct single errors or detect multiple errors.

Suppose that a code has a minimum distance of 3. Figure 2-11 shows a fragment of the $n$-cube for such a code. As shown, there are at least two noncode words between each pair of code words. Now suppose we transmit code words.
and assume that failures affect at most one bit of each received code word. Then a received noncode word with a 1-bit error will be closer to the originally transmitted code word than to any other code word. Therefore, when we receive a noncode word, we can correct the error by changing the received noncode word to the nearest code word, as indicated by the arrows in the figure. Deciding which code word was originally transmitted to produce a received word is called decoding, and the hardware that does this is an error-correcting decoder.

A code that is used to correct errors is called an error-correcting code. In general, if a code has minimum distance $2c + 1$, it can be used to correct errors that affect up to $c$ bits ($c = 1$ in the preceding example). If a code’s minimum distance is $2c + d + 1$, it can be used to correct errors in up to $c$ bits and to detect errors in up to $d$ additional bits.

For example, Figure 2-12(a) shows a fragment of the $n$-cube for a code with minimum distance 4 ($c = 1, d = 1$). Single-bit errors that produce noncode words 00101010 and 11010011 can be corrected. However, an error that produces 10100011 cannot be corrected, because no single-bit error can produce this noncode word, and either of two 2-bit errors could have produced it. So the code can detect a 2-bit error, but it cannot correct it.

When a noncode word is received, we don’t know which code word was originally transmitted; we only know which code word is closest to what we’ve received. Thus, as shown in Figure 2-12(b), a 3-bit error may be “corrected” to the wrong value. The possibility of making this kind of mistake may be acceptable if 3-bit errors are very unlikely to occur. On the other hand, if we are concerned about 3-bit errors, we can change the decoding policy for the code. Instead of trying to correct errors, we just flag all noncode words as uncorrectable errors. Thus, as shown in (c), we can use the same distance-4 code to detect up to 3-bit errors but correct no errors ($c = 0, d = 3$).

### 2.15.3 Hamming Codes

In 1950, R. W. Hamming described a general method for constructing codes with a minimum distance of 3, now called Hamming codes. For any value of $i$, his method yields a $2^i - 1$-bit code with $i$ check bits and $2^i - 1 - i$ information bits. Distance-3 codes with a smaller number of information bits are obtained by deleting information bits from a Hamming code with a larger number of bits.

The bit positions in a Hamming code word can be numbered from 1 through $2^i - 1$. In this case, any position whose number is a power of 2 is a check bit, and the remaining positions are information bits. Each check bit is grouped with a subset of the information bits, as specified by a parity-check matrix. As error correction
shown in Figure 2-13(a), each check bit is grouped with the information positions whose numbers have a 1 in the same bit when expressed in binary. For example, check bit 2 (010) is grouped with information bits 3 (011), 6 (110), and 7 (111). For a given combination of information-bit values, each check bit is chosen to produce even parity, that is, so the total number of 1s in its group is even.
Traditionally, the bit positions of a parity-check matrix and the resulting code words are rearranged so that all of the check bits are on the right, as in Figure 2-13(b). The first two columns of Table 2-14 list the resulting code words.

We can prove that the minimum distance of a Hamming code is 3 by proving that at least a 3-bit change must be made to a code word to obtain another code word. That is, we’ll prove that a 1-bit or 2-bit change in a code word yields a noncode word.

If we change one bit of a code word, in position $j$, then we change the parity of every group that contains position $j$. Since every information bit is contained in at least one group, at least one group has incorrect parity, and the result is a noncode word.

If we change two bits, in positions $j$ and $k$? Parity groups that contain both positions $j$ and $k$ will still have correct parity, since parity is unaffected when an even number of bits are changed. However, since $j$ and $k$ are different, their binary representations differ in at least one bit, corresponding to one of the parity groups. This group has only one bit changed, resulting in incorrect parity and a noncode word.

If you understand this proof, you should also see how the position numbering rules for constructing a Hamming code are a simple consequence of the proof. For the first part of the proof (1-bit errors), we required that the position numbers be nonzero. And for the second part (2-bit errors), we required that no
two positions have the same number. Thus, with an \( i \)-bit position number, you can construct a Hamming code with up to \( 2^i - 1 \) bit positions.

The proof also suggests how we can design an error-correcting decoder for a received Hamming code word. First, we check all of the parity groups; if all have even parity, then the received word is assumed to be correct. If one or more groups have odd parity, then a single error is assumed to have occurred. The pattern of groups that have odd parity (called the syndrome) must match one of the columns in the parity-check matrix; the corresponding bit position is assumed to contain the wrong value and is complemented. For example, using the code defined by Figure 2-13(b), suppose we receive the word 0101011. Groups B and C have odd parity, corresponding to position 6 of the parity-check matrix (the
syndrome is 110, or 6). By complementing the bit in position 6 of the received word, we determine that the correct word is 0001011.

A distance-3 Hamming code can easily be modified to increase its minimum distance to 4. We simply add one more check bit, chosen so that the parity of all the bits, including the new one, is even. As in the 1-bit even-parity code, this bit ensures that all errors affecting an odd number of bits are detectable. In particular, any 3-bit error is detectable. We already showed that 1- and 2-bit errors are detected by the other parity bits, so the minimum distance of the modified code must be 4.

Distance-3 and distance-4 Hamming codes are commonly used to detect and correct errors in computer memory systems, especially in large mainframe computers where memory circuits account for the bulk of the system’s failures. These codes are especially attractive for very wide memory words, since the required number of parity bits grows slowly with the width of the memory word, as shown in Table 2-15.

Table 2-15 Word sizes of distance-3 and distance-4 Hamming codes.

<table>
<thead>
<tr>
<th>Information Bits</th>
<th>Minimum-distance-3 Codes</th>
<th>Minimum-distance-4 Codes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Parity Bits</td>
<td>Total Bits</td>
</tr>
<tr>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>≤ 4</td>
<td>3</td>
<td>≤ 7</td>
</tr>
<tr>
<td>≤ 11</td>
<td>4</td>
<td>≤ 15</td>
</tr>
<tr>
<td>≤ 26</td>
<td>5</td>
<td>≤ 31</td>
</tr>
<tr>
<td>≤ 57</td>
<td>6</td>
<td>≤ 63</td>
</tr>
<tr>
<td>≤ 120</td>
<td>7</td>
<td>≤ 127</td>
</tr>
</tbody>
</table>

2.15.4 CRC Codes

Beyond Hamming codes, many other error-detecting and -correcting codes have been developed. The most important codes, which happen to include Hamming codes, are the cyclic redundancy check (CRC) codes. A rich set of knowledge has been developed for these codes, focused both on their error detecting and correcting properties and on the design of inexpensive encoders and decoders for them (see References).

Two important applications of CRC codes are in disk drives and in data networks. In a disk drive, each block of data (typically 512 bytes) is protected by a CRC code, so that errors within a block can be detected and, in some drives, corrected. In a data network, each packet of data ends with check bits in a CRC cyclic redundancy check (CRC) code.
code. The CRC codes for both applications were selected because of their burst-error detecting properties. In addition to single-bit errors, they can detect multi-bit errors that are clustered together within the disk block or packet. Such errors are more likely than errors of randomly distributed bits, because of the likely physical causes of errors in the two applications—surface defects in disc drives and noise bursts in communication links.

### 2.15.5 Two-Dimensional Codes

Another way to obtain a code with large minimum distance is to construct a *two-dimensional code*, as illustrated in Figure 2-14(a). The information bits are conceptually arranged in a two-dimensional array, and parity bits are provided to check both the rows and the columns. A code \( C_{\text{row}} \) with minimum distance \( d_{\text{row}} \) is used for the rows, and a possibly different code \( C_{\text{col}} \) with minimum distance \( d_{\text{col}} \) is used for the columns. That is, the row-parity bits are selected so that each row is a code word in \( C_{\text{row}} \) and the column-parity bits are selected so that each column is a code word in \( C_{\text{col}} \). (The “corner” parity bits can be chosen according to either code.) The minimum distance of the two-dimensional code is the product of \( d_{\text{row}} \) and \( d_{\text{col}} \); in fact, two-dimensional codes are sometimes called *product codes*.

**Figure 2-14**

Two-dimensional codes:
- (a) general structure;
- (b) using even parity for both the row and column codes to obtain minimum distance 4;
- (c) typical pattern of an undetectable error.
As shown in Figure 2-14(b), the simplest two-dimensional code uses 1-bit even-parity codes for the rows and columns, and has a minimum distance of $2 \cdot 2$, or 4. You can easily prove that the minimum distance is 4 by convincing yourself that any pattern of one, two, or three bits in error causes incorrect parity of a row or a column or both. In order to obtain an undetectable error, at least four bits must be changed in a rectangular pattern as in (c).

The error detecting and correcting procedures for this code are straightforward. Assume we are reading information one row at a time. As we read each row, we check its row code. If an error is detected in a row, we can’t tell which bit is wrong from the row check alone. However, assuming only one row is bad, we can reconstruct it by forming the bit-by-bit Exclusive OR of the columns, omitting the bad row, but including the column-check row.

To obtain an even larger minimum distance, a distance-3 or -4 Hamming code can be used for the row or column code or both. It is also possible to construct a code in three or more dimensions, with minimum distance equal to the product of the minimum distances in each dimension.

An important application of two-dimensional codes is in RAID storage systems. RAID stands for “redundant array of inexpensive disks.” In this scheme, $n+1$ identical disk drives are used to store $n$ disks worth of data. For example, eight 8-Gigabyte drives could be used to store 64 Gigabytes of non-redundant data, and a ninth 8-gigabyte drive would be used to store checking information.

Figure 2-15 shows the general scheme of a two-dimensional code for a RAID system; each disk drive is considered to be a row in the code. Each drive stores $m$ blocks of data, where a block typically contains 512 bytes. For example, an 8-gigabyte drive would store about 16 million blocks. As shown in the figure, each block includes its own check bits in a CRC code, to detect errors within that block. The first $n$ drives store the nonredundant data. Each block in drive $n+1$
stores parity bits for the corresponding blocks in the first \( n \) drives. That is, each bit \( i \) in drive \( n+1 \) block \( b \) is chosen so that there are an even number of 1s in block \( b \) bit position \( i \) across all the drives.

In operation, errors in the information blocks are detected by the CRC code. Whenever an error is detected in a block on one of the drives, the correct contents of that block can be constructed simply by computing the parity of the corresponding blocks in all the other drives, including drive \( n+1 \). Although this requires \( n \) extra disk read operations, it’s better than losing your data! Write operations require extra disk accesses as well, to update the corresponding check block when an information block is written (see Exercise 2.46). Since disk writes are much less frequent than reads in typical applications, this overhead usually is not a problem.

### 2.15.6 Checksum Codes

The parity-checking operation that we’ve used in the previous subsections is essentially modulo-2 addition of bits—the sum modulo 2 of a group of bits is 0 if the number of 1s in the group is even, and 1 if it is odd. The technique of modular addition can be extended to other bases besides 2 to form check digits.

For example, a computer stores information as a set of 8-bit bytes. Each byte may be considered to have a decimal value from 0 to 255. Therefore, we can use modulo-256 addition to check the bytes. We form a single check byte, called a checksum, that is the sum modulo 256 of all the information bytes. The resulting checksum code can detect any single byte error, since such an error will cause a recomputed sum of bytes to disagree with the checksum.

Checksum codes can also use a different modulus of addition. In particular, checksum codes using modulo-255, ones’-complement addition are important because of their special computational and error detecting properties, and because they are used to check packet headers in the ubiquitous Internet Protocol (IP) (see References).

### 2.15.7 \( m \)-out-of-\( n \) Codes

The 1-out-of-\( n \) and \( m \)-out-of-\( n \) codes that we introduced in Section 2.13 have a minimum distance of 2, since changing only one bit changes the total number of 1s in a code word and therefore produces a noncode word.

These codes have another useful error-detecting property—they detect unidirectional multiple errors. In a unidirectional error, all of the erroneous bits change in the same direction (0s change to 1s, or vice versa). This property is very useful in systems where the predominant error mechanism tends to change all bits in the same direction.
2.16 Codes for Serial Data Transmission and Storage

2.16.1 Parallel and Serial Data

Most computers and other digital systems transmit and store data in a parallel format. In parallel data transmission, a separate signal line is provided for each bit of a data word. In parallel data storage, all of the bits of a data word can be written or read simultaneously.

Parallel formats are not cost-effective for some applications. For example, parallel transmission of data bytes over the telephone network would require eight phone lines, and parallel storage of data bytes on a magnetic disk would require a disk drive with eight separate read/write heads. Serial formats allow data to be transmitted or stored one bit at a time, reducing system cost in many applications.

Figure 2-16 illustrates some of the basic ideas in serial data transmission. A repetitive clock signal, named CLOCK in the figure, defines the rate at which bits are transmitted, one bit per clock cycle. Thus, the bit rate in bits per second (bps) numerically equals the clock frequency in cycles per second (hertz, or Hz).

The reciprocal of the bit rate is called the bit time and numerically equals the clock period in seconds (s). This amount of time is reserved on the serial data line (named SERDATA in the figure) for each bit that is transmitted. The time occupied by each bit is sometimes called a bit cell. The format of the actual signal that appears on the line during each bit cell depends on the line code. In the simplest line code, called Non-Return-to-Zero (NRZ), a 1 is transmitted by placing a 1 on the line for the entire bit cell, and a 0 is transmitted as a 0. However, more complex line codes have other rules, as discussed in the next subsection.
Regardless of the line code, a serial data transmission or storage system needs some way of identifying the significance of each bit in the serial stream. For example, suppose that 8-bit bytes are transmitted serially. How can we tell which is the first bit of each byte? A synchronization signal, named SYNC in Figure 2-16, provides the necessary information; it is 1 for the first bit of each byte.

Evidently, we need a minimum of three signals to recover a serial data stream: a clock to define the bit cells, a synchronization signal to define the word boundaries, and the serial data itself. In some applications, like the interconnection of modules in a computer or telecommunications system, a separate wire is used for each of these signals, since reducing the number of wires per connection from \(n\) to three is savings enough. We’ll give an example of a 3-wire serial data system in Section 8.5.4.

In many applications, the cost of having three separate signals is still too high (e.g., three phone lines, three read/write heads). Such systems typically combine all three signals into a single serial data stream and use sophisticated analog and digital circuits to recover the clock and synchronization information from the data stream.

**2.16.2 Serial Line Codes**

The most commonly used line codes for serial data are illustrated in Figure 2-17. In the NRZ code, each bit value is sent on the line for the entire bit cell. This is the simplest and most reliable coding scheme for short distance transmission. However, it generally requires a clock signal to be sent along with the data to define the bit cells. Otherwise, it is not possible for the receiver to determine how many 0s or 1s are represented by a continuous 0 or 1 level. For example, without a clock to define the bit cells, the NRZ waveform in Figure 2-17 might be erroneously interpreted as 01010.
A digital phase-locked loop (DPLL) is an analog/digital circuit that can be used to recover a clock signal from a serial data stream. The DPLL works only if the serial data stream contains enough 0-to-1 and 1-to-0 transitions to give the DPLL “hints” about when the original clock transitions took place. With NRZ-coded data, the DPLL works only if the data does not contain any long, continuous streams of 1s or 0s.

Some serial transmission and storage media are transition sensitive; they cannot transmit or store absolute 0 or 1 levels, only transitions between two discrete levels. For example, a magnetic disk or tape stores information by changing the polarity of the medium’s magnetization in regions corresponding to the stored bits. When the information is recovered, it is not feasible to determine the absolute magnetization polarity of a region, only that the polarity changes between one region and the next.

Data stored in NRZ format on transition-sensitive media cannot be recovered unambiguously; the data in Figure 2-17 might be interpreted as 01110010 or 10011011. The Non-Return-to-Zero Invert-on-1s (NRZI) code overcomes this limitation by sending a 1 as the opposite of the level that was sent during the previous bit cell, and a 0 as the same level. A DPLL can recover the clock from NRZI-coded data as long as the data does not contain any long, continuous streams of 0s.

The Return-to-Zero (RZ) code is similar to NRZ except that, for a 1 bit, the 1 level is transmitted only for a fraction of the bit time, usually 1/2. With this code, data patterns that contain a lot of 1s create lots of transitions for a DPLL to use to recover the clock. However, as in the other line codes, a string of 0s has no transitions, and a long string of 0s makes clock recovery impossible.

Another requirement of some transmission media, such as high-speed fiber-optic links, is that the serial data stream be DC balanced. That is, it must have an equal number of 1s and 0s; any long-term DC component in the stream (created by having a lot more 1s than 0s or vice versa) creates a bias at the receiver that reduces its ability to distinguish reliably between 1s and 0s.

Ordinarily, NRZ, NRZI or RZ data has no guarantee of DC balance; there’s nothing to prevent a user data stream from having a long string of words with more than 1s than 0s or vice versa. However, DC balance can still be achieved using a few extra bits to code the user data in a balanced code, in which each code word has an equal number of 1s and 0s, and then sending these code words in NRZ format.

For example, in Section 2.13 we introduced the 8B10B code, which codes 8 bits of user data into 10 bits in a mostly 5-out-of-10 code. Recall that there are only 252 5-out-of-10 code words, but there are another \( \binom{4}{10} = 210 \) 4-out-of-10 code words and an equal number of 6-out-of-10 code words. Of course, these code words aren’t quite DC balanced. The 8B10B code solves this problem by associating with each 8-bit value to be encoded a pair of unbalanced code words, one 4-out-of-10 (“light”) and the other 6-out-of-10 (“heavy”). The coder also
keeps track of the running disparity, a single bit of information indicating whether the last unbalanced code word that it transmitted was heavy or light. When it comes time to transmit another unbalanced code word, the coder selects the one of the pair with the opposite weight. This simple trick makes available 252 + 210 = 462 code words for the 8B10B to encode 8 bits of user data. Some of the “extra” code words are used to conveniently encode non-data conditions on the serial line, such as IDLE, SYNC, and ERROR. Not all the unbalanced code words are used. Also, some of the balanced code words, such as 0000011111, are not used either, in favor of unbalanced pairs that contain more transitions.

All of the preceding codes transmit or store only two signal levels. The Bipolar Return-to-Zero (BPRZ) code transmits three signal levels: +1, 0, and −1. The code is like RZ except that 1s are alternately transmitted as +1 and −1; for this reason, the code is also known as Alternate Mark Inversion (AMI).

The big advantage of BPRZ over RZ is that it’s DC balanced. This makes it possible to send BPRZ streams over transmission media that cannot tolerate a DC component, such as transformer-coupled phone lines. In fact, the BPRZ code has been used in T1 digital telephone links for decades, where analog speech signals are carried as streams of 8000 8-bit digital samples per second that are transmitted in BPRZ format on 64 Kbps serial channels.

As with RZ, it is possible to recover a clock signal from a BPRZ stream as long as there aren’t too many 0s in a row. Although TPC (The Phone Company) has no control over what you say (at least, not yet), they still have a simple way of limiting runs of 0s. If one of the 8-bit bytes that results from sampling your analog speech pattern is all 0s, they simply change second-least significant bit to 1! This is called zero-code suppression and I’ll bet you never noticed it. And this is also why, in many data applications of T1 links, you get only 56 Kbps of usable data per 64 Kbps channel; the LSB of each byte is always set to 1 to prevent zero-code suppression from changing the other bits.

The last code in Figure 2-17 is called Manchester or diphase code. The major strength of this code is that, regardless of the transmitted data pattern, it provides at least one transition per bit cell, making it very easy to recover the clock. As shown in the figure, a 0 is encoded as a 0-to-1 transition in the middle.
of the bit cell, and a 1 is encoded as a 1-to-0 transition. The Manchester code’s major strength is also its major weakness. Since it has more transitions per bit cell than other codes, it also requires more media bandwidth to transmit a given bit rate. Bandwidth is not a problem in coaxial cable, however, which was used in the original Ethernet local area networks to carry Manchester-coded serial data at the rate of 10 Mbps (megabits per second).

References

The presentation in the first nine sections of this chapter is based on Chapter 4 of *Microcomputer Architecture and Programming*, by John F. Wakerly (Wiley, 1981). Precise, thorough, and entertaining discussions of these topics can also be found in Donald E. Knuth’s *Seminumerical Algorithms*, 3rd edition (Addison-Wesley, 1997). Mathematically inclined readers will find Knuth’s analysis of the properties of number systems and arithmetic to be excellent, and all readers should enjoy the insights and history sprinkled throughout the text.


CRC codes are based on the theory of finite fields, which was developed by French mathematician Évariste Galois (1811–1832) shortly before he was killed in a duel with a political opponent. The classic book on error-detecting and error-correcting codes is *Error-Correcting Codes* by W. W. Peterson and E. J. Weldon, Jr. (MIT Press, 1972, 2nd ed.); however, this book is recommended only for mathematically sophisticated readers. A more accessible introduction can be found in *Error Control Coding: Fundamentals and Applications* by S. Lin and D. J. Costello, Jr. (Prentice Hall, 1983). Another recent, communication-oriented introduction to coding theory can be found in *Error-Control...

As shown in the above reference by Wakerly, ones’-complement checksum codes have the ability to detect long bursts of unidirectional errors; this is useful in communication channels where errors all tend to be in the same direction. The special computational properties of these codes also make them quite amenable to efficient checksum calculation by software programs, important for their use in the Internet Protocol; see RFC-1071 and RFC-1141.

An introduction to coding techniques for serial data transmission, including mathematical analysis of the performance and bandwidth requirements of several codes, appears in Introduction to Communications Engineering by R. M. Gagliardi (Wiley-Interscience, 1988, 2nd ed.). A nice introduction to the serial codes used in magnetic disks and tapes is given in Computer Storage Systems and Technology by Richard Matick (Wiley-Interscience, 1977).

The structure of the 8B10B code and the rationale behind it is explained nicely in the original IBM patent by Peter Franaszek and Albert Widmer, U.S. patent number 4,486,739 (1984). This and almost all U.S. patents issued after 1971 can be found on the web at www.patents.ibm.com. When you’re done reading Franaszek, for a good time do a boolean search for inventor “wakerly”.

### Drill Problems

2.1 Perform the following number system conversions:

(a) 11010112 = ?16
(b) 1740038 = ?2
(c) 101101112 = ?16
(d) 67.248 = ?2
(e) 10100.11012 = ?16
(f) F3A516 = ?2
(g) 110110012 = ?8
(h) AB3D16 = ?2
(i) 101111.01112 = ?8
(j) 15C.3816 = ?2

2.2 Convert the following octal numbers into binary and hexadecimal:

(a) 10238 = ?2 = ?16
(b) 7613028 = ?2 = ?16
(c) 1634178 = ?2 = ?16
(d) 5522738 = ?2 = ?16
(e) 5436.158 = ?2 = ?16
(f) 13705.2078 = ?2 = ?16

2.3 Convert the following hexadecimal numbers into binary and octal:

(a) 102316 = ?2 = ?8
(b) 7E6A16 = ?2 = ?8
(c) ABCD16 = ?2 = ?8
(d) C35016 = ?2 = ?8
(e) 9E36.7A16 = ?2 = ?8
(f) DEAD.BEEF16 = ?2 = ?8
2.4 What are the octal values of the four 8-bit bytes in the 32-bit number with octal representation \(12345670123\)?

2.5 Convert the following numbers into decimal:

<table>
<thead>
<tr>
<th>Octal Numbers</th>
<th>Decimal Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a) 110101112</td>
<td>(b) 1740038</td>
</tr>
<tr>
<td>(c) 1011011112</td>
<td>(d) 67248</td>
</tr>
<tr>
<td>(e) 10100.11012</td>
<td>(f) F3A516</td>
</tr>
<tr>
<td>(g) 120103</td>
<td>(h) AB3D16</td>
</tr>
<tr>
<td>(i) 71568</td>
<td>(j) 15C.3816</td>
</tr>
</tbody>
</table>

2.6 Perform the following number system conversions:

<table>
<thead>
<tr>
<th>Binary Numbers</th>
<th>Hexadecimal Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a) 12510</td>
<td>(b) 348910</td>
</tr>
<tr>
<td>(c) 20910</td>
<td>(d) 971410</td>
</tr>
<tr>
<td>(e) 13210</td>
<td>(f) 238510</td>
</tr>
<tr>
<td>(g) 72710</td>
<td>(h) 5719010</td>
</tr>
<tr>
<td>(i) 143510</td>
<td>(j) 6511310</td>
</tr>
</tbody>
</table>

2.7 Add the following pairs of binary numbers, showing all carries:

<table>
<thead>
<tr>
<th>Binary Numbers</th>
<th>Decimal Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a) 110101</td>
<td>+ 11001</td>
</tr>
<tr>
<td>(b) 101110</td>
<td>+ 100101</td>
</tr>
<tr>
<td>(c) 11011101</td>
<td>+ 1100011</td>
</tr>
<tr>
<td>(d) 111001</td>
<td>+ 1101101</td>
</tr>
</tbody>
</table>

2.8 Repeat Drill 2.7 using subtraction instead of addition, and showing borrows instead of carries.

2.9 Add the following pairs of octal numbers:

<table>
<thead>
<tr>
<th>Octal Numbers</th>
<th>Decimal Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a) 1372</td>
<td>+ 4631</td>
</tr>
<tr>
<td>(b) 47135</td>
<td>+ 5125</td>
</tr>
<tr>
<td>(c) 175214</td>
<td>+ 152405</td>
</tr>
<tr>
<td>(d) 110321</td>
<td>+ 56573</td>
</tr>
</tbody>
</table>

2.10 Add the following pairs of hexadecimal numbers:

<table>
<thead>
<tr>
<th>Hexadecimal Numbers</th>
<th>Decimal Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a) 1372</td>
<td>+ 4631</td>
</tr>
<tr>
<td>(b) 4F1A5</td>
<td>+ B8D5</td>
</tr>
<tr>
<td>(c) F35B</td>
<td>+ 27E6</td>
</tr>
<tr>
<td>(d) 1B90F</td>
<td>+ C44E</td>
</tr>
</tbody>
</table>

2.11 Write the 8-bit signed-magnitude, two’s-complement, and ones’-complement representations for each of these decimal numbers: +18, +115, +79, −49, −3, −100.

2.12 Indicate whether or not overflow occurs when adding the following 8-bit two’s-complement numbers:

<table>
<thead>
<tr>
<th>Two’s-Complement Numbers</th>
<th>Decimal Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a) 11010100</td>
<td>+ 1011001</td>
</tr>
<tr>
<td>(b) 10111001</td>
<td>+ 01011110</td>
</tr>
<tr>
<td>(c) 01011101</td>
<td>+ 00100001</td>
</tr>
<tr>
<td>(d) 00100110</td>
<td>+ 01011010</td>
</tr>
</tbody>
</table>

2.13 How many errors can be detected by a code with minimum distance \(d\)?

2.14 What is the minimum number of parity bits required to obtain a distance-4, two-dimensional code with \(n\) information bits?
Exercises

2.15 Here’s a problem to whet your appetite. What is the hexadecimal equivalent of $61453_{10}$?

2.16 Each of the following arithmetic operations is correct in at least one number system. Determine possible radices of the numbers in each operation.

(a) $1234 + 5432 = 6666$
(b) $41 / 3 = 13$
(c) $33/3 = 11$
(d) $23+44+14+32 = 223$
(e) $302/20 = 12.1$
(f) $14 = 5$

2.17 The first expedition to Mars found only the ruins of a civilization. From the artifacts and pictures, the explorers deduced that the creatures who produced this civilization were four-legged beings with a tentacle that branched out at the end with a number of grasping “fingers.” After much study, the explorers were able to translate Martian mathematics. They found the following equation:

$$5x^2 - 50x + 125 = 0$$

with the indicated solutions $x = 5$ and $x = 8$. The value $x = 5$ seemed legitimate enough, but $x = 8$ required some explanation. Then the explorers reflected on the way in which Earth’s number system developed, and found evidence that the Martian system had a similar history. How many fingers would you say the Martians had? (From *The Bent of Tau Beta Pi*, February, 1956.)

2.18 Suppose a $4n$-bit number $B$ is represented by an $n$-digit hexadecimal number $H$. Prove that the two’s complement of $B$ is represented by the 16’s complement of $H$. Make and prove true a similar statement for octal representation.

2.19 Repeat Exercise 2.18 using the ones’ complement of $B$ and the 15s’ complement of $H$.

2.20 Given an integer $x$ in the range $-2^{n-1} \leq x \leq 2^{n-1} - 1$, we define $\lceil x \rceil$ to be the two’s-complement representation of $x$, expressed as a positive number: $\lceil x \rceil = x$ if $x \geq 0$ and $\lceil x \rceil = 2n - |x|$ if $x < 0$, where $|x|$ is the absolute value of $x$. Let $y$ be another integer in the same range as $x$. Prove that the two’s-complement addition rules given in Section 2.6 are correct by proving that the following equation is always true:

$$\lceil x + y \rceil = \left( \lceil x \rceil + \lceil y \rceil \right) \text{ modulo } 2^n$$

(Hints: Consider four cases based on the signs of $x$ and $y$. Without loss of generality, you may assume that $|x| \geq |y|$.)

2.21 Repeat Exercise 2.20 using appropriate expressions and rules for ones’-complement addition.

2.22 State an overflow rule for addition of two’s-complement numbers in terms of counting operations in the modular representation of Figure 2-3.

2.23 Show that a two’s-complement number can be converted to a representation with more bits by *sign extension*. That is, given an $n$-bit two’s-complement number $X$, show that the $m$-bit two’s-complement representation of $X$, where $m > n$, can be
obtained by appending $m - n$ copies of $X$’s sign bit to the left of the $n$-bit representation of $X$.

2.24 Show that a two’s-complement number can be converted to a representation with fewer bits by removing higher-order bits. That is, given an $n$-bit two’s-complement number $X$, show that the $m$-bit two’s-complement number $Y$ obtained by discarding the $d$ leftmost bits of $X$ represents the same number as $X$ if and only if the discarded bits all equal the sign bit of $Y$.

2.25 Why is the punctuation of “two’s complement” and “ones’ complement” inconsistent? (See the first two citations in the References.)

2.26 A $n$-bit binary adder can be used to perform an $n$-bit unsigned subtraction operation $X - Y$, by performing the operation $X + Y + 1$, where $X$ and $Y$ are $n$-bit unsigned numbers and $Y$ represents the bit-by-bit complement of $Y$. Demonstrate this fact as follows. First, prove that $(X - Y) = (X + Y + 1) - 2^n$. Second, prove that the carry out of the $n$-bit adder is the opposite of the borrow from the $n$-bit subtraction. That is, show that the operation $X - Y$ produces a borrow out of the MSB position if and only if the operation $X + Y + 1$ does not produce a carry out of the MSB position.

2.27 In most cases, the product of two $n$-bit two’s-complement numbers requires fewer than $2n$ bits to represent it. In fact, there is only one case in which $2n$ bits are needed—find it.

2.28 Prove that a two’s-complement number can be multiplied by 2 by shifting it one bit position to the left, with a carry of 0 into the least significant bit position and disregarding any carry out of the most significant bit position, assuming no overflow. State the rule for detecting overflow.

2.29 State and prove correct a technique similar to the one described in Exercise 2.28, for multiplying a ones’-complement number by 2.

2.30 Show how to subtract BCD numbers, by stating the rules for generating borrows and applying a correction factor. Show how your rules apply to each of the following subtractions: $9 - 3$, $5 - 7$, $4 - 9$, $1 - 8$.

2.31 How many different 3-bit binary state encodings are possible for the traffic-light controller of Table 2-12?

2.32 List all of the “bad” boundaries in the mechanical encoding disc of Figure 2-5, where an incorrect position may be sensed.

2.33 As a function of $n$, how many “bad” boundaries are there in a mechanical encoding disc that uses an $n$-bit binary code?

2.34 On-board altitude transponders on commercial and private aircraft use Gray code to encode the altitude readings that are transmitted to air traffic controllers. Why?

2.35 An incandescent light bulb is stressed every time it is turned on, so in some applications the lifetime of the bulb is limited by the number of on/off cycles rather than the total time it is illuminated. Use your knowledge of codes to suggest a way to double the lifetime of 3-way bulbs in such applications.

2.36 As a function of $n$, how many different distinct subcubes of an $n$-cube are there?

2.37 Find a way to draw a 3-cube on a sheet of paper (or other two-dimensional object) so that none of the lines cross, or prove that it’s impossible.
2.38 Repeat Exercise 2.37 for a 4-cube.

2.39 Write a formula that gives the number of $m$-subcubes of an $n$-cube for a specific value of $m$. (Your answer should be a function of $n$ and $m$.)

2.40 Define parity groups for a distance-3 Hamming code with 11 information bits.

2.41 Write the code words of a Hamming code with one information bit.

2.42 Exhibit the pattern for a 3-bit error that is not detected if the “corner” parity bits are not included in the two-dimensional codes of Figure 2-14.

2.43 The rate of a code is the ratio of the number of information bits to the total number of bits in a code word. High rates, approaching 1, are desirable for efficient transmission of information. Construct a graph comparing the rates of distance-2 parity codes and distance-3 and -4 Hamming codes for up to 100 information bits.

2.44 Which type of distance-4 code has a higher rate—a two-dimensional code or a Hamming code? Support your answer with a table in the style of Table 2-15, including the rate as well as the number of parity and information bits of each code for up to 100 information bits.

2.45 Show how to construct a distance-6 code with four information bits. Write a list of its code words.

2.46 Describe the operations that must be performed in a RAID system to write new data into information block $b$ in drive $d$, so the data can be recovered in the event of an error in block $b$ in any drive. Minimize the number of disk accesses required.

2.47 In the style of Figure 2-17, draw the waveforms for the bit pattern 10101110 when sent serially using the NRZ, NRZI, RZ, BPRZ, and Manchester codes, assuming that the bits are transmitted in order from left to right.
Marketing hype notwithstanding, we live in an analog world, not a digital one. Voltages, currents, and other physical quantities in real circuits take on values that are infinitely variable, depending on properties of the real devices that comprise the circuits. Because real values are continuously variable, we could use a physical quantity such as a signal voltage in a circuit to represent a real number (e.g., 3.14159265358979 volts represents the mathematical constant \( \pi \) to 14 decimal digits of precision).

Unfortunately, stability and accuracy in physical quantities are difficult to obtain in real circuits. They are affected by manufacturing tolerances, temperature, power-supply voltage, cosmic rays, and noise created by other circuits, among other things. If we used an analog voltage to represent \( \pi \), we might find that instead of being an absolute mathematical constant, \( \pi \) varied over a range of 10% or more.

Also, many mathematical and logical operations are difficult or impossible to perform with analog quantities. While it is possible with some cleverness to build an analog circuit whose output voltage is the square root of its input voltage, no one has ever built a 100-input, 100-output analog circuit whose outputs are a set of voltages identical to the set of input voltages, but sorted arithmetically.

The purpose of this chapter is to give you a solid working knowledge of the electrical aspects of digital circuits, enough for you to understand and
build real circuits and systems. We’ll see in later chapters that with modern software tools, it’s possible to “build” circuits in the abstract, using hardware design languages to specify their design and simulators to test their operation. Still, to build real, production-quality circuits, either at the board level or the chip level, you need to understand most of the material in this chapter. However, if you’re anxious to start designing and simulating abstract circuits, you can just read the first section of this chapter and come back to the rest of it later.

### 3.1 Logic Signals and Gates

**digital logic**  
*Digital logic* hides the pitfalls of the analog world by mapping the infinite set of real values for a physical quantity into two subsets corresponding to just two possible numbers or *logic values*—0 and 1. As a result, digital logic circuits can be analyzed and designed functionally, using switching algebra, tables, and other abstract means to describe the operation of well-behaved 0s and 1s in a circuit.

A logic value, 0 or 1, is often called a *binary digit*, or *bit*. If an application requires more than two discrete values, additional bits may be used, with a set of \( n \) bits representing \( 2^n \) different values.

Examples of the physical phenomena used to represent bits in some modern (and not-so-modern) digital technologies are given in Table 3-1. With most phenomena, there is an undefined region between the 0 and 1 states (e.g., voltage = 1.8 V, dim light, capacitor slightly charged, etc.). This undefined region is needed so that the 0 and 1 states can be unambiguously defined and reliably detected. Noise can more easily corrupt results if the boundaries separating the 0 and 1 states are too close.

When discussing electronic logic circuits such as CMOS and TTL, digital designers often use the words “LOW” and “HIGH” in place of “0” and “1” to remind them that they are dealing with real circuits, not abstract quantities:

- **LOW**  
  A signal in the range of algebraically lower voltages, which is interpreted as a logic 0.

- **HIGH**  
  A signal in the range of algebraically higher voltages, which is interpreted as a logic 1.

Note that the assignments of 0 and 1 to LOW and HIGH are somewhat arbitrary. Assigning 0 to LOW and 1 to HIGH seems most natural, and is called *positive logic*. The opposite assignment, 1 to LOW and 0 to HIGH, is not often used, and is called *negative logic*.

Because a wide range of physical values represent the same binary value, digital logic is highly immune to component and power supply variations and noise. Furthermore, *buffer amplifier* circuits can be used to regenerate “weak” values into “strong” ones, so that digital signals can be transmitted over arbitrary distances without loss of information. For example, a buffer amplifier for CMOS
logic converts any HIGH input voltage into an output very close to 5.0 V, and any LOW input voltage into an output very close to 0.0 V.

A logic circuit can be represented with a minimum amount of detail simply as a “black box” with a certain number of inputs and outputs. For example, Figure 3-1 shows a logic circuit with three inputs and one output. However, this representation does not describe how the circuit responds to input signals.

From the point of view of electronic circuit design, it takes a lot of information to describe the precise electrical behavior of a circuit. However, since the inputs of a digital logic circuit can be viewed as taking on only discrete 0 and 1 values, the circuit’s “logical” operation can be described with a table that ignores electrical behavior and lists only discrete 0 and 1 values.

<table>
<thead>
<tr>
<th>Technology</th>
<th>State Representing Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pneumatic logic</td>
<td>Fluid at low pressure</td>
</tr>
<tr>
<td>Relay logic</td>
<td>Fluid at high pressure</td>
</tr>
<tr>
<td>Complementary metal-oxide semi</td>
<td>0–1.5 V</td>
</tr>
<tr>
<td>conductor (CMOS) logic</td>
<td>3.5–5.0 V</td>
</tr>
<tr>
<td>Transistor-transistor logic (TTL)</td>
<td>0–0.8 V</td>
</tr>
<tr>
<td>Fiber optics</td>
<td>Light off</td>
</tr>
<tr>
<td>Dynamic memory</td>
<td>Capacitor discharged</td>
</tr>
<tr>
<td>Nonvolatile, erasable memory</td>
<td>Capacitor charged</td>
</tr>
<tr>
<td>Bipolar read-only memory</td>
<td>Electrons trapped</td>
</tr>
<tr>
<td>Bubble memory</td>
<td>Electrons released</td>
</tr>
<tr>
<td>Magnetic tape or disk</td>
<td>Flux direction “north”</td>
</tr>
<tr>
<td>Polymer memory</td>
<td>Flux direction “south”</td>
</tr>
<tr>
<td>Read-only compact disc</td>
<td>Molecule in state A</td>
</tr>
<tr>
<td>Rewriteable compact disc</td>
<td>Molecule in state B</td>
</tr>
<tr>
<td></td>
<td>No magnetic bubble</td>
</tr>
<tr>
<td></td>
<td>Bubble present</td>
</tr>
<tr>
<td></td>
<td>Flux direction “north”</td>
</tr>
<tr>
<td></td>
<td>Flux direction “south”</td>
</tr>
<tr>
<td></td>
<td>Molecule in state A</td>
</tr>
<tr>
<td></td>
<td>Molecule in state B</td>
</tr>
<tr>
<td></td>
<td>No pit</td>
</tr>
<tr>
<td></td>
<td>Pit</td>
</tr>
<tr>
<td></td>
<td>Dye in crystalline state</td>
</tr>
<tr>
<td></td>
<td>Dye in non-crystalline state</td>
</tr>
</tbody>
</table>

logic circuit

Figure 3-1
“Black box” representation of a three-input, one-output logic circuit.
A logic circuit whose outputs depend only on its current inputs is called a **combinational circuit**. Its operation is fully described by a **truth table** that lists all combinations of input values and the output value(s) produced by each one. Table 3-2 is the truth table for a logic circuit with three inputs \(X, Y,\) and \(Z\) and a single output \(F\).

### Table 3-2
Truth table for a combinational logic circuit.

<table>
<thead>
<tr>
<th>(X)</th>
<th>(Y)</th>
<th>(Z)</th>
<th>(F)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

A circuit with memory, whose outputs depend on the current input and the sequence of past inputs, is called a **sequential circuit**. The behavior of such a circuit may be described by a **state table** that specifies its output and next state as functions of its current state and input. Sequential circuits will be introduced in \(\text{chapref\{SeqPrinc\}}\).

As we’ll show in Section 4.1, just three basic logic functions, AND, OR, and NOT, can be used to build any combinational digital logic circuit. Figure 3-2 shows the truth tables and symbols for logic “gates” that perform these functions. The symbols and truth tables for AND and OR may be extended to gates with any number of inputs. The gates’ functions are easily defined in words:

- An **AND gate** produces a 1 output if and only if all of its inputs are 1.
- An **OR gate** produces a 1 if and only if one or more of its inputs are 1.
- A **NOT gate**, usually called an **inverter**, produces an output value that is the opposite of its input value.

### Figure 3-2
Basic logic elements: (a) AND; (b) OR; (c) NOT(inverter).

<table>
<thead>
<tr>
<th>(X)</th>
<th>(Y)</th>
<th>(X\ AND\ Y)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>(X)</th>
<th>(Y)</th>
<th>(X\ OR\ Y)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>(X)</th>
<th>(X\ NOT\ X)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
The circle on the inverter symbol’s output is called an inversion bubble, and is used in this and other gate symbols to denote “inverting” behavior.

Notice that in the definitions of AND and OR functions, we only had to state the input conditions for which the output is 1, because there is only one possibility when the output is not 1—it must be 0.

Two more logic functions are obtained by combining NOT with an AND or OR function in a single gate. Figure 3-3 shows the truth tables and symbols for these gates; Their functions are also easily described in words:

- A NAND gate produces the opposite of an AND gate’s output, a 0 if and only if all of its inputs are 1.
- A NOR gate produces the opposite of an OR gate’s output, a 0 if and only if one or more of its inputs are 1.

As with AND and OR gates, the symbols and truth tables for NAND and NOR may be extended to gates with any number of inputs.

Figure 3-4 is a logic circuit using AND, OR, and NOT gates that functions according to the truth table of Table 3-2. In Chapter 4 you’ll learn how to go from a truth table to a logic circuit, and vice versa, and you’ll also learn about the switching-algebra notation used in Figures 3-2 through 3-4.

Real logic circuits also function in another analog dimension—time. For example, Figure 3-5 is a timing diagram that shows how the circuit of Figure 3-4 might respond to a time-varying pattern of input signals. The timing diagram shows that the logic signals do not change between 0 and 1 instantaneously, and also that there is a lag between an input change and the corresponding output.
change. Later in this chapter, you’ll learn some of the reasons for this timing behavior, and how it is specified and handled in real circuits. And once again, you’ll learn in a later chapter how this analog timing behavior can be generally ignored in most sequential circuits, and instead the circuit can be viewed as moving between discrete states at precise intervals defined by a clock signal.

Thus, even if you know nothing about analog electronics, you should be able to understand the logical behavior of digital circuits. However, there comes a time in design and debugging when every digital logic designer must temporarily throw out “the digital abstraction” and consider the analog phenomena that limit or disrupt digital performance. The rest of this chapter prepares you for that day by discussing the electrical characteristics of digital logic circuits.

3.2 Logic Families

There are many, many ways to design an electronic logic circuit. The first electrically controlled logic circuits, developed at Bell Laboratories in 1930s, were based on relays. In the mid-1940s, the first electronic digital computer, the Eniac, used logic circuits based on vacuum tubes. The Eniac had about 18,000 tubes and a similar number of logic gates, not a lot by today’s standards of microprocessor chips with tens of millions of transistors. However, the Eniac could hurt you a lot more than a chip could if it fell on you—it was 100 feet long, 10 feet high, 3 feet deep, and consumed 140,000 watts of power!

The inventions of the semiconductor diode and the bipolar junction transistor allowed the development of smaller, faster, and more capable computers in the late 1950s. In the 1960s, the invention of the integrated circuit (IC)
allowed multiple diodes, transistors, and other components to be fabricated on a single chip, and computers got still better.

The 1960s also saw the introduction of the first integrated-circuit logic families. A logic family is a collection of different integrated-circuit chips that have similar input, output, and internal circuit characteristics, but that perform different logic functions. Chips from the same family can be interconnected to perform any desired logic function. On the other hand, chips from differing families may not be compatible; they may use different power-supply voltages or may use different input and output conditions to represent logic values.

The most successful bipolar logic family (one based on bipolar junction transistors) is transistor-transistor logic (TTL). First introduced in the 1960s, TTL now is actually a family of logic families that are compatible with each other but differ in speed, power consumption, and cost. Digital systems can mix components from several different TTL families, according to design goals and constraints in different parts of the system. Although TTL was largely replaced by CMOS in the 1990s, you’re still likely to encounter TTL components in academic labs; therefore, we introduce TTL families in Section 3.10.

Ten years before the bipolar junction transistor was invented, the principles of operation were patented for another type of transistor, called the metal-oxide semiconductor field effect transistor (MOSFET), or simply MOS transistor. However, MOS transistors were difficult to fabricate in the early days, and it wasn’t until the 1960s that a wave of developments made MOS-based logic and memory circuits practical. Even then, MOS circuits lagged bipolar circuits considerably in speed, and were attractive only in selected applications because of their lower power consumption and higher levels of integration.

Beginning in the mid-1980s, advances in the design of MOS circuits, in particular complementary MOS (CMOS) circuits, vastly increased their performance and popularity. By far the majority of new large-scale integrated circuits, such as microprocessors and memories, use CMOS. Likewise, small- to medium-scale applications, for which TTL was once the logic family of choice, are now likely to use CMOS devices with equivalent functionality but higher speed and lower power consumption. CMOS circuits now account for the vast majority of the worldwide IC market.

CMOS logic is both the most capable and the easiest to understand commercial digital logic technology. Beginning in the next section, we describe the basic structure of CMOS logic circuits and introduce the most commonly used commercial CMOS logic families.

GREEN STUFF Nowadays, the acronym “MOS” is usually spoken as “moss,” rather than spelled out. And “CMOS” has always been spoken as “sea moss.”
As a consequence of the industry’s transition from TTL to CMOS over a long period of time, many CMOS families were designed to be somewhat compatible with TTL. In Section 3.12, we show how TTL and CMOS families can be mixed within a single system.

3.3 CMOS Logic

The functional behavior of a CMOS logic circuit is fairly easy to understand, even if your knowledge of analog electronics is not particularly deep. The basic (and typically only) building blocks in CMOS logic circuits are MOS transistors, described shortly. Before introducing MOS transistors and CMOS logic circuits, we must talk about logic levels.

3.3.1 CMOS Logic Levels

Abstract logic elements process binary digits, 0 and 1. However, real logic circuits process electrical signals such as voltage levels. In any logic circuit, there is a range of voltages (or other circuit conditions) that is interpreted as a logic 0, and another, nonoverlapping range that is interpreted as a logic 1.

A typical CMOS logic circuit operates from a 5-volt power supply. Such a circuit may interpret any voltage in the range 0–1.5 V as a logic 0, and in the range 3.5–5.0 V as a logic 1. Thus, the definitions of LOW and HIGH for 5-volt CMOS logic are as shown in Figure 3-6. Voltages in the intermediate range (1.5–3.5 V) are not expected to occur except during signal transitions, and yield undefined logic values (i.e., a circuit may interpret them as either 0 or 1). CMOS circuits using other power supply voltages, such as 3.3 or 2.7 volts, partition the voltage range similarly.

3.3.2 MOS Transistors

A MOS transistor can be modeled as a 3-terminal device that acts like a voltage-controlled resistance. As suggested by Figure 3-7, an input voltage applied to one terminal controls the resistance between the remaining two terminals. In digital logic applications, a MOS transistor is operated so its resistance is always either very high (and the transistor is “off”) or very low (and the transistor is “on”).

![Figure 3-6](image-url)

**Figure 3-6**

Logic levels for typical CMOS logic circuits.
There are two types of MOS transistors, \textit{n}-channel and \textit{p}-channel; the names refer to the type of semiconductor material used for the resistance-controlled terminals. The circuit symbol for an \textit{n-channel MOS (NMOS) transistor} is shown in Figure 3-8. The terminals are called \textit{gate}, \textit{source}, and \textit{drain}. (Note that the “gate” of a MOS transistor has nothing to do with a “logic gate.”) As you might guess from the orientation of the circuit symbol, the drain is normally at a higher voltage than the source.

The voltage from gate to source \((V_{gs})\) in an NMOS transistor is normally zero or positive. If \(V_{gs} = 0\), then the resistance from drain to source \((R_{ds})\) is very high, on the order of a megohm \((10^6\) ohms) or more. As we increase \(V_{gs}\) (i.e., increase the voltage on the gate), \(R_{ds}\) decreases to a very low value, 10 ohms or less in some devices.

The circuit symbol for a \textit{p-channel MOS (PMOS) transistor} is shown in Figure 3-9. Operation is analogous to that of an NMOS transistor, except that the source is normally at a higher voltage than the drain, and \(V_{gs}\) is normally zero or negative. If \(V_{gs}\) is zero, then the resistance from source to drain \((R_{ds})\) is very high. As we algebraically decrease \(V_{gs}\) (i.e., decrease the voltage on the gate), \(R_{ds}\) decreases to a very low value.

The gate of a MOS transistor has a very high impedance. That is, the gate is separated from the source and the drain by an insulating material with a very high resistance. However, the gate voltage creates an electric field that enhances or retards the flow of current between source and drain. This is the “field effect” in the “MOSFET” name.

Regardless of gate voltage, almost no current flows from the gate to source, or from the gate to drain for that matter. The resistance between the gate and the
other terminals of the device is extremely high, well over a megohm. The small amount of current that flows across this resistance is very small, typically less than one microampere ($\mu$A, $10^{-6}$ A), and is called a leakage current.

The MOS transistor symbol itself reminds us that there is no connection between the gate and the other two terminals of the device. However, the gate of a MOS transistor is capacitively coupled to the source and drain, as the symbol might suggest. In high-speed circuits, the power needed to charge and discharge this capacitance on each input-signal transition accounts for a nontrivial portion of a circuit’s power consumption.

### 3.3.3 Basic CMOS Inverter Circuit

NMOS and PMOS transistors are used together in a complementary way to form CMOS logic. The simplest CMOS circuit, a logic inverter, requires only one of each type of transistor, connected as shown in Figure 3-10(a). The power supply voltage, $V_{DD}$, typically may be in the range 2–6 V, and is most often set at 5.0 V for compatibility with TTL circuits.

Ideally, the functional behavior of the CMOS inverter circuit can be characterized by just two cases tabulated in Figure 3-10(b):

1. $V_{IN}$ is 0.0 V. In this case, the bottom, $n$-channel transistor $Q1$ is off, since its $V_{gs}$ is 0, but the top, $p$-channel transistor $Q2$ is on, since its $V_{gs}$ is a large negative value ($-5.0$ V). Therefore, $Q2$ presents only a small resistance between the power supply terminal ($V_{DD}$, +5.0 V) and the output terminal ($V_{OUT}$), and the output voltage is 5.0 V.

---

**Figure 3-10**

CMOS inverter:
- (a) circuit diagram;
- (b) functional behavior;
- (c) logic symbol.
2. \( V_{\text{IN}} \) is 5.0 V. Here, \( Q1 \) is on, since its \( V_{\text{gs}} \) is a large positive value (+5.0 V), but \( Q2 \) is off, since its \( V_{\text{gs}} \) is 0. Thus, \( Q1 \) presents a small resistance between the output terminal and ground, and the output voltage is 0 V.

With the foregoing functional behavior, the circuit clearly behaves as a logical inverter, since a 0-volt input produces a 5-volt output, and vice versa.

Another way to visualize CMOS operation uses switches. As shown in Figure 3-11(a), the \( n \)-channel (bottom) transistor is modeled by a normally-open switch, and the \( p \)-channel (top) transistor by a normally-closed switch. Applying a HIGH voltage changes each switch to the opposite of its normal state, as shown in (b).

The switch model gives rise to a way of drawing CMOS circuits that makes their logical behavior more readily apparent. As shown in Figure 3-12, different symbols are used for the \( p \)- and \( n \)-channel transistors to reflect their logical behavior. The \( n \)-channel transistor (\( Q1 \)) is switched “on,” and current flows between source and drain, when a HIGH voltage is applied to its gate; this seems natural enough. The \( p \)-channel transistor (\( Q2 \)) has the opposite behavior. It is

---

**Figure 3-11**
Switch model for CMOS inverter: (a) LOW input; (b) HIGH input.

**Figure 3-12**
CMOS inverter logical operation.
The “DD” in the name “$V_{DD}$” refers to the drain terminal of an MOS transistor. This may seem strange, since in the CMOS inverter $V_{DD}$ is actually connected to the source terminal of a PMOS transistor. However, CMOS logic circuits evolved from NMOS logic circuits, where the supply was connected to the drain of an NMOS transistor through a load resistor, and the name “$V_{DD}$” stuck. Also note that ground is sometimes referred to as “$V_{SS}$” in CMOS and NMOS circuits. Some authors and most circuit manufacturers use “$V_{CC}$” as the symbol for the CMOS supply voltage, since this name is used in TTL circuits, which historically preceded CMOS. To get you used to both, we’ll start using “$V_{CC}$” in Section 3.4.

“on” when a LOW voltage is applied; the inversion bubble on its gate indicates this inverting behavior.

### 3.3.4 CMOS NAND and NOR Gates

Both NAND and NOR gates can be constructed using CMOS. A $k$-input gate uses $k$ $p$-channel and $k$ $n$-channel transistors. Figure 3-13 shows a 2-input CMOS NAND gate. If either input is LOW, the output Z has a low-impedance connection to $V_{DD}$ through the corresponding “on” $p$-channel transistor, and the path to ground is blocked by the corresponding “off” $n$-channel transistor. If both inputs are HIGH, the path to $V_{DD}$ is blocked, and Z has a low-impedance connection to ground. Figure 3-14 shows the switch model for the NAND gate’s operation.

Figure 3-15 shows a CMOS NOR gate. If both inputs are LOW, the output Z has a low-impedance connection to $V_{DD}$ through the “on” $p$-channel transistors, and the path to ground is blocked by the “off” $n$-channel transistors. If either input is HIGH, the path to $V_{DD}$ is blocked, and Z has a low-impedance connection to ground.

### Figure 3-13
CMOS 2-input NAND gate:
(a) circuit diagram;
(b) function table;
(c) logic symbol.

<table>
<thead>
<tr>
<th>A</th>
<th>B</th>
<th>Q1</th>
<th>Q2</th>
<th>Q3</th>
<th>Q4</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td>L</td>
<td>L</td>
<td>off</td>
<td>off</td>
<td>on</td>
<td>on</td>
<td>H</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>off</td>
<td>on</td>
<td>on</td>
<td>off</td>
<td>H</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>on</td>
<td>off</td>
<td>off</td>
<td>on</td>
<td>H</td>
</tr>
<tr>
<td>H</td>
<td>H</td>
<td>on</td>
<td>off</td>
<td>on</td>
<td>off</td>
<td>L</td>
</tr>
</tbody>
</table>

(a) Circuit diagram of a 2-input CMOS NAND gate.
(b) Truth table for the CMOS NAND gate.
(c) Logic symbol for the CMOS NAND gate.
NAND VS. NOR  CMOS NAND and NOR gates do not have identical performance. For a given silicon area, an \textit{n}-channel transistor has lower “on” resistance than a \textit{p}-channel transistor. Therefore, when transistors are put in series, \textit{k} \textit{n}-channel transistors have lower “on” resistance than do \textit{k} \textit{p}-channel ones. As a result, a \textit{k}-input NAND gate is generally faster than and preferred over a \textit{k}-input NOR gate.

\textbf{Figure 3-14}  Switch model for CMOS 2-input NAND gate: (a) both inputs LOW; (b) one input HIGH; (c) both inputs HIGH.

\textbf{Figure 3-15}  CMOS 2-input NOR gate: (a) circuit diagram; (b) function table; (c) logic symbol.
3.3.5 Fan-In

The number of inputs that a gate can have in a particular logic family is called the logic family’s fan-in. CMOS gates with more than two inputs can be obtained by extending series-parallel designs on Figures 3-13 and 3-15 in the obvious manner. For example, Figure 3-16 shows a 3-input CMOS NAND gate.

In principle, you could design a CMOS NAND or NOR gate with a very large number of inputs. In practice, however, the additive “on” resistance of series transistors limits the fan-in of CMOS gates, typically to 4 for NOR gates and 6 for NAND gates.

As the number of inputs is increased, CMOS gate designers may compensate by increasing the size of the series transistors to reduce their resistance and the corresponding switching delay. However, at some point this becomes inefficient or impractical. Gates with a large number of inputs can be made faster and smaller by cascading gates with fewer inputs. For example, Figure 3-17 shows
the logical structure of an 8-input CMOS NAND gate. The total delay through a
4-input NAND, a 2-input NOR, and an inverter is typically less than the delay of
a one-level 8-input NAND circuit.

3.3.6 Noninverting Gates
In CMOS, and in most other logic families, the simplest gates are inverters, and
the next simplest are NAND gates and NOR gates. A logical inversion comes “for
free,” and it typically is not possible to design a noninverting gate with a smaller
number of transistors than an inverting one.

CMOS noninverting buffers and AND and OR gates are obtained by con-
necting an inverter to the output of the corresponding inverting gate. Combining
Figure 3-15(a) with an inverter yields an OR gate. Thus, Figure 3-18 shows a
noninverting buffer and Figure 3-19 shows an AND gate.

Figure 3-18 CMOS noninverting
buffer: (a) circuit diagram; (b) function table;
(c) logic symbol.

Figure 3-19 CMOS 2-input AND gate: (a) circuit diagram; (b) function table;
(c) logic symbol.
3.3.7 CMOS AND-OR-INVERT and OR-AND-INVERT Gates

CMOS circuits can perform two levels of logic with just a single “level” of transistors. For example, the circuit in Figure 3-20(a) is a two-wide, two-input CMOS AND-OR-INVERT (AOI) gate. The function table for this circuit is shown in (b) and a logic diagram for this function using AND and NOR gates is shown in Figure 3-21. Transistors can be added to or removed from this circuit to obtain an AOI function with a different number of ANDs or a different number of inputs per AND.

The contents of each of the \( Q1 \)–\( Q8 \) columns in Figure 3-20(b) depends only on the input signal connected to the corresponding transistor’s gate. The last column is constructed by examining each input combination and determining whether \( Z \) is connected to \( V_{DD} \) or ground by “on” transistors for that input combination. Note that \( Z \) is never connected to both \( V_{DD} \) and ground for any input combination; in such a case the output would be a non-logic value some-
where between LOW and HIGH, and the output structure would consume excessive power due to the low-impedance connection between $V_{DD}$ and ground.

A circuit can also be designed to perform an OR-AND-INVERT function. For example, Figure 3-22(a) is a two-wide, two-input CMOS OR-AND-INVERT (OAI) gate. The function table for this circuit is shown in (b); the values in each column are determined just as we did for the CMOS AOI gate. A logic diagram for the OAI function using OR and NAND gates is shown in Figure 3-23.

The speed and other electrical characteristics of a CMOS AOI or OAI gate are quite comparable to those of a single CMOS NAND or NOR gate. As a result, these gates are very appealing because they can perform two levels of logic (AND-OR or OR-AND) with just one level of delay. Most digital designers don’t bother to use AOI gates in their discrete designs. However, CMOS VLSI devices often use these gates internally, since many HDL synthesis tools can automatically convert AND/OR logic into AOI gates when appropriate.
3.4 Electrical Behavior of CMOS Circuits

The next three sections discuss electrical, not logical, aspects of CMOS circuit operation. It’s important to understand this material when you design real circuits using CMOS or other logic families. Most of this material is aimed at providing a framework for ensuring that the “digital abstraction” is really valid for a given circuit. In particular, a circuit or system designer must provide in a number of areas adequate engineering design margins—insurance that the circuit will work properly even under the worst of conditions.

3.4.1 Overview

The topics that we discuss in Sections 3.5–3.7 include the following:

- **Logic voltage levels.** CMOS devices operating under normal conditions are guaranteed to produce output voltage levels within well-defined LOW and HIGH ranges. And they recognize LOW and HIGH input voltage levels over somewhat wider ranges. CMOS manufacturers specify these ranges and operating conditions very carefully to ensure compatibility among different devices in the same family, and to provide a degree of interoperability (if you’re careful) among devices in different families.

- **DC noise margins.** Nonnegative DC noise margins ensure that the highest LOW voltage produced by an output is always lower than the highest voltage that an input can reliably interpret as LOW, and that the lowest HIGH voltage produced by an output is always higher than the lowest voltage that an input can reliably interpret as HIGH. A good understanding of noise margins is especially important in circuits that use devices from a number of different families.

- **Fanout.** This refers to the number and type of inputs that are connected to a given output. If too many inputs are connected to an output, the DC noise margins of the circuit may be inadequate. Fanout may also affect the speed at which the output changes from one state to another.

- **Speed.** The time that it takes a CMOS output to change from the LOW state to the HIGH state, or vice versa, depends on both the internal structure of the device and the characteristics of the other devices that it drives, even to the extent of being affected by the wire or printed-circuit-board traces connected to the output. We’ll look at two separate components of “speed”—transition time and propagation delay.

- **Power consumption.** The power consumed by a CMOS device depends on a number of factors, including not only its internal structure, but also the input signals that it receives, the other devices that it drives, and how often its output changes between LOW and HIGH.
• **Noise.** The main reason for providing engineering design margins is to ensure proper circuit operation in the presence of noise. Noise can be generated by a number of sources; several of them are listed below, from the least likely to the (perhaps surprisingly) most likely:
  - Cosmic rays.
  - Magnetic fields from nearby machinery.
  - Power-supply disturbances.
  - The switching action of the logic circuits themselves.

• **Electrostatic discharge.** Would you believe that you can destroy a CMOS device just by touching it?

• **Open-drain outputs.** Some CMOS outputs omit the usual $p$-channel pull-up transistors. In the HIGH state, such outputs are effectively a “no-connection,” which is useful in some applications.

• **Three-state outputs.** Some CMOS devices have an extra “output enable” control input that can be used to disable both the $p$-channel pull-up transistors and the $n$-channel pull-down transistors. Many such device outputs can be tied together to create a multisource bus, as long as the control logic is arranged so that at most one output is enabled at a time.

### 3.4.2 Data Sheets and Specifications

The manufacturers of real-world devices provide *data sheets* that specify the devices’ logical and electrical characteristics. The electrical specifications portion of a minimal data sheet for a simple CMOS device, the 54/74HC00 quadruple NAND gate, is shown in Table 3-3. Different manufacturers typically specify additional parameters, and they may vary in how they specify even the “standard” parameters shown in the table. Thus, they usually also show the test circuits and waveforms that they use to define various parameters, for example as shown in Figure 3-24. Note that this figure contains information for some parameters in addition to those used with the 54/74HC00.

Most of the terms in the data sheet and the waveforms in the figure are probably meaningless to you at this point. However, after reading the next three sections you should know enough about the electrical characteristics of CMOS circuits that you’ll be able to understand the salient points of this or any other data sheet. As a logic designer, you’ll need this knowledge to create reliable and robust real-world circuits and systems.

---

**DON’T BE AFRAID**

Computer science students and other non-EE readers should not have undue fear of the material in the next three sections. Only a basic understanding of electronics, at about the level of Ohm’s law, is required.
Table 3-3  Manufacturer’s data sheet for a typical CMOS device, the 54/74HC00 quad NAND gate.

<table>
<thead>
<tr>
<th>Sym.</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Min.</th>
<th>Typ. (2)</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Guaranteed logic HIGH level</td>
<td>3.15</td>
<td>—</td>
<td>—</td>
<td>V</td>
</tr>
<tr>
<td>V_{IH}</td>
<td>Input HIGH level</td>
<td>Guaranteed logic LOW level</td>
<td>—</td>
<td>—</td>
<td>1.35</td>
<td>V</td>
</tr>
<tr>
<td>V_{IL}</td>
<td>Input LOW level</td>
<td>V_{CC} = Max., V_{I} = 0 V</td>
<td>—</td>
<td>—</td>
<td>1</td>
<td>µA</td>
</tr>
<tr>
<td>I_{IH}</td>
<td>Input HIGH current</td>
<td>V_{CC} = Max., V_{I} = V_{CC}</td>
<td>—</td>
<td>—</td>
<td>1</td>
<td>µA</td>
</tr>
<tr>
<td>I_{IL}</td>
<td>Input LOW current</td>
<td>V_{CC} = Max., V_{I} = 0 V</td>
<td>—</td>
<td>—</td>
<td>1</td>
<td>µA</td>
</tr>
<tr>
<td>I_{IK}</td>
<td>Clamp diode voltage</td>
<td>V_{CC} = Min., I_{N} = −18 mA</td>
<td>—</td>
<td>−0.7</td>
<td>−1.2</td>
<td>V</td>
</tr>
<tr>
<td>I_{IOS}</td>
<td>Short-circuit current</td>
<td>V_{CC} = Max., V_{O} = GND</td>
<td>—</td>
<td>—</td>
<td>35</td>
<td>mA</td>
</tr>
<tr>
<td>V_{OH}</td>
<td>Output HIGH voltage</td>
<td>V_{CC} = Min., V_{IN} = V_{IL}</td>
<td>4.4</td>
<td>4.499</td>
<td>—</td>
<td>V</td>
</tr>
<tr>
<td>V_{OL}</td>
<td>Output LOW voltage</td>
<td>V_{CC} = Min., V_{IN} = V_{IH}</td>
<td>3.84</td>
<td>4.3</td>
<td>—</td>
<td>V</td>
</tr>
<tr>
<td>I_{CC}</td>
<td>Quiescent power supply current</td>
<td>V_{CC} = Max., V_{IN} = GND or V_{CC}, I_{O} = 0</td>
<td>—</td>
<td>2</td>
<td>10</td>
<td>µA</td>
</tr>
</tbody>
</table>

SWITCHING CHARACTERISTICS OVER OPERATING RANGE, C_{L} = 50 pF

<table>
<thead>
<tr>
<th>Sym.</th>
<th>Parameter(4)</th>
<th>Test Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_{PD}</td>
<td>Propagation delay</td>
<td>A or B to Y</td>
<td>—</td>
<td>9</td>
<td>19</td>
<td>ns</td>
</tr>
<tr>
<td>C_{i}</td>
<td>Input capacitance</td>
<td>V_{IN} = 0 V</td>
<td>—</td>
<td>3</td>
<td>10</td>
<td>pF</td>
</tr>
<tr>
<td>C_{pd}</td>
<td>Power dissipation capacitance per gate</td>
<td>No load</td>
<td>—</td>
<td>22</td>
<td>—</td>
<td>pF</td>
</tr>
</tbody>
</table>

NOTES:
1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics.
2. Typical values are at V_{CC} = 5.0 V, +25 °C ambient.
3. Not more than one output should be shorted at a time. Duration of short-circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

WHAT’S IN A NUMBER? Two different prefixes, “74” and “54,” are used in the part numbers of CMOS and TTL devices. These prefixes simply distinguish between commercial and military versions. A 74HC00 is the commercial part and the 54HC00 is the military version.
3.5 CMOS Steady-State Electrical Behavior

This section discusses the steady-state behavior of CMOS circuits, that is, the circuits’ behavior when inputs and outputs are not changing. The next section discusses dynamic behavior, including speed and power dissipation.

3.5.1 Logic Levels and Noise Margins

The table in Figure 3-10(b) on page 84 defined the CMOS inverter’s behavior only at two discrete input voltages; other input voltages may yield different output voltages. The complete input-output transfer characteristic can be described.
by a graph such as Figure 3-25. In this graph, the input voltage is varied from 0 to 5 V, as shown on the X axis; the Y axis plots the output voltage.

If we believed the curve in Figure 3-25, we could define a CMOS LOW input level as any voltage under 2.4 V, and a HIGH input level as anything over 2.6 V. Only when the input is between 2.4 and 2.6 V does the inverter produce a nonlogic output voltage under this definition.

Unfortunately, the typical transfer characteristic shown in Figure 3-25 is just that—typical, but not guaranteed. It varies greatly under different conditions of power supply voltage, temperature, and output loading. The transfer characteristic may even vary depending on when the device was fabricated. For example, after months of trying to figure out why gates made on some days were good and on other days were bad, one manufacturer discovered that the bad gates were victims of airborne contamination by a particularly noxious perfume worn by one of its production-line workers!

Sound engineering practice dictates that we use more conservative specifications for LOW and HIGH. The conservative specs for a typical CMOS logic family (HC-series) are depicted in Figure 3-26. These parameters are specified by CMOS device manufacturers in data sheets like Table 3-3, and are defined as follows:

- $V_{OH\text{min}}$: The minimum output voltage in the HIGH state.
- $V_{IH\text{min}}$: The minimum input voltage guaranteed to be recognized as a HIGH.
- $V_{IL\text{max}}$: The maximum input voltage guaranteed to be recognized as a LOW.
- $V_{OL\text{max}}$: The maximum output voltage in the LOW state.

The input voltages are determined mainly by switching thresholds of the two transistors, while the output voltages are determined mainly by the “on” resistance of the transistors.
All of the parameters in Figure 3-26 are guaranteed by CMOS manufacturers over a range of temperature and output loading. Parameters are also guaranteed over a range of power-supply voltage $V_{CC}$, typically $5.0 \pm 10\%$.

The data sheet in Table 3-3 on page 94 specifies values for each of these parameters for HC-series CMOS. Notice that there are two values specified for $V_{OHmin}$ and $V_{OLmax}$, depending on whether the output current ($I_{OH}$ or $I_{OL}$) is large or small. When the device outputs are connected only to other CMOS inputs, the output current is low (e.g., $I_{OL} \leq 20 \mu A$), so there’s very little voltage drop across the output transistors. In the next few subsections, we’ll focus on these “pure” CMOS applications.

The power-supply voltage $V_{CC}$ and ground are often called the power-supply rails. CMOS levels are typically a function of the power-supply rails:

- $V_{OHmin} = V_{CC} - 0.1 \text{ V}$
- $V_{IHmin} = 70\% \text{ of } V_{CC}$
- $V_{ILmax} = 30\% \text{ of } V_{CC}$
- $V_{OLmax} = \text{ground } + 0.1 \text{ V}$

Notice in Table 3-3 that $V_{OHmin}$ is specified as $4.4 \text{ V}$. This is only a $0.1 \text{ V}$ drop from $V_{CC}$, since the worst-case number is specified with $V_{CC}$ at its minimum value of $5.0 - 10\% = 4.5 \text{ V}$.

DC noise margin is a measure of how much noise it takes to corrupt a worst-case output voltage into a value that may not be recognized properly by an input. For HC-series CMOS in the LOW state, $V_{ILmax}$ (1.35 V) exceeds $V_{OLmax}$ (0.1 V) by 1.25 V so the LOW-state DC noise margin is 1.25 V. Likewise, there is DC noise margin of 1.25 V in the HIGH state. In general, CMOS outputs have excellent DC noise margins when driving other CMOS inputs.

Regardless of the voltage applied to the input of a CMOS inverter, the input consumes very little current, only the leakage current of the two transistors’ gates. The maximum amount of current that can flow is also specified by the device manufacturer:

- $I_{IH}$: The maximum current that flows into the input in the LOW state.
- $I_{IL}$: The maximum current that flows into the input in the HIGH state.
The input current shown in Table 3-3 for the 'HC00 is only ±1 \( \mu \text{A} \). Thus, it takes very little power to maintain a CMOS input in one state or the other. This is in sharp contrast to bipolar logic circuits like TTL and ECL, whose inputs may consume significant current (and power) in one or both states.

### 3.5.2 Circuit Behavior with Resistive Loads

As mentioned previously, CMOS gate inputs have very high impedance and consume very little current from the circuits that drive them. There are other devices, however, which require nontrivial amounts of current to operate. When such a device is connected to a CMOS output, we call it a resistive load or a DC load. Here are some examples of resistive loads:

- Discrete resistors may be included to provide transmission-line termination, discussed in Section 12.4.
- Discrete resistors may not really be present in the circuit, but the load presented by one or more TTL or other non-CMOS inputs may be modeled by a simple resistor network.
- The resistors may be part of or may model a current-consuming device such as a light-emitting diode (LED) or a relay coil.

When the output of a CMOS circuit is connected to a resistive load, the output behavior is not nearly as ideal as we described previously. In either logic state, the CMOS output transistor that is “on” has a nonzero resistance, and a load connected to the output terminal will cause a voltage drop across this resistance. Thus, in the LOW state, the output voltage may be somewhat higher than 0.1 V, and in the HIGH state it may be lower than 4.4 V. The easiest way to see how this happens is look at a resistive model of the CMOS circuit and load.

---

**Figure 3-27** Resistive model of a CMOS inverter with a resistive load: (a) showing actual load circuit; (b) using Thévenin equivalent of load.

The input current shown in Table 3-3 for the 'HC00 is only ±1 \( \mu \text{A} \). Thus, it takes very little power to maintain a CMOS input in one state or the other. This is in sharp contrast to bipolar logic circuits like TTL and ECL, whose inputs may consume significant current (and power) in one or both states.

### 3.5.2 Circuit Behavior with Resistive Loads

As mentioned previously, CMOS gate inputs have very high impedance and consume very little current from the circuits that drive them. There are other devices, however, which require nontrivial amounts of current to operate. When such a device is connected to a CMOS output, we call it a resistive load or a DC load. Here are some examples of resistive loads:

- Discrete resistors may be included to provide transmission-line termination, discussed in Section 12.4.
- Discrete resistors may not really be present in the circuit, but the load presented by one or more TTL or other non-CMOS inputs may be modeled by a simple resistor network.
- The resistors may be part of or may model a current-consuming device such as a light-emitting diode (LED) or a relay coil.

When the output of a CMOS circuit is connected to a resistive load, the output behavior is not nearly as ideal as we described previously. In either logic state, the CMOS output transistor that is “on” has a nonzero resistance, and a load connected to the output terminal will cause a voltage drop across this resistance. Thus, in the LOW state, the output voltage may be somewhat higher than 0.1 V, and in the HIGH state it may be lower than 4.4 V. The easiest way to see how this happens is look at a resistive model of the CMOS circuit and load.
Figure 3-27(a) shows the resistive model. The $p$-channel and $n$-channel transistors have resistances $R_p$ and $R_n$, respectively. In normal operation, one resistance is high ($>1\ \text{M}\Omega$) and the other is low (perhaps 100 $\Omega$), depending on whether the input voltage is HIGH or LOW. The load in this circuit consists of two resistors attached to the supply rails; a real circuit may have any resistor values, or an even more complex resistive network. In any case, a resistive load, consisting only of resistors and voltage sources, can always be modeled by a Thévenin equivalent network, such as the one shown in Figure 3-27(b).

When the CMOS inverter has a HIGH input, the output should be LOW; the actual output voltage can be predicted using the resistive model shown in Figure 3-28. The $p$-channel transistor is “off” and has a very high resistance, high enough to be negligible in the calculations that follow. The $n$-channel tran-

---

**REMEMBERING THÉVENIN**

Any two-terminal circuit consisting of only voltage sources and resistors can be modeled by a *Thévenin equivalent* consisting of a single voltage source in series with a single resistor. The *Thévenin voltage* is the open-circuit voltage of the original circuit, and the *Thévenin resistance* is the Thévenin voltage divided by the short-circuit current of the original circuit.

In the example of Figure 3-27, the Thévenin voltage of the resistive load, including its connection to $V_{CC}$, is established by the 1-k$\Omega$ and 2-k$\Omega$ resistors, which form a voltage divider:

$$V_{Thev} = \frac{2\ \text{k}\Omega}{2\ \text{k}\Omega + 1\ \text{k}\Omega} \cdot 5.0\ \text{V} = 3.33\ \text{V}$$

The short-circuit current is $(5.0\ \text{V})/ (1\ \text{k}\Omega) = 5\ \text{mA}$, so the Thévenin resistance is $(3.33\ \text{V})/ (5\ \text{mA}) = 667\ \Omega$. Experienced readers may recognize this as the parallel resistance of the 1-k$\Omega$ and 2-$\Omega$ resistors.
The transistor is “on” and has a low resistance, which we assume to be 100 Ω. (The actual “on” resistance depends on the CMOS family and other characteristics such as operating temperature and whether or not the device was manufactured on a good day.) The “on” transistor and the Thévenin-equivalent resistor \( R_{\text{Thev}} \) in Figure 3-28 form a simple voltage divider. The resulting output voltage can be calculated as follows:

\[
V_{\text{OUT}} = \frac{3.33 \, \text{V} \cdot [100/(100 + 667)]}{100 + 667} = 0.43 \, \text{V}
\]

Similarly, when the inverter has a LOW input, the output should be HIGH, and the actual output voltage can be predicted with the model in Figure 3-29. We’ll assume that the \( p \)-channel transistor’s “on” resistance is 200 Ω. Once again, the “on” transistor and the Thévenin-equivalent resistor \( R_{\text{Thev}} \) in the figure form a simple voltage divider, and the resulting output voltage can be calculated as follows:

\[
V_{\text{OUT}} = 3.33 \, \text{V} + (5 \, \text{V} - 3.33 \, \text{V}) \cdot [667/(200 + 667)] = 4.61 \, \text{V}
\]

In practice, it’s seldom necessary to calculate output voltages as in the preceding examples. In fact, IC manufacturers usually don’t specify the equivalent resistances of the “on” transistors, so you wouldn’t have the necessary information to make the calculation anyway. Instead, IC manufacturers specify a maximum load for the output in each state (HIGH or LOW), and guarantee a worst-case output voltage for that load. The load is specified in terms of current:

- \( I_{\text{OLmax}} \): The maximum current that the output can sink in the LOW state while still maintaining an output voltage no greater than \( V_{\text{OLmax}} \).
- \( I_{\text{OHmax}} \): The maximum current that the output can source in the HIGH state while still maintaining an output voltage no less than \( V_{\text{OHmin}} \).
These definitions are illustrated in Figure 3-30. A device output is said to *sink current* when current flows from the power supply, through the load, and through the device output to ground as in (a). The output is said to *source current* when current flows from the power supply, out of the device output, and through the load to ground as in (b).

Most CMOS devices have two sets of loading specifications. One set is for “CMOS loads,” where the device output is connected to other CMOS inputs, which consume very little current. The other set is for “TTL loads,” where the output is connected to resistive loads such as TTL inputs or other devices that consume significant current. For example, the specifications for HC-series CMOS outputs were shown in Table 3-3 and are repeated in Table 3-4.

Notice in the table that the output current in the HIGH state is shown as a negative number. By convention, the *current flow* measured at a device terminal is positive if positive current flows *into* the device; in the HIGH state, current flows *out* of the output terminal.

<table>
<thead>
<tr>
<th>Table 3-4</th>
<th>Output loading specifications for HC-series CMOS with a 5-volt supply.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Parameter</td>
<td><strong>CMOS load</strong></td>
</tr>
<tr>
<td></td>
<td>Name</td>
</tr>
<tr>
<td>Maximum LOW-state output current (mA)</td>
<td>$I_{OLmaxC}$</td>
</tr>
<tr>
<td>Maximum LOW-state output voltage (V)</td>
<td>$V_{OLmaxC}$</td>
</tr>
<tr>
<td>Maximum HIGH-state output current (mA)</td>
<td>$I_{OHmaxC}$</td>
</tr>
<tr>
<td>Minimum HIGH-state output voltage (V)</td>
<td>$V_{OHminC}$</td>
</tr>
</tbody>
</table>
As the table shows, with CMOS loads, the CMOS gate’s output voltage is maintained within 0.1 V of the power-supply rail. With TTL loads, the output voltage may degrade quite a bit. Also notice that for the same output current ($\pm 4$ mA) the maximum voltage drop with respect to the power-supply rail is twice as much in the HIGH state (0.66 V) as in the LOW state (0.33 V). This suggests that the $p$-channel transistors in HC-series CMOS have a higher “on” resistance than the $n$-channel transistors do. This is natural, since in any CMOS circuit, a $p$-channel transistor has over twice the “on” resistance of an $n$-channel transistor with the same area. Equal voltage drops in both states could be obtained by making the $p$-channel transistors much larger than the $n$-channel transistors, but for various reasons this was not done.

Ohm’s law can be used to determine how much current an output sources or sinks in a given situation. In Figure 3-28 on page 99, the “on” $n$-channel transistor modeled by a 100-$\Omega$ resistor has a 0.43-V drop across it; therefore it sinks \((0.43 \text{ V})/(100 \text{ $\Omega$}) = 4.3\) mA of current. Similarly, the “on” $p$-channel transistor in Figure 3-29 sources \((0.39 \text{ V})/(200 \text{ $\Omega$}) = 1.95\) mA.

The actual “on” resistances of CMOS output transistors usually aren’t published, so it’s not always possible to use the exact models of the previous paragraphs. However, you can estimate “on” resistances using the following equations, which rely on specifications that are always published:

\[
R_{p(\text{on})} = \frac{V_{\text{DD}} - V_{\text{OHminT}}}{I_{\text{OHmaxT}}}
\]

\[
R_{n(\text{on})} = \frac{V_{\text{OLmaxT}}}{I_{\text{OLmaxT}}}
\]

These equations use Ohm’s law to compute the “on” resistance as the voltage drop across the “on” transistor divided by the current through it with a worst-case resistive load. Using the numbers given for HC-series CMOS in Table 3-4, we can calculate \(R_{p(\text{on})} = 175\) $\Omega$ and \(R_{n(\text{on})} = 82.5\) $\Omega$.

Very good worst-case estimates of output current can be made by assuming that there is no voltage drop across the “on” transistor. This assumption simplifies the analysis, and yields a conservative result that is almost always good enough for practical purposes. For example, Figure 3-31 shows a CMOS inverter driving the same Thévenin-equivalent load that we’ve used in previous examples. The resistive model of the output structure is not shown, because it is no longer needed; we assume that there is no voltage drop across the “on” CMOS transistor. In (a), with the output LOW, the entire 3.33-V Thévenin-equivalent voltage source appears across \(R_{\text{Thev}}\), and the estimated sink current is \((3.33 \text{ V})/(667 \text{ $\Omega$}) = 5.0\) mA. In (b), with the output HIGH and assuming a 5.0-V supply, the voltage drop across \(R_{\text{Thev}}\) is 1.67 V, and the estimated source current is \((1.67 \text{ V})/(667 \text{ $\Omega$}) = 2.5\) mA.
An important feature of the CMOS inverter (or any CMOS circuit) is that the output structure by itself consumes very little current in either state, HIGH or LOW. In either state, one of the transistors is in the high-impedance “off” state. All of the current flow that we’ve been talking about occurs when a resistive load is connected to the CMOS output. If there’s no load, then there’s no current flow, and the power consumption is zero. With a load, however, current flows through both the load and the “on” transistor, and power is consumed in both.

3.5.3 Circuit Behavior with Nonideal Inputs

So far, we have assumed that the HIGH and LOW inputs to a CMOS circuit are ideal voltages, very close to the power-supply rails. However, the behavior of a real CMOS inverter circuit depends on the input voltage as well as on the characteristics of the load.

If the input voltage is not close to the power-supply rail, then the “on” transistor may not be fully “on” and its resistance may increase. Likewise, the “off” transistor may not be fully “off” and its resistance may be quite a bit less than one megohm. These two effects combine to move the output voltage away from the power-supply rail.
For example, Figure 3-32(a) shows a CMOS inverter’s possible behavior with a 1.5-V input. The $p$-channel transistor’s resistance has doubled at this point, and that the $n$-channel transistor is beginning to turn on. (These values are simply assumed for the purposes of illustration; the actual values depend on the detailed characteristics of the transistors.)

In the figure, the output at 4.31 V is still well within the valid range for a HIGH signal, but not quite the ideal of 5.0 V. Similarly, with a 3.5-V input in (b), the LOW output is 0.24 V, not 0 V. The slight degradation of output voltage is generally tolerable; what’s worse is that the output structure is now consuming a nontrivial amount of power. The current flow with the 1.5-V input is

$$I_{\text{wasted}} = \frac{5.0 \, \text{V}}{400 \, \Omega} + \frac{2.5 \, \text{k}\Omega}{2.5 \, \text{k}\Omega} = 1.72 \, \text{mA}$$

and the power consumption is

$$P_{\text{wasted}} = 5.0 \, \text{V} \cdot I_{\text{wasted}} = 8.62 \, \text{mW}$$

The output voltage of a CMOS inverter deteriorates further with a resistive load. Such a load may exist for any of a variety of reasons discussed previously. Figure 3-33 shows a CMOS inverter’s possible behavior with a resistive load. With a 1.5-V input, the output at 3.98 V is still within the valid range for a HIGH signal, but it is far from the ideal of 5.0 V. Similarly, with a 3.5-V input as shown in Figure 3-34, the LOW output is 0.93 V, not 0 V.

In "pure" CMOS systems, all of the logic devices in a circuit are CMOS. Since CMOS inputs have a very high impedance, they present very little resistive load to the CMOS outputs that drive them. Therefore, the CMOS output levels all remain very close to the power-supply rails (0 V and 5 V), and none of the devices waste power in their output structures. On the other hand, if TTL outputs or other nonideal logic signals are connected to CMOS inputs, then the CMOS
outputs use power in the way depicted in this subsection; this is formalized in the box at the top of page 135. In addition, if TTL inputs or other resistive loads are connected to CMOS outputs, then the CMOS outputs use power in the way depicted in the preceding subsection.

### 3.5.4 Fanout

The *fanout* of a logic gate is the number of inputs that the gate can drive without exceeding its worst-case loading specifications. The fanout depends not only on the characteristics of the output, but also on the inputs that it is driving. Fanout must be examined for both possible output states, HIGH and LOW.

For example, we showed in Table 3-4 on page 101 that the maximum \( I_{\text{OLmaxC}} \) for an HC-series CMOS gate driving CMOS inputs is 0.02 mA (20 µA). We also stated previously that the maximum input current \( I_{\text{Imax}} \) for an HC-series CMOS input in any state is ±1 µA. Therefore, the LOW-state fanout for an HC-series output driving HC-series inputs is 20. Table 3-4 also showed that the maximum HIGH-state output current \( I_{\text{OHmaxC}} \) is
Therefore, the **HIGH-state fanout** for an HC-series output driving HC-series inputs is also 20.

Note that the **HIGH-state and LOW-state fanouts** of a gate are not necessarily equal. In general, the **overall fanout** of a gate is the minimum of its **HIGH-state and LOW-state fanouts**, 20 in the foregoing example.

In the fanout example that we just completed, we assumed that we needed to maintain the gate’s output at CMOS levels, that is, within 0.1 V of the power-supply rails. If we were willing to live with somewhat degraded, TTL output levels, then we could use \( I_{OL\text{max}} \) and \( I_{OH\text{max}} \) in the fanout calculation. According to Table 3-4, these specifications are 4.0 mA and −4.0 mA, respectively. Therefore, the fanout of an HC-series output driving HC-series inputs at TTL levels is 4000, virtually unlimited, apparently.

Well, not quite. The calculations that we’ve just carried out give the **DC fanout**, defined as the number of inputs that an output can drive with the output in a constant state (HIGH or LOW). Even if the DC fanout specification is met, a CMOS output driving a large number of inputs may not behave satisfactorily on transitions, LOW-to-HIGH or vice versa.

During transitions, the CMOS output must charge or discharge the stray capacitance associated with the inputs that it drives. If this capacitance is too large, the transition from LOW to HIGH (or vice versa) may be too slow, causing improper system operation.

The ability of an output to charge and discharge stray capacitance is sometimes called **AC fanout**, though it is seldom calculated as precisely as DC fanout. As you’ll see in Section 3.6.1, it’s more a matter of deciding how much speed degradation you’re willing to live with.

### 3.5.5 Effects of Loading

Loading an output beyond its rated fanout has several effects:

- In the **LOW state**, the output voltage \( V_{OL} \) may increase beyond \( V_{OL\text{max}} \).
- In the **HIGH state**, the output voltage \( V_{OH} \) may fall below \( V_{OH\text{min}} \).
- Propagation delay to the output may increase beyond specifications.
- Output rise and fall times may increase beyond their specifications.
- The operating temperature of the device may increase, thereby reducing the reliability of the device and eventually causing device failure.

The first four effects reduce the DC noise margins and timing margins of the circuit. Thus, a slightly overloaded circuit may work properly in ideal conditions, but experience says that it will fail once it’s out of the friendly environment of the engineering lab.
3.5.6 Unused Inputs

Sometimes not all of the inputs of a logic gate are used. In a real design problem, you may need an \( n \)-input gate but have only an \( n+1 \)-input gate available. Tying together two inputs of the \( n+1 \)-input gate gives it the functionality of an \( n \)-input gate. You can convince yourself of this fact intuitively now, or use switching algebra to prove it after you’ve studied Section 4.1. Figure 3-35(a) shows a NAND gate with its inputs tied together.

You can also tie unused inputs to a constant logic value. An unused AND or NAND input should be tied to logic 1, as in (b), and an unused OR or NOR input should be tied to logic 0, as in (c). In high-speed circuit design, it’s usually better to use method (b) or (c) rather than (a), which increases the capacitive load on the driving signal and may slow things down. In (b) and (c), a resistor value in the range 1–10 \( \text{k} \Omega \) is typically used, and a single pull-up or pull-down resistor can serve multiple unused inputs. It is also possible to tie unused inputs directly to the appropriate power-supply rail.

Unused CMOS inputs should never be left unconnected (or floating). On one hand, such an input will behave as if it had a LOW signal applied to it and will normally show a value of 0 V when probed with an oscilloscope or voltmeter. So you might think that an unused OR or NOR input can be left floating, because it will act as if a logic 0 is applied and not affect the gate’s output. How-

---

**SUBTLE BUGS** Floating CMOS inputs are often the cause of mysterious circuit behavior, as an unused input erratically changes its effective state based on noise and conditions elsewhere in the circuit. When you’re trying to debug such a problem, the extra capacitance of an oscilloscope probe touched to the floating input is often enough to damp out the noise and make the problem go away. This can be especially baffling if you don’t realize that the input is floating!
ever, since CMOS inputs have such high impedance, it takes only a small amount of circuit noise to temporarily make a floating input look HIGH, creating some very nasty intermittent circuit failures.

### 3.5.7 Current Spikes and Decoupling Capacitors

When a CMOS output switches between LOW and HIGH, current flows from $V_{CC}$ to ground through the partially-on p- and n-channel transistors. These currents, often called *current spikes* because of their brief duration, may show up as noise on the power-supply and ground connections in a CMOS circuit, especially when multiple outputs are switched simultaneously.

For this reason, systems that use CMOS circuits require *decoupling capacitors* between $V_{CC}$ and ground. These capacitors must be distributed throughout the circuit, at least one within an inch or so of each chip, to supply current during transitions. The large *filtering capacitors* typically found in the power supply itself don’t satisfy this requirement, because stray wiring inductance prevents them from supplying the current fast enough, hence the need for a *physically distributed* system of decoupling capacitors.

### 3.5.8 How to Destroy a CMOS Device

Hit it with a sledge hammer. Or simply walk across a carpet and then touch an input pin with your finger. Because CMOS device inputs have such high impedance, they are subject to damage from *electrostatic discharge (ESD).*

ESD occurs when a buildup of charge on one surface arcs through a dielectric to another surface with the opposite charge. In the case of a CMOS input, the dielectric is the insulation between an input transistor’s gate and its source and drain. ESD may damage this insulation, causing a short-circuit between the device’s input and output.

The input structures of modern CMOS devices use various measures to reduce their susceptibility to ESD damage, but no device is completely immune. Therefore, to protect CMOS devices from ESD damage during shipment and handling, manufacturers normally package their devices in conductive bags, tubes, or foam. To prevent ESD damage when handling loose CMOS devices, circuit assemblers and technicians usually wear conductive wrist straps that are connected by a coil cord to earth ground; this prevents a static charge from building up on their bodies as they move around the factory or lab.

Once a CMOS device is installed in a system, another possible source of damage is *latch-up.* The physical input structure of just about any CMOS device contains parasitic bipolar transistors between $V_{CC}$ and ground configured as a silicon-controlled rectifier (SCR).” In normal operation, this “parasitic SCR” has no effect on device operation. However, an input voltage that is less than ground or more than $V_{CC}$ can “trigger” the SCR, creating a virtual short-circuit between $V_{CC}$ and ground. Once the SCR is triggered, the only way to turn it off
is to turn off the power supply. Before you have a chance to do this, enough power may be dissipated to destroy the device (i.e., you may see smoke).

One possible trigger for latch-up is “undershoot” on high-speed HIGH-to-LOW signal transitions, discussed in Section 12.4. In this situation, the input signal may go several volts below ground for several nanoseconds before settling into the normal LOW range. However, modern CMOS logic circuits are fabricated with special structures that prevent latch-up in this transient case.

Latch-up can also occur when CMOS inputs are driven by the outputs of another system or subsystem with a separate power supply. If a HIGH input is applied to a CMOS gate before power is present, the gate may come up in the “latched-up” state when power is applied. Again, modern CMOS logic circuits are fabricated with special structures that prevent this in most cases. However, if the driving output is capable of sourcing lots of current (e.g., tens of mA), latch-up is still possible. One solution to this problem is to apply power before hooking up input cables.

3.6 CMOS Dynamic Electrical Behavior

Both the speed and the power consumption of a CMOS device depend to a large extent on AC or dynamic characteristics of the device and its load, that is, what happens when the output changes between states. As part of the internal design of CMOS ASICs, logic designers must carefully examine the effects of output loading and redesign where the load is too high. Even in board-level design, the effects of loading must be considered for clocks, buses, and other signals that have high fanout or long interconnections.

Speed depends on two characteristics, transition time and propagation delay, discussed in the next two subsections. Power dissipation is discussed in the third subsection.
3.6.1 Transition Time

The amount of time that the output of a logic circuit takes to change from one state to another is called the transition time. Figure 3-36(a) shows how we might like outputs to change state—in zero time. However, real outputs cannot change instantaneously, because they need time to charge the stray capacitance of the wires and other components that they drive. A more realistic view of a circuit’s output is shown in (b). An output takes a certain time, called the rise time ($t_r$), to change from LOW to HIGH, and a possibly different time, called the fall time ($t_f$), to change from HIGH to LOW.

Even Figure 3-36(b) is not quite accurate, because the rate of change of the output voltage does not change instantaneously, either. Instead, the beginning and the end of a transition are smooth, as shown in (c). To avoid difficulties in defining the endpoints, rise and fall times are normally measured at the boundaries of the valid logic levels as indicated in the figure.

With the convention in (c), the rise and fall times indicate how long an output voltage takes to pass through the “undefined” region between LOW and HIGH. The initial part of a transition is not included in the rise- or fall-time number. Instead, the initial part of a transition contributes to the “propagation delay” number discussed in the next subsection.

The rise and fall times of a CMOS output depend mainly on two factors, the “on” transistor resistance and the load capacitance. A large capacitance increases transition times; since this is undesirable, it is very rare for a logic designer to purposely connect a capacitor to a logic circuit’s output. However, stray capacitance is present in every circuit; it comes from at least three sources:

1. Output circuits, including a gate’s output transistors, internal wiring, and packaging, have some capacitance associated with them, on the order of 2–10 picofarads (pF) in typical logic families, including CMOS.
2. The wiring that connects an output to other inputs has capacitance, about 1 pF per inch or more, depending on the wiring technology.

3. Input circuits, including transistors, internal wiring, and packaging, have capacitance, from 2 to 15 pF per input in typical logic families.

Stray capacitance is sometimes called a capacitive load or an AC load.

A CMOS output’s rise and fall times can be analyzed using the equivalent circuit shown in Figure 3-37. As in the preceding section, the $p$-channel and $n$-channel transistors are modeled by resistances $R_p$ and $R_n$, respectively. In normal operation, one resistance is high and the other is low, depending on the output’s state. The output’s load is modeled by an equivalent load circuit with three components:

- $R_L$, $V_L$. These two components represent the DC load and determine the voltages and currents that are present when the output has settled into a stable HIGH or LOW state. The DC load doesn’t have too much effect on transition times when the output changes states.

- $C_L$. This capacitance represents the AC load and determines the voltages and currents that are present while the output is changing, and how long it takes to change from one state to the other.

When a CMOS output drives only CMOS inputs, the DC load is negligible. To simplify matters, we’ll analyze only this case, with $R_L = \infty$ and $V_L = 0$, in the remainder of this subsection. The presence of a nonnegligible DC load would affect the results, but not dramatically (see Exercise 3.69).

We can now analyze the transition times of a CMOS output. For the purposes of this analysis, we’ll assume $C_L = 100$ pF, a moderate capacitive load. Also, we’ll assume that the “on” resistances of the $p$-channel and $n$-channel transistors are 200 $\Omega$ and 100 $\Omega$, respectively, as in the preceding subsection. The rise and fall times depend on how long it takes to charge or discharge the capacitive load $C_L$.

**Figure 3-37**
Equivalent circuit for analyzing transition times of a CMOS output.
First, we’ll look at fall time. Figure 3-38(a) shows the electrical conditions in the circuit when the output is in a steady HIGH state. (R_L and V_L are not drawn; they have no effect, since we assume R_L = ∞.) For the purposes of our analysis, we’ll assume that when CMOS transistors change between “on” and “off,” they do so instantaneously. We’ll assume that at time t = 0 the CMOS output changes to the LOW state, resulting in the situation depicted in (b).

At time t = 0, V_OUT is still 5.0 V. (A useful electrical engineering maxim is that the voltage across a capacitor cannot change instantaneously.) At time t = ∞, the capacitor must be fully discharged and V_OUT will be 0 V. In between, the value of V_OUT is governed by an exponential law:

$$V_{OUT} = V_{DD} \cdot e^{-t/R_n C_L}$$

$$= 5.0 \cdot e^{-t/(100 \cdot 100 \cdot 10^{-12})}$$

$$= 5.0 \cdot e^{-t/(10^9)} \text{ V}$$

The factor R_n C_L has units of seconds, and is called an RC time constant. The preceding calculation shows that the RC time constant for HIGH-to-LOW transitions is 10 nanoseconds (ns).

Figure 3-39 plots V_OUT as a function of time. To calculate fall time, recall that 1.5 V and 3.5 V are the defined boundaries for LOW and HIGH levels for CMOS inputs being driven by the CMOS output. To obtain the fall time, we must solve the preceding equation for V_OUT = 3.5 and V_OUT = 1.5, yielding:

$$t = -R_n C_L \cdot \ln \left( \frac{V_{OUT}}{V_{DD}} \right) = -10 \cdot 10^{-9} \cdot \ln \left( \frac{V_{OUT}}{5.0} \right)$$

$$t_{3.5} = 3.57 \text{ ns}$$

$$t_{1.5} = 12.04 \text{ ns}$$
The fall time $t_f$ is the difference between these two numbers, or about 8.5 ns.

Rise time can be calculated in a similar manner. Figure 3-40(a) shows the conditions in the circuit when the output is in a steady LOW state. If at time $t = 0$ the CMOS output changes to the HIGH state, the situation depicted in (b) results. Once again, $V_{OUT}$ cannot change instantly, but at time $t = \infty$, the capacitor will be fully charged and $V_{OUT}$ will be 5.0 V. Once again, the value of $V_{OUT}$ in between is governed by an exponential law:

$$V_{OUT} = V_{DD} \cdot (1 - e^{-t/R_pC_L})$$

$$= 5.0 \cdot (1 - e^{-t/(200 \cdot 100 \cdot 10^{-12})})$$

$$= 5.0 \cdot (1 - e^{-t/(20 \cdot 10^{-9})}) \text{ V}$$

**Figure 3-39** Fall time for a HIGH-to-LOW transition of a CMOS output.

**Figure 3-40** Model of a CMOS LOW-to-HIGH transition: (a) in the LOW state; (b) after n-channel transistor turns off and p-channel transistor turns on.
The $RC$ time constant in this case is 20 ns. Figure 3-41 plots $V_{OUT}$ as a function of time. To obtain the rise time, we must solve the preceding equation for $V_{OUT} = 1.5$ and $V_{OUT} = 3.5$, yielding

$$t = -RC \cdot \ln \frac{V_{DD} - V_{OUT}}{V_{DD}}$$

$$= -20 \cdot 10^{-9} \cdot \ln \frac{5.0 - 1.5}{5.0}$$

$$t_{1.5} = 7.13 \text{ ns}$$

$$t_{3.5} = 24.08 \text{ ns}$$

The rise time $t_r$ is the difference between these two numbers, or about 17 ns.

The foregoing example assumes that the $p$-channel transistor has twice the resistance of the $n$-channel one, and as a result the rise time is twice as long as the fall time. It takes longer for the “weak” $p$-channel transistor to pull the output up than it does for the “strong” $n$-channel transistor to pull it down; the output’s drive capability is “asymmetric.” High-speed CMOS devices are sometimes fabricated with larger $p$-channel transistors to make the transition times more nearly equal and output drive more symmetric.

Regardless of the transistors’ characteristics, an increase in the load capacitance cause an increase in the $RC$ time constant, and a corresponding increase in the transition times of the output. Thus, it is a goal of high-speed circuit designers to minimize load capacitance, especially on the most timing-critical signals. This can be done by minimizing the number of inputs driven by the signal, by creating multiple copies of the signal, and by careful physical layout of the circuit.
When working with real digital circuits, it’s often useful to estimate transition times, without going through a detailed analysis. A useful rule of thumb is that the transition time approximately equals the $RC$ time constant of the charging or discharging circuit. For example, estimates of 10 and 20 ns for fall and rise time in the preceding example would have been pretty much on target, especially considering that most assumptions about load capacitance and transistor “on” resistances are approximate to begin with.

Manufacturers of commercial CMOS circuits typically do not specify transistor “on” resistances on their data sheets. If you search carefully, you might find this information published in the manufacturers’ application notes. In any case, you can estimate an “on” resistance as the voltage drop across the “on” transistor divided by the current through it with a worst-case resistive load, as we showed in Section 3.5.2:

$$R_{ON} = \frac{V_{DD} - V_{OHmin}}{I_{OHmax}}$$
$$R_{ON} = \frac{V_{OLmax}}{I_{OLmax}}$$

### THERE’S A CATCH!
Calculated transition times are actually quite sensitive to the choice of logic levels. In the examples in this subsection, if we used 2.0 V and 3.0 V instead of 1.5 V and 3.5 V as the thresholds for LOW and HIGH, we would calculate shorter transition times. On the other hand, if we used 0.0 and 5.0 V, the calculated transition times would be infinity! You should also be aware that in some logic families (most notably TTL), the thresholds are not symmetric around the voltage midpoint. Still, it is the author’s experience that the “time-constant-equals-transition-time” rule of thumb usually works for practical circuits.

#### 3.6.2 Propagation Delay
Rise and fall times only partially describe the dynamic behavior of a logic element; we need additional parameters to relate output timing to input timing. A signal path is the electrical path from a particular input signal to a particular output signal of a logic element. The propagation delay $t_p$ of a signal path is the amount of time that it takes for a change in the input signal to produce a change in the output signal.

A complex logic element with multiple inputs and outputs may specify a different value of $t_p$ for each different signal path. Also, different values may be specified for a particular signal path, depending on the direction of the output change. Ignoring rise and fall times, Figure 3-42(a) shows two different propa-
Propagation delays for the input-to-output signal path of a CMOS inverter, depending on the direction of the output change:

- $t_{\text{pHL}}$ The time between an input change and the corresponding output change when the output is changing from \textsc{high} to \textsc{low}.
- $t_{\text{pLH}}$ The time between an input change and the corresponding output change when the output is changing from \textsc{low} to \textsc{high}.

Several factors lead to nonzero propagation delays. In a CMOS device, the rate at which transistors change state is influenced both by the semiconductor physics of the device and by the circuit environment, including input-signal transition rate, input capacitance, and output loading. Multistage devices such as noninverting gates or more complex logic functions may require several internal transistors to change state before the output can change state. And even when the output begins to change state, with nonzero rise and fall times it takes quite some time to cross the region between states, as we showed in the preceding subsection. All of these factors are included in propagation delay.

To factor out the effect of rise and fall times, manufacturers usually specify propagation delays at the midpoints of input and output transitions, as shown in Figure 3-42(b). However, sometimes the delays are specified at the logic-level boundary points, especially if the device’s operation may be adversely affected by slow rise and fall times. For example, Figure 3-43 shows how the minimum input pulse width for an \textsc{sr} latch (discussed in Section 7.2.1) might be specified.

---

**Figure 3-42**
Propagation delays for a CMOS inverter: (a) ignoring rise and fall times; (b) measured at midpoints of transitions.

**Figure 3-43**
Worst-case timing specified using logic-level boundary points.
In addition, a manufacturer may specify absolute maximum input rise and fall times that must be satisfied to guarantee proper operation. High-speed CMOS circuits may consume excessive current or oscillate if their input transitions are too slow.

### 3.6.3 Power Consumption

The power consumption of a CMOS circuit whose output is not changing is called static power dissipation or quiescent power dissipation. (The words consumption and dissipation are used pretty much interchangeably when discussing how much power a device uses.) Most CMOS circuits have very low static power dissipation. This is what makes them so attractive for laptop computers and other low-power applications—when computation pauses, very little power is consumed. A CMOS circuit consumes significant power only during transitions; this is called dynamic power dissipation.

One source of dynamic power dissipation is the partial short-circuiting of the CMOS output structure. When the input voltage is not close to one of the power supply rails (0 V or \( V_{CC} \)), both the \( p \)-channel and \( n \)-channel output transistors may be partially “on,” creating a series resistance of 600 \( \Omega \) or less. In this case, current flows through the transistors from \( V_{CC} \) to ground. The amount of power consumed in this way depends on both the value of \( V_{CC} \) and the rate at which output transitions occur, according to the formula

\[
P_T = C_{PD} \cdot V_{CC}^2 \cdot f
\]

The following variables are used in the formula:

- \( P_T \) The circuit’s internal power dissipation due to output transitions.
- \( V_{CC} \) The power supply voltage. As all electrical engineers know, power dissipation across a resistive load (the partially-on transistors) is proportional to the square of the voltage.
- \( f \) The transition frequency of the output signal. This specifies the number of power-consuming output transitions per second. (But note that frequency is defined as the number of transitions divided by 2.)
- \( C_{PD} \) The power dissipation capacitance. This constant, normally specified by the device manufacturer, completes the formula. \( C_{PD} \) turns out to have units of capacitance, but does not represent an actual output capacitance. Rather, it embodies the dynamics of current flow through the changing output-transistor resistances during a single pair of output transitions, \( \text{HIGH-} \to \text{LOW} \) and \( \text{LOW-} \to \text{HIGH} \). For example, \( C_{PD} \) for HC-series CMOS gates is typically 20–24 pF, even though the actual output capacitance is much less.

The \( P_T \) formula is valid only if input transitions are fast enough, leading to fast output transitions. If the input transitions are too slow, then the output...
transistors stay partially on for a longer time, and power consumption increases. Device manufacturers usually recommend a maximum input rise and fall time, below which the value specified for $C_{PD}$ is valid.

A second, and often more significant, source of CMOS power consumption is the capacitive load ($C_L$) on the output. During a LOW-to-HIGH transition, current flows through a $p$-channel transistor to charge $C_L$. Likewise, during a HIGH-to-LOW transition, current flows through an $n$-channel transistor to discharge $C_L$. In each case, power is dissipated in the “on” resistance of the transistor. We’ll use $P_L$ to denote the total amount of power dissipated by charging and discharging $C_L$.

The units of $P_L$ are power, or energy usage per unit time. The energy for one transition could be determined by calculating the current through the charging transistor as a function of time (using the $RC$ time constant as in Section 3.6.1), squaring this function, multiplying by the “on” resistance of the charging transistor, and integrating over time. An easier way is described below.

During a transition, the voltage across the load capacitance $C_L$ changes by $\pm V_{CC}$. According to the definition of capacitance, the total amount of charge that must flow to make a voltage change of $V_{CC}$ across $C_L$ is $C_L \cdot V_{CC}$. The total amount of energy used in one transition is charge times the average voltage change. The first little bit of charge makes a voltage change of $V_{CC}$, while the last bit of charge makes a vanishingly small voltage change, hence the average change is $V_{CC}/2$. The total energy per transition is therefore $C_L \cdot V_{CC}^2/2$. If there are $2f$ transitions per second, the total power dissipated due to the capacitive load is

$$P_L = C_L \cdot (V_{CC}^2/2) \cdot 2f = C_L \cdot V_{CC}^2 \cdot f$$

The total dynamic power dissipation of a CMOS circuit is the sum of $P_T$ and $P_L$:

$$P_D = P_T + P_L = C_{PD} \cdot V_{CC}^2 \cdot f + C_L \cdot V_{CC}^2 \cdot f = (C_{PD} + C_L) \cdot V_{CC}^2 \cdot f$$

Based on this formula, dynamic power dissipation is often called $CV^2f$ power. In most applications of CMOS circuits, $CV^2f$ power is by far the major contributor to total power dissipation. Note that $CV^2f$ power is also consumed by bipolar logic circuits like TTL and ECL, but at low to moderate frequencies it is insignificant compared to the static (DC or quiescent) power dissipation of bipolar circuits.
3.7 Other CMOS Input and Output Structures

Circuit designers have modified the basic CMOS circuit in many ways to produce gates that are tailored for specific applications. This section describes some of the more common variations in CMOS input and output structures.

3.7.1 Transmission Gates

A p-channel and n-channel transistor pair can be connected together to form a logic-controlled switch. Shown in Figure 3-44(a), this circuit is called a CMOS transmission gate.

A transmission gate is operated so that its input signals EN and /EN are always at opposite levels. When EN is HIGH and /EN is LOW, there is a low-impedance connection (as low as 2–5 Ω) between points A and B. When EN is LOW and /EN is HIGH, points A and B are disconnected.

Once a transmission gate is enabled, the propagation delay from A to B (or vice versa) is very short. Because of their short delays and conceptual simplicity, transmission gates are often used internally in larger-scale CMOS devices such as multiplexers and flip-flops. For example, Figure 3-45 shows how transmission gates can be used to create a “2-input multiplexer.” When S is LOW, the X “input” is connected to the Z “output”; when S is HIGH, Y is connected to Z.
At least one commercial manufacturer (Quality Semiconductor) makes a variety of logic functions based on transmission gates. In their multiplexer devices, it takes several nanoseconds for a change in the “select” inputs (such as in Figure 3-45) to affect the input-output path (X or Y to Z). Once a path is set up, however, the propagation delay from input to output is specified to be at most 0.25 ns; this is the fastest discrete CMOS multiplexer you can buy.

3.7.2 Schmitt-Trigger Inputs

The input-output transfer characteristic for a typical CMOS gate was shown in Figure 3-25 on page 96. The corresponding transfer characteristic for a gate with Schmitt-trigger inputs is shown in Figure 3-46(a). A Schmitt trigger is a special circuit that uses feedback internally to shift the switching threshold depending on whether the input is changing from LOW to HIGH or from HIGH to LOW.

For example, suppose the input of a Schmitt-trigger inverter is initially at 0 V, a solid LOW. Then the output is HIGH, close to 5.0 V. If the input voltage is increased, the output will not go LOW until the input voltage reaches about 2.9 V. However, once the output is LOW, it will not go HIGH again until the input is decreased to about 2.1 V. Thus, the switching threshold for positive-going input changes, denoted \( V_T^+ \), is about 2.9 V, and for negative-going input changes, denoted \( V_T^- \), is about 2.1 V. The difference between the two thresholds is called hysteresis. The Schmitt-trigger inverter provides about 0.8 V of hysteresis.

To demonstrate the usefulness of hysteresis, Figure 3-47(a) shows an input signal with long rise and fall times and about 0.5 V of noise on it. An ordinary inverter, without hysteresis, has the same switching threshold for both positive-going and negative-going transitions, \( V_T = 2.5 \) V. Thus, the ordinary inverter responds to the noise as shown in (b), producing multiple output changes each time the noisy input voltage crosses the switching threshold. However, as shown in (c), a Schmitt-trigger inverter does not respond to the noise, because its hysteresis is greater than the noise amplitude.

Figure 3-46
A Schmitt-trigger inverter: (a) input-output transfer characteristic; (b) logic symbol.
Schmitt-trigger inputs have better noise immunity than ordinary gate inputs for signals that contain transmission-line reflections, discussed in Section 12.4, or that have long rise and fall times. Such signals typically occur in physically long connections, such as input-output buses and computer interface cables. Noise immunity is important in these applications because long signal lines are more likely to have reflections or to pick up noise from adjacent signal lines, circuits, and appliances.
3.7.3 Three-State Outputs

Logic outputs have two normal states, LOW and HIGH, corresponding to logic values 0 and 1. However, some outputs have a third electrical state that is not a logic state at all, called the high impedance, Hi-Z, or floating state. In this state, the output behaves as if it isn’t even connected to the circuit, except for a small leakage current that may flow into or out of the output pin. Thus, an output can have one of three states—logic 0, logic 1, and Hi-Z.

An output with three possible states is called (surprise!) a three-state output or, sometimes, a tri-state output. Three-state devices have an extra input, usually called “output enable” or “output disable,” for placing the device’s output(s) in the high-impedance state.

A three-state bus is created by wiring several three-state outputs together. Control circuitry for the “output enables” must ensure that at most one output is enabled (not in its Hi-Z state) at any time. The single enabled device can transmit logic levels (HIGH and LOW) on the bus. Examples of three-state bus design are given in Section 5.6.

A circuit diagram for a CMOS three-state buffer is shown in Figure 3-48(a). To simplify the diagram, the internal NAND, NOR, and inverter functions are shown in functional rather than transistor form; they actually use a total of 10 transistors (see Exercise 3.79). As shown in the function table (b), when the enable (EN) input is LOW, both output transistors are off, and the output is in the Hi-Z state. Otherwise, the output is HIGH or LOW as controlled by

![Figure 3-48 CMOS three-state buffer: (a) circuit diagram; (b) function table; (c) logic symbol.](image-url)

**LEGAL NOTICE**

“TRI-STATE” is a trademark of National Semiconductor Corporation. Their lawyer thought you’d like to know.
the “data” input A. Logic symbols for three-state buffers and gates are normally drawn with the enable input coming into the top, as shown in (c).

In practice, the three-state control circuit may be different from what we have shown, in order to provide proper dynamic behavior of the output transistors during transitions to and from the Hi-Z state. In particular, devices with three-state outputs are normally designed so that the output-enable delay (Hi-Z to LOW or HIGH) is somewhat longer than the output-disable delay (LOW or HIGH to Hi-Z). Thus, if a control circuit activates one device’s output-enable input at the same time that it deactivates a second’s, the second device is guaranteed to enter the Hi-Z state before the first places a HIGH or LOW level on the bus.

If two three-state outputs on the same bus are enabled at the same time and try to maintain opposite states, the situation is similar to tying standard active-pull-up outputs together as in Figure 3-56 on page 129—a nonlogic voltage is produced on the bus. If fighting is only momentary, the devices probably will not be damaged, but the large current drain through the tied outputs can produce noise pulses that affect circuit behavior elsewhere in the system.

There is a leakage current of up to 10 µA associated with a CMOS three-state output in its Hi-Z state. This current, as well as the input currents of receiving gates, must be taken into account when calculating the maximum number of devices that can be placed on a three-state bus. That is, in the LOW or HIGH state, an enabled three-state output must be capable of sinking or sourcing up to 10 µA of leakage current for every other three-state output on the bus, as well as handling the current required by every input on the bus. As with standard CMOS logic, separate LOW-state and HIGH-state calculations must be made to ensure that the fanout requirements of a particular circuit configuration are met.

*3.7.4 Open-Drain Outputs

The $p$-channel transistors in CMOS output structures are said to provide active pull-up, since they actively pull up the output voltage on a LOW-to-HIGH transition. These transistors are omitted in gates with open-drain outputs, such as the NAND gate in Figure 3-49(a). The drain of the topmost $n$-channel transistor is left unconnected internally, so if the output is not LOW it is “open,” as indicated in (b). The underscored diamond in the symbol in (c) is sometimes used to indicate an open-drain output. A similar structure, called an “open-collector output,” is provided in TTL logic families as described in Section 3.10.5.

An open-drain output requires an external pull-up resistor to provide passive pull-up to the HIGH level. For example, Figure 3-50 shows an open-drain CMOS NAND gate, with its pull-up resistor, driving a load.

For the highest possible speed, an open-drain output’s pull-up resistor should be as small as possible; this minimizes the $RC$ time constant for LOW-to-

* Throughout this book, optional sections are marked with an asterisk.
HIGH transitions (rise time). However, the pull-up resistance cannot be arbitrarily small; the minimum resistance is determined by the open-drain output’s maximum sink current, $I_{OL_{\text{max}}}$.

For example, in HC- and HCT-series CMOS, $I_{OL_{\text{max}}}$ is 4 mA, and the pull-up resistor can be no less than $5.0 \text{ V}/4 \text{ mA}$, or $1.25 \text{ k} \Omega$. Since this is an order of magnitude greater than the “on” resistance of the $p$-channel transistors in a standard CMOS gate, the LOW-to-HIGH output transitions are much slower for an open-drain gate than for standard gate with active pull-up.

As an example, let us assume that the open-drain gate in Figure 3-50 is HC-series CMOS, the pull-up resistance is $1.5 \text{ k} \Omega$, and the load capacitance is 100 pF. We showed in Section 3.5.2 that the “on” resistance of an HC-series CMOS output in the LOW state is about 80 $\Omega$. Thus, the $RC$ time constant for a HIGH-to-LOW transition is about $80 \text{ }\Omega \cdot 100 \text{ pF} = 8 \text{ ns}$, and the output’s fall time is about 8 ns. However, the $RC$ time constant for a LOW-to-HIGH transition is about $1.5 \text{ k} \Omega \cdot 100 \text{ pF} = 150 \text{ ns}$, and the rise time is about 150 ns. This relatively slow rise time is contrasted with the much faster fall time in Figure 3-51. A friend of the author calls such slow rising transitions \textit{ooze}.

### Figure 3-49
Open-drain CMOS NAND gate: (a) circuit diagram; (b) function table; (c) logic symbol.

### Figure 3-50
Open-drain CMOS NAND gate driving a load.
So why use open-drain outputs? Despite slow rise times, they can be useful in at least three applications: driving light-emitting diodes (LEDs) and other devices; performing wired logic; and driving multisource buses.

### 3.7.5 Driving LEDs

An open-drain output can drive an LED as shown in Figure 3-52. If either input A or B is LOW, the corresponding n-channel transistor is off and the LED is off. When A and B are both HIGH, both transistors are on, the output Z is LOW, and the LED is on. The value of the pull-up resistor $R$ is chosen so that the proper amount of current flows through the LED in the “on” state.

Typical LEDs require 10 mA for normal brightness. HC- and HCT-series CMOS outputs are only specified to sink or source 4 mA and are not normally used to drive LEDs. However, the outputs in advanced CMOS families such as 74AC and 74ACT can sink 24 mA or more, and can be used quite effectively to drive LEDs.
Three pieces of information are needed to calculate the proper value of the pull-up resistor \( R \):

1. The LED current \( I_{\text{LED}} \) needed for the desired brightness, 10 mA for typical LEDs.
2. The voltage drop \( V_{\text{LED}} \) across the LED in the “on” condition, about 1.6 V for typical LEDs.
3. The output voltage \( V_{\text{OL}} \) of the open-drain output that sinks the LED current. In the 74AC and 74ACT CMOS families, \( V_{\text{OLmax}} \) is 0.37 V. If an output can sink \( I_{\text{LED}} \) and maintain a lower voltage, say 0.2 V, then the calculation below yields a resistor value that is a little too low, but normally with no harm done. A little more current than \( I_{\text{LED}} \) will flow and the LED will be just a little brighter than expected.

Using the above information, we can write the following equation:

\[
V_{\text{OL}} + V_{\text{LED}} + (I_{\text{LED}} \cdot R) = V_{\text{CC}}
\]

Assuming \( V_{\text{CC}} = 5.0 \) V and the other typical values above, we can solve for the required value of \( R \):

\[
R = \frac{V_{\text{CC}} - V_{\text{OL}} - V_{\text{LED}}}{I_{\text{LED}}}
\]

\[
= (5.0 - 0.37 - 1.6) \frac{\text{V}}{10 \text{ mA}} = 303 \Omega
\]

Note that you don’t have to use an open-drain output to drive an LED. Figure 3-53(a) shows an LED driven by ordinary an CMOS NAND-gate output with active pull-up. If both inputs are HIGH, the bottom (n-channel) transistors pull the output LOW as in the open-drain version. If either input is LOW, the output is HIGH; although one or both of the top (p-channel) transistors is on, no current flows through the LED.

With some CMOS families, you can turn an LED “on” when the output is in the HIGH state, as shown in Figure 3-53(b). This is possible if the output can source enough current to satisfy the LED’s requirements. However, method (b) isn’t used as often as method (a), because most CMOS and TTL outputs cannot source as much current in the HIGH state as they can sink in the LOW state.

### RESISTOR VALUES

In most applications, the precise value of LED series resistors is unimportant, as long as groups of nearby LEDs have similar drivers and resistors to give equal apparent brightness. In the example in this subsection, one might use an off-the-shelf resistor value of 270, 300, or 330 ohms, whatever is readily available.
3.7.6 Multisource Buses

Open-drain outputs can be tied together to allow several devices, one at a time, to put information on a common bus. At any time all but one of the outputs on the bus are in their HIGH (open) state. The remaining output either stays in the HIGH state or pulls the bus LOW, depending on whether it wants to transmit a logical 1 or a logical 0 on the bus. Control circuitry selects the particular device that is allowed to drive the bus at any time.

For example, in Figure 3-54, eight 2-input open-drain NAND-gate outputs drive a common bus. The top input of each NAND gate is a data bit, and the
bottom input of each is a control bit. At most one control bit is HIGH at any time, enabling the corresponding data bit to be passed through to the bus. (Actually, the complement of the data bit is placed on the bus.) The other gate outputs are HIGH, that is, “open,” so the data input of the enabled gate determines the value on the bus.

*3.7.7 Wired Logic

If the outputs of several open-drain gates are tied together with a single pull-up resistor, then wired logic is performed. (That’s wired, not weird!) An AND function is obtained, since the wired output is HIGH if and only if all of the individual gate outputs are HIGH (actually, open); any output going LOW is sufficient to pull the wired output LOW. For example, a three-input wired AND function is shown in Figure 3-55. If any of the individual 2-input NAND gates has both inputs HIGH, it pulls the wired output LOW; otherwise, the pull-up resistor $R$ pulls the wired output HIGH.

Note that wired logic cannot be performed using gates with active pull-up. Two such outputs wired together and trying to maintain opposite logic values result in a very high current flow and an abnormal output voltage. Figure 3-56 shows this situation, which is sometimes called fighting. The exact output voltage depends on the relative “strengths” of the fighting transistors, but with 5-V CMOS devices it is typically about 1–2 V, almost always a nonlogic voltage. Worse, if outputs are left fighting continuously for more than a few seconds, the chips can get hot enough to sustain internal damage and to burn your fingers!
### 3.7.8 Pull-Up Resistors

A proper choice of value for the pull-up resistor $R$ must be made in open-drain applications. Two calculations are made to bracket the allowable values of $R$:

**Minimum** The sum of the current through $R$ in the LOW state and the LOW-state input currents of the gates driven by the wired outputs must not exceed the LOW-state driving capability of the active output, 4 mA for HC and HCT, 24 mA for AC and ACT.

**Maximum** The voltage drop across $R$ in the HIGH state must not reduce the output voltage below 2.4 V, which is $V_{IHmin}$ for typical driven gates plus a 400-mV noise margin. This drop is produced by the HIGH-state output leakage current of the wired outputs and the HIGH-state input currents of the driven gates.

![Figure 3-56](image-url) Two CMOS outputs trying to maintain opposite logic values on the same line.
For example, suppose that four HCT open-drain outputs are wired together and drive two LS-TTL inputs (Section 3.11) as shown in Figure 3-57. A LOW output must sink 0.4 mA from each LS-TTL input as well as sink the current through the pull-up resistor $R$. For the total current to stay within the HCT $I_{OL\text{max}}$ spec of 4 mA, the current through $R$ may be no more than

$$I_{R(\text{max})} = 4 - (2 \cdot 0.4) = 3.2 \text{ mA}$$
Assuming that $V_{OL}$ of the open-drain output is 0.0 V, the minimum value of $R$ is

$$R_{\text{min}} = (5.0 - 0.0)/I_{R_{\text{max}}} = 1562.5 \, \Omega$$

In the HIGH state, typical open-drain outputs have a maximum leakage current of 5 $\mu$A, and typical LS-TTL inputs require 20 $\mu$A of source current. Hence, the HIGH-state current requirement as shown in Figure 3-58 is

$$I_{R_{\text{leak}}} = (4 \cdot 5) + (2 \cdot 20) = 60 \, \mu A$$

This current produces a voltage drop across $R$, and must not lower the output voltage below $V_{OH_{\text{min}}} = 2.4$ V; thus the maximum value of $R$ is

$$R_{\text{max}} = (5.0 - 2.4)/I_{R_{\text{leak}}} = 43.3 \, \Omega$$

Hence, any value of $R$ between 1562.5 $\Omega$ and 43.3 k$\Omega$ may be used. Higher values reduce power consumption and improve the LOW-state noise margin, while lower values increase power consumption but improve both the HIGH-state noise margin and the speed of LOW-to-HIGH output transitions.

### OPEN-DRAIN ASSUMPTION

In our open-drain resistor calculations, we assume that the output voltage can be as low as 0.0 V rather than 0.4 V ($V_{OL_{\text{max}}}$) in order to obtain a worst-case result. That is, even if the open-drain output is so strong that it can pull the output voltage all the way down to 0.0 V (it’s only required to pull down to 0.4 V), we’ll never allow it to sink more than 4 mA, so it doesn’t get overstressed. Some designers prefer to use 0.4 V in this calculation, figuring that if the output is so good that it can pull lower than 0.4 V, a little bit of excess sink current beyond 4 mA won’t hurt it.

### 3.8 CMOS Logic Families

The first commercially successful CMOS family was **4000-series CMOS**. Although 4000-series circuits offered the benefit of low power dissipation, they were fairly slow and were not easy to interface with the most popular logic family of the time, bipolar TTL. Thus, the 4000 series was supplanted in most applications by the more capable CMOS families discussed in this section.

All of the CMOS devices that we discuss have part numbers of the form “74FAMnn,” where “FAM” is an alphabetic family mnemonic and $nn$ is a numeric function designator. Devices in different families with the same value of $nn$ perform the same function. For example, the 74HC30, 74HCT30, 74AC30, 74ACT30, and 74AHC30 are all 8-input NAND gates.

The prefix “74” is simply a number that was used by an early, popular supplier of TTL devices, Texas Instruments. The prefix “54” is used for identical parts that are specified for operation over a wider range of temperature and power-supply voltage, for use in military applications. Such parts are usually
fabricated in the same way as their 74-series counterparts, except that they are
tested, screened, and marked differently, a lot of extra paperwork is generated,
after which price is charged, of course.

3.8.1 HC and HCT

The first two 74-series CMOS families are **HC (High-speed CMOS)** and **HCT (High-speed CMOS, TTL compatible)**. Compared with the original 4000 family, HC and HCT both have higher speed and better current sinking and sourcing capability. The HCT family uses a power supply voltage $V_{\text{CC}}$ of 5 V and can be intermixed with TTL devices, which also use a 5-V supply.

The HC family is optimized for use in systems that use CMOS logic exclusively, and can use any power supply voltage between 2 and 6 V. A higher voltage is used for higher speed, and a lower voltage for lower power dissipation. Lowering the supply voltage is especially effective, since most CMOS power dissipation is proportional to the square of the voltage ($CV^2$)

Even when used with a 5-V supply, HC devices are not quite compatible with TTL. In particular, HC circuits are designed to recognize CMOS input levels. Assuming a supply voltage of 5.0 V, Figure 3-59(a) shows the input and output levels of HC devices. The output levels produced by TTL devices do not quite match this range, so HCT devices use the different input levels shown in (b). These levels are established in the fabrication process by making transistors with different switching thresholds, producing the different transfer characteristics shown in Figure 3-60.

![Figure 3-59](image)

**Figure 3-59** Input and output levels for CMOS devices using a 5-V supply: (a) HC; (b) HCT.

![Figure 3-60](image)

**Figure 3-60** Transfer characteristics of HC and HCT circuits under typical conditions.
We’ll have more to say about CMOS/TTL interfacing in Section 3.12. For now, it is useful simply to note that HC and HCT are essentially identical in their output specifications; only their input levels differ.

### 3.8.2 VHC and VHCT

Several new CMOS families were introduced in the 1980s and the 1990s. Two of the most recent and probably the most versatile are VHC (Very High-Speed CMOS) and VHCT (Very High-Speed CMOS, TTL compatible). These families are about twice as fast as HC/HCT while maintaining backwards compatibility with their predecessors. Like HC and HCT, the VHC and VHCT families differ from each other only in the input levels that they recognize; their output characteristics are the same.

Also like HC/HCT, VHC/VHCT outputs have *symmetric output drive*. That is, an output can sink or source equal amounts of current; the output is just as “strong” in both states. Other logic families, including the FCT and TTL families introduced later, have *asymmetric output drive*; they can sink much more current in the LOW state than they can source in the HIGH state.

### 3.8.3 HC, HCT, VHC, and VHCT Electrical Characteristics

Electrical characteristics of the HC, HCT, VHC, and VHCT families are summarized in this subsection. The specifications assume that the devices are used with a nominal 5-V power supply, although (derated) operation is possible with any supply voltage in the range 2–5.5 V (up to 6 V for HC/HCT). We’ll take a closer look at low-voltage and mixed-voltage operation in Section 3.13.

Commercial (74-series) parts are intended to be operated at temperatures between 0°C and 70°C, while military (54-series) parts are characterized for operation between −55°C and 125°C. The specs in Table 3-5 assume an operating temperature of 25°C. A full manufacturer’s data sheet provides additional specifications for device operation over the entire temperature range.

Most devices within a given logic family have the same electrical specifications for inputs and outputs, typically differing only in power consumption and propagation delay. Table 3-5 includes specifications for a 74x00 two-input NAND gate and a 74x138 3-to-8 decoder in the HC, HCT, VHC, and VHCT families. The ’00 NAND gate is included as the smallest logic-design building block in each family, while the ’138 is a “medium-scale” part containing the equivalent of about 15 NAND gates. (The ’138 spec is included to allow comparison with VHC (Very High-speed CMOS)
VHCT (Very High-speed CMOS, TTL compatible)
symmetric output drive
asymmetric output drive

The VHC and VHCT logic families are manufactured by several companies, including Motorola, Fairchild, and Toshiba. Compatible families with similar but not identical specifications are manufactured by Texas Instruments and Philips; they are called AHC and AHCT, where the “A” stands for “Advanced.”
the faster FCT family in Section 3.8.4; '00 gates are not manufactured in the FCT family.)

The first row of Table 3-5 specifies propagation delay. As discussed in Section 3.6.2, two numbers, \( t_{\text{pHL}} \) and \( t_{\text{plH}} \) may be used to specify delay; the number in the table is the worst-case of the two. Skipping ahead to Table 3-11 on page 163, you can see that HC and HCT are about the same speed as LS TTL, and that VHC and VHCT are almost as fast as ALS TTL. The propagation delay

<table>
<thead>
<tr>
<th>Description</th>
<th>Part</th>
<th>Symbol</th>
<th>Condition</th>
<th>HC</th>
<th>HCT</th>
<th>VHC</th>
<th>VHCT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Typical propagation delay (ns)</td>
<td>'00</td>
<td>( t_{\text{PD}} )</td>
<td>( V_{\text{in}} = 0 ) or ( V_{\text{CC}} )</td>
<td>9</td>
<td>10</td>
<td>5.2</td>
<td>5.5</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( V_{\text{in}} = 0 ) or ( V_{\text{CC}} )</td>
<td>18</td>
<td>20</td>
<td>7.2</td>
<td>8.1</td>
</tr>
<tr>
<td>Quiescent power-supply current (( \mu )A)</td>
<td>'00</td>
<td>( I_{\text{CC}} )</td>
<td>( V_{\text{in}} = 0 ) or ( V_{\text{CC}} )</td>
<td>2.5</td>
<td>2.5</td>
<td>5.0</td>
<td>5.0</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( V_{\text{in}} = 0 ) or ( V_{\text{CC}} )</td>
<td>40</td>
<td>40</td>
<td>40</td>
<td>402</td>
</tr>
<tr>
<td>Quiescent power dissipation (mW)</td>
<td>'00</td>
<td></td>
<td>( V_{\text{in}} = 0 ) or ( V_{\text{CC}} )</td>
<td>0.0125</td>
<td>0.0125</td>
<td>0.025</td>
<td>0.025</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( V_{\text{in}} = 0 ) or ( V_{\text{CC}} )</td>
<td>0.2</td>
<td>0.2</td>
<td>0.2</td>
<td>0.2</td>
</tr>
<tr>
<td>Power dissipation capacitance (pF)</td>
<td>'00</td>
<td>( C_{\text{PD}} )</td>
<td></td>
<td>22</td>
<td>15</td>
<td>19</td>
<td>17</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td>( C_{\text{PD}} )</td>
<td></td>
<td>55</td>
<td>51</td>
<td>34</td>
<td>49</td>
</tr>
<tr>
<td>Dynamic power dissipation (mW/( \text{MHz} ))</td>
<td>'00</td>
<td></td>
<td>( f = 100 \text{ kHz} )</td>
<td>0.55</td>
<td>0.38</td>
<td>0.48</td>
<td>0.43</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( f = 1 \text{ MHz} )</td>
<td>1.38</td>
<td>1.28</td>
<td>0.85</td>
<td>1.23</td>
</tr>
<tr>
<td>Total power dissipation (mW)</td>
<td>'00</td>
<td></td>
<td>( f = 100 \text{ kHz} )</td>
<td>0.068</td>
<td>0.050</td>
<td>0.073</td>
<td>0.068</td>
</tr>
<tr>
<td></td>
<td>'00</td>
<td></td>
<td>( f = 1 \text{ MHz} )</td>
<td>0.56</td>
<td>0.39</td>
<td>0.50</td>
<td>0.45</td>
</tr>
<tr>
<td></td>
<td>'00</td>
<td></td>
<td>( f = 10 \text{ MHz} )</td>
<td>5.5</td>
<td>3.8</td>
<td>4.8</td>
<td>4.3</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( f = 100 \text{ kHz} )</td>
<td>0.338</td>
<td>0.328</td>
<td>0.285</td>
<td>0.323</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( f = 1 \text{ MHz} )</td>
<td>1.58</td>
<td>1.48</td>
<td>1.05</td>
<td>1.43</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( f = 10 \text{ MHz} )</td>
<td>14.0</td>
<td>13.0</td>
<td>8.7</td>
<td>12.5</td>
</tr>
<tr>
<td>Speed-power product (pJ)</td>
<td>'00</td>
<td></td>
<td>( f = 100 \text{ kHz} )</td>
<td>0.61</td>
<td>0.50</td>
<td>0.38</td>
<td>0.37</td>
</tr>
<tr>
<td></td>
<td>'00</td>
<td></td>
<td>( f = 1 \text{ MHz} )</td>
<td>5.1</td>
<td>3.9</td>
<td>2.6</td>
<td>2.5</td>
</tr>
<tr>
<td></td>
<td>'00</td>
<td></td>
<td>( f = 10 \text{ MHz} )</td>
<td>50</td>
<td>38</td>
<td>25</td>
<td>24</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( f = 100 \text{ kHz} )</td>
<td>6.08</td>
<td>6.55</td>
<td>2.05</td>
<td>2.61</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( f = 1 \text{ MHz} )</td>
<td>28.4</td>
<td>29.5</td>
<td>7.56</td>
<td>11.5</td>
</tr>
<tr>
<td></td>
<td>'138</td>
<td></td>
<td>( f = 10 \text{ MHz} )</td>
<td>251</td>
<td>259</td>
<td>63</td>
<td>101</td>
</tr>
</tbody>
</table>

The “x” in the notation “74x00” takes the place of a family designator such as HC, HCT, VHC, VHCT, FCT, LS, ALS, AS, or F. We may also refer to such a generic part simply as a “‘00” and leave off the “74x.”
DO NOT COPY

QUIETLY GETTING MORE DISS'ED

HCT and VHCT circuits can also be driven by TTL devices, which may produce HIGH output levels as low as 2.4 V. As we explained in Section 3.5.3, a CMOS output may draw additional current from the power supply if any of the inputs are nonideal. In the case of an HCT or VHCT inverter with a HIGH input of 2.4 V, the bottom, n-channel output transistor is fully “on.” However, the top, p-channel transistor is also partially “on.” This allows the additional quiescent current flow, specified as \( \Delta I_{CC} \) or \( I_{CCT} \) in the data sheet, which can be as much as 2–3 mA per nonideal input in HCT and VHCT devices.

for the ’138 is somewhat longer than for the ’00, since signals must travel through three or four levels of gates internally.

The second and third rows of the table show that the quiescent power dissipation of these CMOS devices is practically nil, well under a milliwatt (mW) if the inputs have CMOS levels—0 V for LOW and \( V_{CC} \) for HIGH. (Note that in the table, the quiescent power dissipation numbers given for the ’00 are per gate, while for the ’138 they apply to the entire MSI device.)

As we discussed in Section 3.6.3, the dynamic power dissipation of a CMOS gate depends on the voltage swing of the output (usually \( V_{CC} \)), the output transition frequency \( (f) \), and the capacitance that is being charged and discharged on transitions, according to the formula

\[
P_D = (C_L + C_{PD}) \cdot V_{DD}^2 \cdot f
\]

Here, \( C_{PD} \) is the power dissipation capacitance of the device and \( C_L \) is the capacitance of the load attached to the CMOS output in a given application. The table lists both \( C_{PD} \) and an equivalent dynamic power dissipation factor in units of milliwatts per megahertz, assuming that \( C_L = 0 \). Using this factor, the total power dissipation is computed at various frequencies as the sum of the dynamic power dissipation at that frequency and the quiescent power dissipation.

Shown next in the table, the speed-power product is simply the product of the propagation delay and power consumption of a typical gate; the result is measured in picojoules (pJ). Recall from physics that the joule is a unit of energy, so the speed-power product measures a sort of efficiency—how much energy a logic gate uses to switch its output. In this day and age, it’s obvious that the lower the energy usage, the better.

SAVING ENERGY

There are practical as well as geopolitical reasons for saving energy in digital systems. Lower energy consumption means lower cost of power supplies and cooling systems. Also, a digital system’s reliability is improved more by running it cooler than by any other single reliability improvement strategy.
Table 3-6 gives the input specs of typical CMOS devices in each of the families. Some of the specs assume that the 5-V supply has a ±10% margin; that is, $V_{CC}$ can be anywhere between 4.5 and 5.5 V. These parameters were discussed in previous sections, but for reference purposes their meanings are summarized here:

- $I_{\text{Imax}}$: The maximum input current for any value of input voltage. This spec states that the current flowing into or out of a CMOS input is 1 μA or less for any value of input voltage. In other words, CMOS inputs create almost no DC load on the circuits that drive them.

- $C_{\text{INmax}}$: The maximum capacitance of an input. This number can be used when figuring the AC load on an output that drives this and other inputs. Most manufacturers also specify a lower, typical input capacitance of about 5 pF, which gives a good estimate of AC load if you’re not unlucky.

- $V_{\text{ILmax}}$: The maximum voltage that an input is guaranteed to recognize as LOW.

Note that the values are different for HC/VHC versus HCT/VHCT. The “CMOS” value, 1.35 V, is 30% of the minimum power-supply voltage, while the “TTL” value is 0.8 V for compatibility with TTL families.

### CMOS VS. TTL POWER DISSIPATION

At high transition frequencies ($f$), CMOS families actually use more power than TTL. For example, compare HCT CMOS in Table 3-5 at $f = 10$ MHz with LS TTL in Table 3-11; a CMOS gate uses three times as much power as a TTL gate at this frequency. Both HCT and LS may be used in systems with maximum “clock” frequencies of up to about 20 MHz, so you might think that CMOS is not so good for high-speed systems. However, the transition frequencies of most outputs in typical systems are much less than the maximum frequency present in the system (e.g., see Exercise 3.76). Thus, typical CMOS systems have a lower total power dissipation than they would have if they were built with TTL.
The minimum voltage that an input is guaranteed to recognize as HIGH, the “CMOS” value, 3.85 V, is 70% of the maximum power-supply voltage, while the “TTL” value is 2.0 V for compatibility with TTL families. (Unlike CMOS levels, TTL input levels are not symmetric with respect to the power-supply rails.)

The specifications for TTL-compatible CMOS outputs usually have two sets of output parameters; one set or the other is used depending on how an output is loaded. A CMOS load is one that requires the output to sink and source very little DC current, 20 µA for HC/HCT and 50 µA for VHC/VHCT. This is, of course, the case when the CMOS outputs drive only CMOS inputs. With CMOS loads, CMOS outputs maintain an output voltage within 0.1 V of the supply rails, 0 and $V_{CC}$. (A worst-case $V_{CC} = 4.5$ V is used for the table entries; hence, $V_{OHminC} = 4.4$ V.)

A TTL load can consume much more sink and source current, up to 4 mA from and HC/HCT output and 8 mA from a VHC/VHCT output. In this case, a higher voltage drop occurs across the “on” transistors in the output circuit, but the output voltage is still guaranteed to be within the normal range of TTL output levels.

Table 3-7 lists CMOS output specifications for both CMOS and TTL loads. These parameters have the following meanings:

$I_{OLmaxC}$ The maximum current that an output can supply in the LOW state while driving a CMOS load. Since this is a positive value, current flows into the output pin.

$I_{OLmaxT}$ The maximum current that an output can supply in the LOW state while driving a TTL load.

$V_{IHmin}$ The minimum voltage that an input is guaranteed to recognize as HIGH.
$V_{\text{OLmax}}$ The maximum voltage that a LOW output is guaranteed to produce while driving a CMOS load, that is, as long as $I_{\text{OLmax}}$ is not exceeded.

$V_{\text{OLmaxT}}$ The maximum voltage that a LOW output is guaranteed to produce while driving a TTL load, that is, as long as $I_{\text{OLmaxT}}$ is not exceeded.

$I_{\text{OHmax}}$ The maximum current that an output can supply in the HIGH state while driving a CMOS load. Since this is a negative value, positive current flows out of the output pin.

$I_{\text{OHmaxT}}$ The maximum current that an output can supply in the HIGH state while driving a TTL load.

$V_{\text{OHmin}}$ The minimum voltage that a HIGH output is guaranteed to produce while driving a CMOS load, that is, as long as $I_{\text{OHmax}}$ is not exceeded.

$V_{\text{OHminT}}$ The minimum voltage that a HIGH output is guaranteed to produce while driving a TTL load, that is, as long as $I_{\text{OHmaxT}}$ is not exceeded.

The voltage parameters above determine DC noise margins. The LOW-state DC noise margin is the difference between $V_{\text{OLmax}}$ and $V_{\text{ILmax}}$. This depends on the characteristics of both the driving output and the driven inputs. For example, the LOW-state DC noise margin of a HCT driving a few HCT inputs (a CMOS load) is $0.8 - 0.1 = 0.7$ V. With a TTL load, the noise margin for the HCT inputs drops to $0.8 - 0.33 = 0.47$ V. Similarly, the HIGH-state DC noise margin is the difference between $V_{\text{OHmin}}$ and $V_{\text{IHmin}}$. In general, when different families are interconnected, you have to compare the appropriate $V_{\text{OLmax}}$ and $V_{\text{OHmin}}$ of the driving gate with $V_{\text{ILmax}}$ and $V_{\text{IHmin}}$ of all the driven gates to determine the worst-case noise margins.

The $I_{\text{OLmax}}$ and $I_{\text{OHmax}}$ parameters in the table determine fanout capability, and are especially important when an output drives inputs in one or more different families. Two calculations must be performed to determine whether an output is operating within its rated fanout capability:

**HIGH-state fanout** The $I_{\text{Hmax}}$ values for all of the driven inputs are added. The sum must be less than $I_{\text{OHmax}}$ of the driving output.

**LOW-state fanout** The $I_{\text{ILmax}}$ values for all of the driven inputs are added. The sum must be less than $I_{\text{OLmax}}$ of the driving output

Note that the input and output characteristics of specific components may vary from the representative values given in Table 3-7, so you must always consult the manufacturers’ data sheets when analyzing a real design.

**3.8.4 FCT and FCT-T**

In the early 1990s, yet another CMOS family was launched. The key benefit of the FCT (Fast CMOS, TTL compatible) family was its ability to meet or exceed the speed and the output drive capability of the best TTL families while reducing power consumption and maintaining full compatibility with TTL.
The original FCT family had the drawback of producing a full 5-V CMOS $V_{OH}$, creating enormous $CV^2f$ power dissipation and circuit noise as its outputs swung from 0 V to almost 5 V in high-speed (25 MHz+) applications. A variation of the family, FCT-T (Fast CMOS, TTL compatible with TTL $V_{OH}$), was quickly introduced with circuit innovations to reduce the HIGH-level output voltage, thereby reducing both power consumption and switching noise while maintaining the same high operating speed as the original FCT. A suffix of “T” is used on part numbers to denote the FCT-T output structure, for example, 74FCT138T versus 74FCT138.

The FCT-T family remains very popular today. A key application of FCT-T is driving buses and other heavy loads. Compared with other CMOS families, it can source or sink gobs of current, up to 64 mA in the LOW state.

**3.8.5 FCT-T Electrical Characteristics**

Electrical characteristics of the 5-V FCT-T family are summarized in Table 3-8. The family is specifically designed to be intermixed with TTL devices, so its operation is only specified with a nominal 5-V supply and TTL logic levels. Some manufacturers are beginning to sell parts with similar capabilities using a 3.3-V supply, and using the FCT designation. However, they are different devices with different part numbers.

Individual logic gates are not manufactured in the FCT family. Perhaps the simplest FCT logic element is a 74FCT138T decoder, which has six inputs, eight outputs, and contains the equivalent of about a dozen 4-input gates internally. (This function is described later, in Section 5.4.4.) Comparing its propagation delay and power consumption in Table 3-8 with the corresponding HCT and VHCT numbers in Table 3-5 on page 134, you can see that the FCT-T family is superior in both speed and power dissipation. When comparing, note that FCT-T manufacturers specify only maximum, not typical propagation delays.

Unlike other CMOS families, FCT-T does not have a $C_{PD}$ specification. Instead, it has an $I_{CCD}$ specification:

$I_{CCD}$ Dynamic power supply current, in units of mA/MHz. This is the amount of additional power supply current that flows when one input is changing at the rate of 1 MHz.

**EXTREME SWITCHING**

Device outputs in the FCT and FCT-T families have very low impedance and as a consequence extremely fast rise and fall times. In fact, they are so fast that they are often a major source of “analog” problems, including switching noise and “ground bounce,” so extra care must be taken in the analog and physical design of printed-circuit boards using these and other extremely high-speed parts. To reduce the effects of transmission-line reflections (Section 12.4.3), another high-speed design worry, some FCT-T outputs have built-in 25-Ω series resistors.
The $I_{CCD}$ specification gives the same information as $C_{PD}$, but in a different way. The circuit’s internal power dissipation due to transitions at a given frequency $f$ can be calculated by the formula

$$P_T = V_{CC} \cdot I_{CCD} \cdot f$$

Thus, $I_{CCD}/V_{CC}$ is algebraically equivalent to the $C_{PD}$ specification of other CMOS families (see Exercise 3.83). FCT-T also has a $\Delta I_{CC}$ specification for the extra quiescent current that is consumed with nonideal HIGH inputs (see box at the top of page 135).

<table>
<thead>
<tr>
<th>Description</th>
<th>Symbol</th>
<th>Condition</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum propagation delay (ns)</td>
<td>$t_{PD}$</td>
<td></td>
<td>5.8</td>
</tr>
<tr>
<td>Quiescent power-supply current (µA)</td>
<td>$I_{CC}$</td>
<td>$V_{in} = 0$ or $V_{CC}$</td>
<td>200</td>
</tr>
<tr>
<td>Quiescent power dissipation (mW)</td>
<td>$I_{CCD}$</td>
<td>$V_{in} = 0$ or $V_{CC}$</td>
<td>1.0</td>
</tr>
<tr>
<td>Dynamic power supply current (mA/MHz)</td>
<td></td>
<td>Outputs open, one input changing</td>
<td>0.12</td>
</tr>
<tr>
<td>Quiescent power supply current per TTL input (mA)</td>
<td>$\Delta I_{CC}$</td>
<td>$V_{in} = 3.4$ V</td>
<td>2.0</td>
</tr>
<tr>
<td>Total power dissipation (mW)</td>
<td></td>
<td>$f = 100$ kHz</td>
<td>0.60</td>
</tr>
<tr>
<td>Speed-power product (pJ)</td>
<td></td>
<td>$f = 1$ MHz</td>
<td>1.06</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f = 10$ MHz</td>
<td>1.6</td>
</tr>
<tr>
<td>Input leakage current (µA)</td>
<td>$I_{I_{max}}$</td>
<td>$V_{in} = \text{any}$</td>
<td>±5</td>
</tr>
<tr>
<td>Typical input capacitance (pF)</td>
<td>$C_{D_{typ}}$</td>
<td></td>
<td>5.0</td>
</tr>
<tr>
<td>LOW-level input voltage (V)</td>
<td>$V_{IL_{max}}$</td>
<td></td>
<td>0.8</td>
</tr>
<tr>
<td>HIGH-level input voltage (V)</td>
<td>$V_{IH_{min}}$</td>
<td></td>
<td>2.0</td>
</tr>
<tr>
<td>LOW-level output current (mA)</td>
<td>$I_{OL_{max}}$</td>
<td></td>
<td>64</td>
</tr>
<tr>
<td>LOW-level output voltage (V)</td>
<td>$V_{OL_{max}}$</td>
<td>$I_{out} \leq I_{OL_{max}}$</td>
<td>0.55</td>
</tr>
<tr>
<td>HIGH-level output current (mA)</td>
<td>$I_{OH_{max}}$</td>
<td></td>
<td>−15</td>
</tr>
<tr>
<td>HIGH-level output voltage (V)</td>
<td>$V_{OH_{min}}$</td>
<td>$</td>
<td>I_{out}</td>
</tr>
<tr>
<td></td>
<td>$V_{OH_{typ}}$</td>
<td>$</td>
<td>I_{out}</td>
</tr>
</tbody>
</table>
3.9 Bipolar Logic

Bipolar logic families use semiconductor diodes and bipolar junction transistors as the basic building blocks of logic circuits. The simplest bipolar logic elements use diodes and resistors to perform logic operations; this is called diode logic. Most TTL logic gates use diode logic internally and boost their output drive capability using transistor circuits. Some TTL gates use parallel configurations of transistors to perform logic functions. ECL gates, described in Section 3.14, use transistors as current switches to achieve very high speed.

This section covers the basic operation of bipolar logic circuits made from diodes and transistors, and the next section covers TTL circuits in detail. Although TTL is the most commonly used bipolar logic family, it has been largely supplanted by the CMOS families that we studied in previous sections. Still, it is useful to study basic TTL operation for the occasional application that requires TTL/CMOS interfacing, discussed in Section 3.12. Also, an understanding of TTL may give you insight into the fortuitous similarity of logic levels that allowed the industry to migrate smoothly from TTL to 5-V CMOS logic, and now to lower-voltage, higher-performance 3.3-V CMOS logic, as described in Section 3.13. If you’re not interested in all the gory details of TTL, you can skip to Section 3.11 for an overview of TTL families.

3.9.1 Diodes

A semiconductor diode is fabricated from two types of semiconductor material, called p-type and n-type, that are brought into contact with each other as shown in Figure 3-61(a). This is basically the same material that is used in p-channel and n-channel MOS transistors. The point of contact between the p and n materials is called a pn junction. (Actually, a diode is normally fabricated from a single monolithic crystal of semiconductor material in which the two halves are “doped” with different impurities to give them p-type and n-type properties.)

The physical properties of a pn junction are such that positive current can easily flow from the p-type material to the n-type. Thus, if we build the circuit shown in Figure 3-61(b), the pn junction acts almost like a short circuit. However, the physical properties also make it very difficult for positive current to

![Figure 3-61](image-url)
flow in the opposite direction, from \( n \) to \( p \). Thus, in the circuit of Figure 3-61(c), the \( pn \) junction behaves almost like an open circuit. This is called **diode action**.

Although it’s possible to build vacuum tubes and other devices that exhibit diode action, modern systems use \( pn \) junctions—semiconductor diodes—which we’ll henceforth call simply **diodes**. Figure 3-62(a) shows the schematic symbol for a diode. As we’ve shown, in normal operation significant amounts of current can flow only in the direction indicated by the two arrows, from anode to cathode. In effect, the diode acts like a short circuit as long as the voltage across the anode-to-cathode junction is nonnegative. If the anode-to-cathode voltage is negative, the diode acts like an open circuit and no current flows.

The transfer characteristic of an ideal diode shown in Figure 3-62(b) further illustrates this principle. If the anode-to-cathode voltage, \( V \), is negative, the diode is said to be **reverse biased** and the current \( I \) through the diode is zero. If \( V \) is nonnegative, the diode is said to be **forward biased** and \( I \) can be an arbitrarily large positive value. In fact, \( V \) can never get larger than zero, because an ideal diode acts like a zero-resistance short circuit when forward biased.

A nonideal, real diode has a resistance that is less than infinity when reverse biased, and greater than zero when forward biased, so the transfer characteristic looks like Figure 3-62(c). When forward biased, the diode acts like a

---

**Figure 3-62** Diodes: (a) symbol; (b) transfer characteristic of an ideal diode; (c) transfer characteristic of a real diode.
small nonlinear resistance; its voltage drop increases as current increases, but not strictly proportionally. When the diode is reverse biased, a small amount of negative \textit{leakage current} flows. If the voltage is made too negative, the diode \textit{breaks down}, and large amounts of negative current can flow; in most applications, this type of operation is avoided.

A real diode can be modeled very simply as shown in Figure 3-63(a) and (b). When the diode is reverse biased, it acts like an open circuit; we ignore leakage current. When the diode is forward biased, it acts like a small resistance, \( R_f \), in series with \( V_d \), a small voltage source. \( R_f \) is called the \textit{forward resistance} of the diode, and \( V_d \) is called a \textit{diode-drop}.

Careful choice of values for \( R_f \) and \( V_d \) yields a reasonable piecewise-linear approximation to the real diode transfer characteristic, as in Figure 3-63(c). In a typical small-signal diode such as a 1N914, the forward resistance \( R_f \) is about 25 \( \Omega \) and the diode-drop \( V_d \) is about 0.6 V.

In order to get a feel for diodes, you should remember that a real diode does not actually contain the 0.6-V source that appears in the model. It’s just that, due to the nonlinearity of the real diode’s transfer characteristic, significant amounts of current do not begin to flow until the diode’s forward voltage \( V \) has reached about 0.6 V. Also note that in typical applications, the 25-\( \Omega \) forward resistance of the diode is small compared to other resistances in the circuit, so that very little additional voltage drop occurs across the forward-biased diode once \( V \) has reached 0.6 V. Thus, for practical purposes, a forward-biased diode may be considered to have a fixed drop of 0.6 V or so.

\textbf{ZENER DIODES} \textit{Zener diodes} take advantage of diode breakdown, in particular the steepness of the \( V-I \) slope in the breakdown region. A Zener diode can function as a voltage regulator when used with a resistor to limit the breakdown current. A wide variety of Zeners with different breakdown voltages are produced for voltage-regulator applications.
3.9.2 Diode Logic

Diode action can be exploited to perform logical operations. Consider a logic system with a 5-V power supply and the characteristics shown in Table 3-9. Within the 5-volt range, signal voltages are partitioned into two ranges, LOW and HIGH, with a 1-volt noise margin between. A voltage in the LOW range is considered to be a logic 0, and a voltage in the HIGH range is a logic 1.

With these definitions, a diode AND gate can be constructed as shown in Figure 3-64(a). In this circuit, suppose that both inputs X and Y are connected to HIGH voltage sources, say 4 V, so that VX and VY are both 4 V as in (b). Then both diodes are forward biased, and the output voltage VZ is one diode-drop above 4 V, or about 4.6 V. A small amount of current, determined by the value of R, flows from the 5-V supply through the two diodes and into the 4-V sources. The colored arrows in the figure show the path of this current flow.

Table 3-9

<table>
<thead>
<tr>
<th>Signal Level</th>
<th>Designation</th>
<th>Binary Logic Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0–2 volts</td>
<td>LOW</td>
<td>0</td>
</tr>
<tr>
<td>2–3 volts</td>
<td>noise margin</td>
<td>undefined</td>
</tr>
<tr>
<td>3–5 volts</td>
<td>HIGH</td>
<td>1</td>
</tr>
</tbody>
</table>

Figure 3-64
Diode AND gate:
(a) electrical circuit; (b) both inputs HIGH; (c) one input HIGH, one LOW; (d) function table; (e) truth table.

Copyright © 1999 by John F. Wakerly  Copying Prohibited
Now suppose that $V_X$ drops to 1 V as in Figure 3-64(c). In the diode AND gate, the output voltage equals the lower of the two input voltages plus a diode-drop. Thus, $V_Z$ drops to 1.6 V, and diode $D_2$ is reverse biased (the anode is at 1.6 V and the cathode is still at 4 V). The single LOW input “pulls down” the output of the diode AND gate to a LOW value. Obviously, two LOW inputs create a LOW output as well. This functional operation is summarized in (d) and is repeated in terms of binary logic values in (e); clearly, this is an AND gate.

Figure 3-65(a) shows a logic circuit with two AND gates connected together; Figure 3-65(b) shows the equivalent electrical circuit with a particular set of input values. This example shows the necessity of diodes in the AND circuit: $D_3$ allows the output $Z$ of the first AND gate to remain HIGH while the output $C$ of the second AND gate is being pulled LOW by input $B$ through $D_4$.

When diode logic gates are cascaded as in Figure 3-65, the voltage levels of the logic signals move away from the power-supply rails and towards the undefined region. Thus, in practice, a diode AND gate normally must be followed by a transistor amplifier to restore the logic levels; this is the scheme used in TTL NAND gates, described in Section 3.10.1. However, logic designers are occasionally tempted to use discrete diodes to perform logic under special circumstances; for example, see Exercise 3.94.

### 3.9.3 Bipolar Junction Transistors

A bipolar junction transistor is a three-terminal device that, in most logic circuits, acts like a current-controlled switch. If we put a small current into one of the terminals, called the **base**, then the switch is “on”—current may flow between the other two terminals, called the **emitter** and the **collector**. If no current is put into the base, then the switch is “off”—no current flows between the emitter and the collector.
To study the operation of a transistor, we first consider the operation of a pair of diodes connected as shown in Figure 3-66(a). In this circuit, current can flow from node B to node C or node E, when the appropriate diode is forward biased. However, no current can flow from C to E, or vice versa, since for any choice of voltages on nodes B, C, and E, one or both diodes will be reverse biased. The pn junctions of the two diodes in this circuit are shown in (b).

Now suppose that we fabricate the back-to-back diodes so that they share a common p-type region, as shown in Figure 3-66(c). The resulting structure is called an npn transistor and has an amazing property. (At least, the physicists working on transistors back in the 1950s thought it was amazing!) If we put current across the base-to-emitter pn junction, then current is also enabled to flow across the collector-to-base np junction (which is normally impossible) and from there to the emitter.

The circuit symbol for the npn transistor is shown in Figure 3-66(d). Notice that the symbol contains a subtle arrow in the direction of positive current flow. This also reminds us that the base-to-emitter junction is a pn junction, the same as a diode whose symbol has an arrow pointing in the same direction.

It is also possible to fabricate a pnp transistor, as shown in Figure 3-67. However, pnp transistors are seldom used in digital circuits, so we won’t discuss them any further.

The current $I_e$ flowing out of the emitter of an npn transistor is the sum of the currents $I_b$ and $I_c$ flowing into the base and the collector. A transistor is often used as a signal amplifier, because over a certain operating range (the active region) the collector current is equal to a fixed constant times the base current ($I_c = \beta \cdot I_b$). However, in digital circuits, we normally use a transistor as a simple switch that’s always fully “on” or fully “off,” as explained next.

Figure 3-68 shows the common-emitter configuration of an npn transistor, which is most often used in digital switching applications. This configuration
uses two discrete resistors, $R1$ and $R2$, in addition to a single $nnp$ transistor. In this circuit, if $V_{IN}$ is 0 or negative, then the base-to-emitter diode junction is reverse biased, and no base current ($I_b$) can flow. If no base current flows, then no collector current ($I_c$) can flow, and the transistor is said to be cut off ($OFF$).

Since the base-to-emitter junction is a real diode, as opposed to an ideal one, $V_{IN}$ must reach at least $+0.6$ V (one diode-drop) before any base current can flow. Once this happens, Ohm’s law tells us that

$$I_b = \frac{(V_{IN} - 0.6)}{R1}$$

(We ignore the forward resistance $R_f$ of the forward-biased base-to-emitter junction, which is usually small compared to the base resistor $R1$.) When base current flows, then collector current can flow in an amount proportional to $I_b$, that is,

$$I_c = \beta \cdot I_b$$

The constant of proportionality, $\beta$, is called the gain of the transistor, and is in the range of 10 to 100 for typical transistors.

Figure 3-67
A $pnp$ transistor:
(a) structure; (b) symbol.

cut off ($OFF$)
Although the base current $I_b$ controls the collector current flow $I_c$, it also indirectly controls the voltage $V_{CE}$ across the collector-to-emitter junction, since $V_{CE}$ is just the supply voltage $V_{CC}$ minus the voltage drop across resistor $R2$:

$$V_{CE} = V_{CC} - I_c \cdot R2$$

$$= V_{CC} - \beta \cdot I_b \cdot R2$$

$$= V_{CC} - (V_{IN} - 0.6) \cdot R2 / R1$$

However, in an ideal transistor $V_{CE}$ can never be less than zero (the transistor cannot just create a negative potential), and in a real transistor $V_{CE}$ can never be less than $V_{CE(sat)}$, a transistor parameter that is typically about 0.2 V.

If the values of $V_{IN}$, $\beta$, $R1$, and $R2$ are such that the above equation predicts a value of $V_{CE}$ that is less than $V_{CE(sat)}$, then the transistor cannot be operating in the active region and the equation does not apply. Instead, the transistor is operating in the saturation region, and is said to be saturated (ON). No matter how much current $I_b$ we put into the base, $V_{CE}$ cannot drop below $V_{CE(sat)}$, and the collector current $I_c$ is determined mainly by the load resistor $R2$:

$$I_c = (V_{CC} - V_{CE(sat)}) / (R2 + R_{CE(sat)})$$

Here, $R_{CE(sat)}$ is the saturation resistance of the transistor. Typically, $R_{CE(sat)}$ is 50 $\Omega$ or less and is insignificant compared with $R2$.

Computer scientists might like to imagine an npn transistor as a device that continuously looks at its environment and executes the program in Table 3-10.

### 3.9.4 Transistor Logic Inverter

Figure 3-69 shows that we can make a logic inverter from an npn transistor in the common-emitter configuration. When the input voltage is LOW, the output voltage is HIGH, and vice versa.

In digital switching applications, bipolar transistors are often operated so they are always either cut off or saturated. That is, digital circuits such as the
Table 3-10 A C program that simulates the function of an npn transistor in the common-emitter configuration.

```c
/* Transistor parameters */
#define DIODEDROP 0.6 /* volts */
#define BETA 10;
#define VCE_SAT 0.2   /* volts */
#define RCE_SAT 50    /* ohms */

main()
{
    float Vcc, Vin, R1, R2; /* circuit parameters */
    float Ib, Ic, Vce;       /* circuit conditions */
    if (Vin < DIODEDROP) {   /* cut off */
        Ib = 0.0;
        Ic = 0.0;
        Vce = Vcc;
    }
    else {                   /* active or saturated */
        Ib = (Vin - DIODEDROP) / R1;
        if ((Vcc - ((BETA * Ib) * R2)) > VCE_SAT) { /* active */
            Ic = BETA * Ib;
            Vce = Vcc - (Ic * R2);
        }
        else { /* saturated */
            Vce = VCE_SAT;
            Ic = (Vcc - Vce) / (R2 + RCE_SAT);
        }
    }
}
```

Figure 3-70 Normal states of an npn transistor in a digital switching circuit:
(a) transistor symbol and currents; (b) equivalent circuit for a cut-off (OFF) transistor; (c) equivalent circuit for a saturated (ON) transistor.

(a) 
(b) 
(c)
inverter in Figure 3-69 are designed so that their transistors are always (well, almost always) in one of the states depicted in Figure 3-70. When the input voltage $V_{IN}$ is LOW, it is low enough that $I_b$ is zero and the transistor is cut off; the collector-emitter junction looks like an open circuit. When $V_{IN}$ is HIGH, it is high enough (and $R_1$ is low enough and $\beta$ is high enough) that the transistor will be saturated for any reasonable value of $R_2$; the collector-emitter junction looks almost like a short circuit. Input voltages in the undefined region between LOW and HIGH are not allowed, except during transitions. This undefined region corresponds to the noise margin that we discussed in conjunction with Table 3-1.

Another way to visualize the operation of a transistor inverter is shown in Figure 3-71. When $V_{IN}$ is HIGH, the transistor switch is closed, and the output terminal is connected to ground, definitely a LOW voltage. When $V_{IN}$ is LOW, the transistor switch is open and the output terminal is pulled to +5 V through a resistor; the output voltage is HIGH unless the output terminal is too heavily loaded (i.e., improperly connected through a low impedance to ground).

### 3.9.5 Schottky Transistors

When the input of a saturated transistor is changed, the output does not change immediately; it takes extra time, called storage time, to come out of saturation. In fact, storage time accounts for a significant portion of the propagation delay in the original TTL logic family.

Storage time can be eliminated and propagation delay can be reduced by ensuring that transistors do not saturate in normal operation. Contemporary TTL logic families do this by placing a Schottky diode between the base and collector of each transistor that might saturate, as shown in Figure 3-72. The resulting transistors, which do not saturate, are called Schottky-clamped transistors or Schottky transistors for short.
When forward biased, a Schottky diode’s voltage drop is much less than a standard diode’s, 0.25 V vs. 0.6 V. In a standard saturated transistor, the base-to-collector voltage is 0.4 V, as shown in Figure 3-73(a). In a Schottky transistor, the Schottky diode shunts current from the base into the collector before the transistor goes into saturation, as shown in (b). Figure 3-74 is the circuit diagram of a simple inverter using a Schottky transistor.
3.10 Transistor-Transistor Logic

The most commonly used bipolar logic family is transistor-transistor logic. Actually, there are many different TTL families, with a range of speed, power consumption, and other characteristics. The circuit examples in this section are based on a representative TTL family, Low-power Schottky (LS or LS-TTL).

TTL families use basically the same logic levels as the TTL-compatible CMOS families in previous sections. We’ll use the following definitions of LOW and HIGH in our discussions of TTL circuit behavior:

- **LOW**: 0–0.8 volts.
- **HIGH**: 2.0–5.0 volts.

3.10.1 Basic TTL NAND Gate

The circuit diagram for a two-input LS-TTL NAND gate, part number 74LS00, is shown in Figure 3-75. The NAND function is obtained by combining a diode AND gate with an inverting buffer amplifier. The circuit’s operation is best understood by dividing it into the three parts that are shown in the figure and discussed in the next three paragraphs:

- Diode AND gate and input protection.
- Phase splitter.
- Output stage.

Diodes $D1_X$ and $D1_Y$ and resistor $R1$ in Figure 3-75 form a diode AND gate, as in Section 3.9.2. Clamp diodes $D2_X$ and $D2_Y$ do nothing in normal operation, but limit undesirable negative excursions on the inputs to a single diode drop. Such negative excursions may occur on HIGH-to-LOW input transitions as a result of transmission-line effects, discussed in Section 12.4.

Transistor $Q2$ and the surrounding resistors form a phase splitter that controls the output stage. Depending on whether the diode AND gate produces a “low” or a “high” voltage at $V_A$, $Q2$ is either cut off or turned on.

**WHERE IN THE WORLD IS Q1?**

Notice that there is no transistor $Q1$ in Figure 3-75, but the other transistors are named in a way that’s traditional; some TTL devices do in fact have a transistor named $Q1$. Instead of diodes like $D1_X$ and $D1_Y$, these devices use a multiple-emitter transistor $Q1$ to perform logic. This transistor has one emitter per logic input, as shown in the figure to the right. Pulling any one of the emitters LOW is sufficient to turn the transistor ON and thus pull $V_A$ LOW.

![](diagram.png)
The output stage has two transistors, $Q_4$ and $Q_5$, only one of which is on at any time. The TTL output stage is sometimes called a totem-pole or push-pull output. Similar to the $p$-channel and $n$-channel transistors in CMOS, $Q_4$ and $Q_5$ provide active pull-up and pull-down to the HIGH and LOW states, respectively.

The functional operation of the TTL NAND gate is summarized in Figure 3-76(a). The gate does indeed perform the NAND function, with the truth table and logic symbol shown in (b) and (c). TTL NAND gates can be designed with any desired number of inputs simply by changing the number of diodes in $Q_5$.

**Figure 3-75**
Circuit diagram of two-input LS-TTL NAND gate.

**Figure 3-76**
Functional operation of a TTL two-input NAND gate:
(a) function table;
(b) truth table;
(c) logic symbol.

<table>
<thead>
<tr>
<th>$X$</th>
<th>$Y$</th>
<th>$V_A$</th>
<th>$Q_2$</th>
<th>$Q_3$</th>
<th>$Q_4$</th>
<th>$Q_5$</th>
<th>$Q_6$</th>
<th>$Z$</th>
</tr>
</thead>
<tbody>
<tr>
<td>L</td>
<td>L</td>
<td>≤1.05</td>
<td>off</td>
<td>on</td>
<td>on</td>
<td>off</td>
<td>off</td>
<td>2.7</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>≤1.05</td>
<td>off</td>
<td>on</td>
<td>on</td>
<td>off</td>
<td>off</td>
<td>2.7</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>≤1.05</td>
<td>off</td>
<td>on</td>
<td>off</td>
<td>on</td>
<td>off</td>
<td>2.7</td>
</tr>
<tr>
<td>H</td>
<td>H</td>
<td>1.2</td>
<td>on</td>
<td>off</td>
<td>off</td>
<td>on</td>
<td>on</td>
<td>≤0.35</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>$X$</th>
<th>$Y$</th>
<th>$Z$</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
the diode AND gate in the figure. Commercially available TTL NAND gates have as many as 13 inputs. A TTL inverter is designed as a 1-input NAND gate, omitting diodes $D1Y$ and $D2Y$ in Figure 3-75.

Since the output transistors $Q4$ and $Q5$ are normally complementary—one ON and the other OFF—you might question the purpose of the 120 $\Omega$ resistor $R5$ in the output stage. A value of 0 $\Omega$ would give even better driving capability in the HIGH state. This is certainly true from a DC point of view. However, when the TTL output is changing from HIGH to LOW or vice versa, there is a short time when both transistors may be on. The purpose of $R5$ is to limit the amount of current that flows from VCC to ground during this time. Even with a 120 $\Omega$ resistor in the TTL output stage, higher-than-normal currents called current spikes flow when TTL outputs are switched. These are similar to the current spikes that occur when high-speed CMOS outputs switch.

So far we have shown the input signals to a TTL gate as ideal voltage sources. Figure 3-77 shows the situation when a TTL input is driven LOW by the output of another TTL gate. Transistor $Q5A$ in the driving gate is ON, and thereby provides a path to ground for the current flowing out of the diode $D1XB$ in the driven gate. When current flows into a TTL output in the LOW state, as in this case, the output is said to be \textit{sinking current}.

Figure 3-78 shows the same circuit with a HIGH output. In this case, $Q4A$ in the driving gate is turned on enough to supply the small amount of leakage current flowing through reverse-biased diodes $D1XB$ and $D2XB$ in the driven gate. When current flows out of a TTL output in the HIGH state, the output is said to be \textit{sourcing current}.

### 3.10.2 Logic Levels and Noise Margins
At the beginning of this section, we indicated that we would consider TTL signals between 0 and 0.8 V to be LOW, and signals between 2.0 and 5.0 V to be HIGH. Actually, we can be more precise by defining TTL input and output levels in the same way as we did for CMOS:

- $V_{OH_{\text{min}}}$: The minimum output voltage in the HIGH state, 2.7 V for most TTL families.
- $V_{IH_{\text{min}}}$: The minimum input voltage guaranteed to be recognized as a HIGH, 2.0 V for all TTL families.

Current spikes can show up as noise on the power-supply and ground connections in TTL and CMOS circuits, especially when multiple outputs are switched simultaneously. For this reason, reliable circuits require decoupling capacitors between $V_{CC}$ and ground, distributed throughout the circuit so that there is a capacitor within an inch or so of each chip. Decoupling capacitors supply the instantaneous current needed during transitions.
Figure 3-77  A TTL output driving a TTL input LOW.

Figure 3-78  A TTL output driving a TTL input HIGH.
Chapter 3 Digital Circuits

Figure 3-79  Noise margins for popular TTL logic families (74LS, 74S, 74ALS, 74AS, 74F).

$V_{CC} = 5\, \text{V}$

**High**

- $V_{OH_{min}} = 2.7\, \text{V}$
- $V_{IH_{min}} = 2.0\, \text{V}$

**Low**

- $V_{IL_{max}} = 0.8\, \text{V}$
- $V_{OL_{max}} = 0.5\, \text{V}$

**DC noise margin**

- **High-state**
- **Low-state**

**fanout**

As we defined it previously in Section 3.5.4, *fanout* is a measure of the number of gate inputs that are connected to (and driven by) a single gate output. As we showed in that section, the DC fanout of CMOS outputs driving CMOS inputs is virtually unlimited, because CMOS inputs require almost no current in either state, **HIGH** or **LOW**. This is not the case with TTL inputs. As a result, there are very definite limits on the fanout of TTL or CMOS outputs driving TTL inputs, as you’ll learn in the paragraphs that follow.

As in CMOS, the *current flow* in a TTL input or output lead is defined to be positive if the current actually flows into the lead, and negative if current flows out of the lead. As a result, when an output is connected to one or more inputs, the algebraic sum of all the input and output currents is 0.

The amount of current required by a TTL input depends on whether the input is **HIGH** or **LOW**, and is specified by two parameters:

- $I_{IL_{max}}$ The maximum current that an input requires to pull it **LOW**. Recall from the discussion of Figure 3-77 that positive current is actually flowing from $V_{CC}$, through $RIB$, through diode $D1XB$, out of the input lead, through the driving output transistor $Q5A$, and into ground.

Since current flows out of a **LOW** input in the **LOW** state, $I_{IL_{max}}$ has a negative value. Most LS-TTL inputs have $I_{IL_{max}} = -0.4\, \text{mA}$, which is sometimes called a **LOW-state unit load** for LS-TTL.
The maximum current that an input requires to pull it HIGH. As shown in Figure 3-78 on page 155, positive current flows from $V_{CC}$ through $R_{5A}$ and $Q_{4A}$ of the driving gate, and into the driven input, where it leaks to ground through reversed-biased diodes $D_{1XB}$ and $D_{2XB}$.

Since current flows into a TTL input in the HIGH state, $I_{IH_{\text{max}}}$ has a positive value. Most LS-TTL inputs have $I_{IH_{\text{max}}} = 20 \mu A$, which is sometimes called a HIGH-state unit load for LS-TTL.

Like CMOS outputs, TTL outputs can source or sink a certain amount of current depending on the state, HIGH or LOW:

- $I_{OL_{\text{max}}}$ The maximum current an output can sink in the LOW state while maintaining an output voltage no more than $V_{OL_{\text{max}}}$. Since current flows into the output, $I_{OL_{\text{max}}}$ has a positive value, 8 mA for most LS-TTL outputs.

- $I_{OH_{\text{max}}}$ The maximum current an output can source in the HIGH state while maintaining an output voltage no less than $V_{OH_{\text{min}}}$. Since current flows out of the output, $I_{OH_{\text{max}}}$ has a negative value, $-400 \mu A$ for most LS-TTL outputs.

Notice that the value of $I_{OL_{\text{max}}}$ for typical LS-TTL outputs is exactly 20 times the absolute value of $I_{IH_{\text{max}}}$. As a result, LS-TTL is said to have a LOW-state fanout of 20, because an output can drive up to 20 inputs in the LOW state. Similarly, the absolute value of $I_{OH_{\text{max}}}$ is exactly 20 times $I_{IH_{\text{max}}}$, so LS-TTL is said to have a HIGH-state fanout of 20 also. The overall fanout is the lesser of the LOW- and HIGH-state fanouts.

Loading a TTL output with more than its rated fanout has the same deleterious effects that were described for CMOS devices in Section 3.5.5 on page 106. That is, DC noise margins may be reduced or eliminated, transition times and delays may increase, and the device may overheat.

**TTL OUTPUT ASYMMETRY**

Although LS-TTL’s numerical fanouts for HIGH and LOW states are equal, LS-TTL and other TTL families have a definite asymmetry in current driving capability—an LS-TTL output can sink 8 mA in the LOW state, but can source only 400 $\mu A$ in the HIGH state.

This asymmetry is no problem when TTL outputs drive other TTL inputs, because it is matched by a corresponding asymmetry in TTL input current requirements ($I_{IL_{\text{max}}}$ is large, while $I_{IH_{\text{max}}}$ is small). However, it is a limitation when TTL is used to drive LEDs, relays, solenoids, or other devices requiring large amounts of current, often tens of milliamperes. Circuits using these devices must be designed so that current flows (and the driven device is “on”) when the TTL output is in the LOW state, and so little or no current flows in the HIGH state. Special TTL buffer/driver gates are made that can sink up to 60 mA in the LOW state, but that still have a rather puny current sourcing capability in the HIGH state (2.4 mA).
In general, two calculations must be carried out to confirm that an output is not being overloaded:

**HIGH state**  The \( I_{\text{Hmax}} \) values for all of the driven inputs are added. This sum must be less than or equal to the absolute value of \( I_{\text{OHmax}} \) for the driving output.

**LOW state**  The \( I_{\text{Lmax}} \) values for all of the driven inputs are added. The absolute value of this sum must be less than or equal to \( I_{\text{OLmax}} \) for the driving output.

For example, suppose you designed a system in which a certain LS-TTL output drives ten LS-TTL and three S-TTL gate inputs. In the **HIGH state**, a total of \( 10 \cdot 20 + 3 \cdot 50 \, \mu A = 350 \, \mu A \) is required. This is within an LS-TTL output’s **HIGH state** current-sourcing capability of 400 \( \mu A \). But in the **LOW state**, a total of \( 10 \cdot 0.4 + 3 \cdot 2.0 \, mA = 10.0 \, mA \) is required. This is more than an LS-TTL output’s **LOW state** current-sinking capability of 8 mA, so the output is overloaded.

### 3.10.4 Unused Inputs

Unused inputs of TTL gates can be handled in the same way as we described for CMOS gates in Section 3.5.6 on page 107. That is, unused inputs may be tied to used ones, or unused inputs may be pulled **HIGH** or **LOW** as is appropriate for the logic function.

The resistance value of a pull-up or pull-down resistor is more critical with TTL gates than CMOS gates, because TTL inputs draw significantly more current, especially in the **LOW state**. If the resistance is too large, the voltage drop across the resistor may result in a gate input voltage beyond the normal **LOW** or **HIGH** range.

For example, consider the pull-down resistor shown in Figure 3-80. The pull-down resistor must sink 0.4 mA of current from each of the unused LS-TTL inputs that it drives. Yet the voltage drop across the resistor must be no more than 0.5 V in order to have a **LOW input voltage** no worse than that produced by a normal gate output. If the resistor drives \( n \) LS-TTL inputs, then we must have

\[
 n \cdot 0.4 \, mA \cdot R_{\text{pd}} < 0.5 \, V
\]
FLOATING TTL INPUTS

Analysis of the TTL input structure shows that unused inputs left unconnected (or floating) behave as if they have a HIGH voltage applied—they are pulled HIGH by base resistor $R_1$ in Figure 3-75 on page 153. However, $R_1$’s pull-up is much weaker than that of a TTL output driving the input. As a result, a small amount of circuit noise, such as that produced by other gates when they switch, can make a floating input spuriously behave like it’s LOW. Therefore, for the sake of reliability, unused TTL inputs should be tied to a stable HIGH or LOW voltage source.

Thus, if the resistor must pull 10 LS-TTL inputs LOW, then we must have $R_{pd} < \frac{0.5}{10 \cdot 4 \cdot 10^{-5}}$, or $R_{pd} < 125 \, \Omega$.

Similarly, consider the pull-up resistor shown in Figure 3-81. It must source $20 \, \mu A$ of current to each unused input while producing a HIGH voltage no worse than that produced by a normal gate output, 2.7 V. Therefore, the voltage drop across the resistor must be no more than 2.3 V; if $n$ LS-TTL input are driven, we must have

$$n \cdot 20 \, \mu A \cdot R_{pu} < 2.3 \, V$$

Thus, if 10 LS-TTL inputs are pulled up, then $R_{pu} < \frac{2.3}{10 \cdot 20 \cdot 10^{-6}}$, or $R_{pu} < 11.5 \, K\Omega$.
3.10.5 Additional TTL Gate Types

Although the NAND gate is the “workhorse” of the TTL family, other types of gates can be built with the same general circuit structure.

The circuit diagram for an LS-TTL NOR gate is shown in Figure 3-82. If either input X or Y is HIGH, the corresponding phase-splitter transistor $Q_{2X}$ or $Q_{2Y}$ is turned on, which turns off $Q_3$ and $Q_4$ while turning on $Q_5$ and $Q_6$, and the output is LOW. If both inputs are LOW, then both phase-splitter transistors are off, and the output is forced HIGH. This functional operation is summarized in Figure 3-83.

The LS-TTL NOR gate’s input circuits, phase splitter, and output stage are almost identical to those of an LS-TTL NAND gate. The difference is that an LS-TTL NAND gate uses diodes to perform the AND function, while an LS-TTL NOR gate uses parallel transistors in the phase splitter to perform the OR function.

The speed, input, and output characteristics of a TTL NOR gate are comparable to those of a TTL NAND. However, an $n$-input NOR gate uses more transistors and resistors and is thus more expensive in silicon area than an $n$-input NAND. Also, internal leakage current limits the number of $Q_2$ transistors that can be placed in parallel, so NOR gates have poor fan-in. (The largest discrete TTL NOR gate has only 5 inputs, compared with a 13-input NAND.) As a result, NOR gates are less commonly used than NAND gates in TTL designs.

The most “natural” TTL gates are inverting gates like NAND and NOR. Noninverting TTL gates include an extra inverting stage, typically between the input stage and the phase splitter. As a result, noninverting TTL gates are typically larger and slower than the inverting gates on which they are based.

Like CMOS, TTL gates can be designed with three-state outputs. Such gates have an “output-enable” or “output-disable” input that allows the output to be placed in a high-impedance state where neither output transistor is turned on.

**WHY USE A RESISTOR?**

You might be asking yourself, “Why use a pull-up or pull-down resistor, when a direct connection to ground or the 5-V power supply should be a perfectly good source of LOW or HIGH?”

Well, for a HIGH source, a direct connection to the 5 V power supply is not recommended, since an input transient of over 5.5 V can damage some TTL devices, ones that use a multi-emitter transistor in the input stage. The pull-up resistor limits current and prevents damage in this case.

For a LOW source, a direct connection to ground without the pull-down resistor is actually OK in most cases. You’ll see many examples of this sort of connection throughout this book. However, as explained in Section 12.2.2 on page 803, the pull-down resistor is still desirable in some cases so that the “constant” LOW signal it produces can be overridden and driven HIGH for system-testing purposes.
Some TTL gates are also available with open-collector outputs. Such gates omit the entire upper half of the output stage in Figure 3-75, so that only passive pull-up to the HIGH state is provided by an external resistor. The applications and required calculations for TTL open-collector gates are similar to those for CMOS gates with open-drain outputs.
3.11 TTL Families

TTL families have evolved over the years in response to the demands of digital designers for better performance. As a result, three TTL families have come and gone, and today’s designers have five surviving families from which to choose. All of the TTL families are compatible in that they use the same power supply voltage and logic levels, but each family has its own advantages in terms of speed, power consumption, and cost.

3.11.1 Early TTL Families

The original TTL family of logic gates was introduced by Sylvania in 1963. It was popularized by Texas Instruments, whose “7400-series” part numbers for gates and other TTL components quickly became an industry standard.

As in 7400-series CMOS, devices in a given TTL family have part numbers of the form 74FAMnn, where “FAM” is an alphabetic family mnemonic and nn is a numeric function designator. Devices in different families with the same value of nn perform the same function. In the original TTL family, “FAM” is null and the family is called 74-series TTL.

Resistor values in the original TTL circuit were changed to obtain two more TTL families with different performance characteristics. The 74H (High-speed TTL) family used lower resistor values to reduce propagation delay at the expense of increased power consumption. The 74L (Low-power TTL) family used higher resistor values to reduce power consumption at the expense of propagation delay.

The availability of three TTL families allowed digital designers in the 1970s to make a choice between high speed and low power consumption for their circuits. However, like many people in the 1970s, they wanted to “have it all, now.” The development of Schottky transistors provided this opportunity, and made 74, 74H, and 74L TTL obsolete. The characteristics of better-performing, contemporary TTL families are discussed in the rest of this section.

3.11.2 Schottky TTL Families

Historically, the first family to make use of Schottky transistors was 74S (Schottky TTL). With Schottky transistors and low resistor values, this family has much higher speed, but higher power consumption, than the original 74-series TTL.

Perhaps the most widely used and certainly the least expensive TTL family is 74LS (Low-power Schottky TTL), introduced shortly after 74S. By combining Schottky transistors with higher resistor values, 74LS TTL matches the speed of 74-series TTL but has about one-fifth of its power consumption. Thus, 74LS is a preferred logic family for new TTL designs.

Subsequent IC processing and circuit innovations gave rise to two more Schottky logic families. The 74AS (Advanced Schottky TTL) family offers speeds approximately twice as fast as 74S with approximately the same power
consumption. The 74ALS (Advanced Low-power Schottky TTL) family offers both lower power and higher speeds than 74LS, and rivals 74LS in popularity for general-purpose requirements in new TTL designs. The 74F (Fast TTL) family is positioned between 74AS and 74ALS in the speed/power tradeoff, and is probably the most popular choice for high-speed requirements in new TTL designs.

### 3.11.3 Characteristics of TTL Families

The important characteristics of contemporary TTL families are summarized in Table 3-11. The first two rows of the table list the propagation delay (in nanoseconds) and the power consumption (in milliwatts) of a typical 2-input NAND gate in each family.

One figure of merit of a logic family is its speed-power product listed in the third row of the table. As discussed previously, this is simply the product of the propagation delay and power consumption of a typical gate. The speed-power product measures a sort of efficiency—how much energy a logic gate uses to switch its output.

The remaining rows in Table 3-11 describe the input and output parameters of typical TTL gates in each of the families. Using this information, you can

<table>
<thead>
<tr>
<th>Description</th>
<th>Symbol</th>
<th>Family</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>74S</td>
</tr>
<tr>
<td>Maximum propagation delay (ns)</td>
<td></td>
<td>3</td>
</tr>
<tr>
<td>Power consumption per gate (mW)</td>
<td></td>
<td>19</td>
</tr>
<tr>
<td>Speed-power product (pJ)</td>
<td></td>
<td>57</td>
</tr>
<tr>
<td>LOW-level input voltage (V)</td>
<td>$V_{IL\text{max}}$</td>
<td>0.8</td>
</tr>
<tr>
<td>LOW-level output voltage (V)</td>
<td>$V_{OL\text{max}}$</td>
<td>0.5</td>
</tr>
<tr>
<td>HIGH-level input voltage (V)</td>
<td>$V_{IH\text{min}}$</td>
<td>2.0</td>
</tr>
<tr>
<td>HIGH-level output voltage (V)</td>
<td>$V_{OH\text{min}}$</td>
<td>2.7</td>
</tr>
<tr>
<td>LOW-level input current (mA)</td>
<td>$I_{IL\text{max}}$</td>
<td>−2.0</td>
</tr>
<tr>
<td>LOW-level output current (mA)</td>
<td>$I_{OL\text{max}}$</td>
<td>20</td>
</tr>
<tr>
<td>HIGH-level input current (µA)</td>
<td>$I_{IH\text{max}}$</td>
<td>50</td>
</tr>
<tr>
<td>HIGH-level output current (µA)</td>
<td>$I_{OH\text{max}}$</td>
<td>−1000</td>
</tr>
</tbody>
</table>
analyze the external behavior of TTL gates without knowing the details of the internal TTL circuit design. These parameters were defined and discussed in Sections 3.10.2 and 3.10.3. As always, the input and output characteristics of specific components may vary from the representative values given in Table 3-11, so you must always consult the manufacturer’s data book when analyzing a real design.

3.11.4 A TTL Data Sheet

Table 3-12 shows the part of a typical manufacturer’s data sheet for the 74LS00. The 54LS00 listed in the data sheet is identical to the 74LS00, except that it is specified to operate over the full “military” temperature and voltage range, and it costs more. Most TTL parts have corresponding 54-series (military) versions. Three sections of the data sheet are shown in the table:

• **Recommended operating conditions** specify power-supply voltage, input-voltage ranges, DC output loading, and temperature values under which the device is normally operated.

• **Electrical characteristics** specify additional DC voltages and currents that are observed at the device inputs and output when it is operated under the recommended conditions:

  - $I_I$: Maximum input current for a very high HIGH input voltage.
  - $I_{OS}$: Output current with HIGH output shorted to ground.
  - $I_{CCH}$: Power-supply current when all outputs (on four NAND gates) are HIGH. (The number given is for the entire package, which contains four NAND gates, so the current per gate is one-fourth of the specified amount.)
  - $I_{CCL}$: Power-supply current when all outputs (on four NAND gates) are LOW.

• **Switching characteristics** give maximum and typical propagation delays under “typical” operating conditions of $V_{CC} = 5$ V and $T_A = 25^\circ$C. A conservative designer must increase these delays by 5%–10% to account for different power-supply voltages and temperatures, and even more under heavy loading conditions.

A fourth section is also included in the manufacturer’s data book:

• **Absolute maximum ratings** indicate the worst-case conditions for operating or storing the device without damage.

A complete data book also shows test circuits that are used to measure the parameters when the device is manufactured, and graphs that show how the typical parameters vary with operating conditions such as power-supply voltage ($V_{CC}$), ambient temperature ($T_A$), and load ($R_L$, $C_L$).
### Table 3-12  Typical manufacturer's data sheet for the 74LS00.

#### RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>SN54LS00</th>
<th>SN74LS00</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CC}$</td>
<td>Supply voltage</td>
<td>4.5</td>
<td>5.0</td>
</tr>
<tr>
<td>$V_{IH}$</td>
<td>High-level input voltage</td>
<td>2.0</td>
<td></td>
</tr>
<tr>
<td>$V_{IL}$</td>
<td>Low-level input voltage</td>
<td></td>
<td>0.7</td>
</tr>
<tr>
<td>$I_{OH}$</td>
<td>High-level output current</td>
<td>−0.4</td>
<td></td>
</tr>
<tr>
<td>$I_{OL}$</td>
<td>Low-level output current</td>
<td></td>
<td>4</td>
</tr>
<tr>
<td>$T_A$</td>
<td>Operating free-air temperature</td>
<td>−55</td>
<td></td>
</tr>
</tbody>
</table>

#### ELECTRICAL CHARACTERISTICS OVER RECOMMENDED FREE-AIR TEMPERATURE RANGE

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions(1)</th>
<th>SN54LS00</th>
<th>SN74LS00</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Typ.(2)</td>
</tr>
<tr>
<td>$V_{IK}$</td>
<td>$V_{CC} = \text{Min.}, I_N = -18 \text{ mA}$</td>
<td>−1.5</td>
<td></td>
</tr>
<tr>
<td>$V_{OH}$</td>
<td>$V_{CC} = \text{Min.}, V_{IL} = \text{Max.}, I_{OH} = -0.4 \text{ mA}$</td>
<td>2.5</td>
<td>3.4</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>$V_{CC} = \text{Min.}, V_{IH} = 2.0 \text{ V}, I_{OL} = 4 \text{ mA}$</td>
<td>0.25</td>
<td>0.4</td>
</tr>
<tr>
<td></td>
<td>$V_{CC} = \text{Min.}, V_{IH} = 2.0 \text{ V}, I_{OL} = 8 \text{ mA}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_I$</td>
<td>$V_{CC} = \text{Max.}, V_I = 7.0 \text{ V}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{IH}$</td>
<td>$V_{CC} = \text{Max.}, V_I = 2.7 \text{ V}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{IL}$</td>
<td>$V_{CC} = \text{Max.}, V_I = 0.4 \text{ V}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{IOS}$</td>
<td>$V_{CC} = \text{Max.}$</td>
<td>−20</td>
<td>−100</td>
</tr>
<tr>
<td>$I_{CCH}$</td>
<td>$V_{CC} = \text{Max.}, V_I = 0 \text{ V}$</td>
<td>0.8</td>
<td>1.6</td>
</tr>
<tr>
<td>$I_{CCL}$</td>
<td>$V_{CC} = \text{Max.}, V_I = 4.5 \text{ V}$</td>
<td>2.4</td>
<td>4.4</td>
</tr>
</tbody>
</table>

#### SWITCHING CHARACTERISTICS, $V_{CC} = 5.0 \text{ V}, T_A = 25^\circ \text{C}$

<table>
<thead>
<tr>
<th>Parameter</th>
<th>From (Input)</th>
<th>To (Output)</th>
<th>Test Conditions</th>
<th>SN54LS00</th>
<th>SN74LS00</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>$R_L = 2 \text{ k\Omega}, C_L = 15 \text{ pF}$</td>
<td>Min.</td>
<td>Typ.</td>
</tr>
<tr>
<td>$I_{PLH}$</td>
<td>A or B</td>
<td>Y</td>
<td></td>
<td>9</td>
<td>15</td>
</tr>
<tr>
<td>$I_{PHL}$</td>
<td></td>
<td></td>
<td></td>
<td>10</td>
<td>15</td>
</tr>
</tbody>
</table>

**NOTES:**
1. For conditions shown as Max. or Min., use appropriate value specified under Recommended Operating Conditions.
2. All typical values are at $V_{CC} = 5.0 \text{ V}, T_A = 25^\circ \text{C}$.
3. Not more than one output should be shorted at a time; duration of short-circuit should not exceed one second.
**3.12 CMOS/TTL Interfacing**

A digital designer selects a “default” logic family to use in a system, based on general requirements of speed, power, cost, and so on. However, the designer may select devices from other families in some cases because of availability or other special requirements. (For example, not all 74LS part numbers are available in 74HCT, and vice versa.) Thus, it’s important for a designer to understand the implications of connecting TTL outputs to CMOS inputs, and vice versa.

There are several factors to consider in TTL/CMOS interfacing, and the first is noise margin. The LOW-state DC noise margin depends on $V_{OL\text{max}}$ of the driving output and $V_{IL\text{max}}$ of the driven input, and equals $V_{IL\text{max}} - V_{OL\text{max}}$. Similarly, the HIGH-state DC noise margin equals $V_{OH\text{min}} - V_{IH\text{min}}$. Figure 3-84 shows the relevant numbers for TTL and CMOS families.

For example, the LOW-state DC noise margin of HC or HCT driving TTL is $0.8 - 0.33 = 0.47$ V, and the HIGH-state is $3.84 - 2.0 = 1.84$ V. On the other hand, the HIGH-state margin of TTL driving HC or VHC is $2.7 - 3.85 = -1.15$ V. In other words, TTL driving HC or AC doesn’t work, unless the TTL HIGH output happens to be higher and the CMOS HIGH input threshold happens to be lower by a total of 1.15 V compared to their worst-case specs. To drive CMOS inputs properly from TTL outputs, the CMOS devices should be HCT, VHCT, or FCT rather than HC or VHC.

The next factor to consider is fanout. As with pure TTL (Section 3.10.3), a designer must sum the input current requirements of devices driven by an output and compare with the output’s capabilities in both states. Fanout is not a problem when TTL drives CMOS, since CMOS inputs require almost no current in either state. On the other hand, TTL inputs, especially in the LOW state, require sub-

---

**Figure 3-84**

Output and input levels for interfacing TTL and CMOS families. (Note that HC and VHC inputs are not TTL compatible.)
substantial current, especially compared to HC and HCT output capabilities. For example, an HC or HCT output can drive 10 LS or only two S-TTL inputs.

The last factor is capacitive loading. We've seen that load capacitance increases both the delay and the power dissipation of logic circuits. Increases in delay are especially noticeable with HC and HCT outputs, whose transition times increase about 1 ns for each 5 pF of load capacitance. The transistors in FCT outputs have very low “on” resistances, so their transition times increase only about 0.1 ns for each 5 pF of load capacitance.

For a given load capacitance, power-supply voltage, and application, all of the CMOS families have similar dynamic power dissipation, since each variable in the $CV^2f$ equation is the same. On the other hand, TTL outputs have somewhat lower dynamic power dissipation, since the voltage swing between TTL HIGH and LOW levels is smaller.

**3.13 Low-Voltage CMOS Logic and Interfacing**

Two important factors have led the IC industry to move towards lower power-supply voltages in CMOS devices:

- In most applications, CMOS output voltages swing from rail to rail, so the $V$ in the $CV^2f$ equation is the power-supply voltage. Cutting power-supply voltage reduces dynamic power dissipation more than proportionally.
- As the industry moves towards ever-smaller transistor geometries, the oxide insulation between a CMOS transistor’s gate and its source and drain is getting ever thinner, and thus incapable of insulating voltage potentials as “high” as 5 V.

As a result, JEDEC, an IC industry standards group, selected 3.3V ± 0.3V, 2.5V ± 0.2V, and 1.8V ± 0.15V as the next “standard” logic power-supply voltages. JEDEC standards specify the input and output logic voltage levels for devices operating with these power-supply voltages.

The migration to lower voltages has occurred in stages, and will continue to do so. For discrete logic families, the trend has been to produce parts that operate and produce outputs at the lower voltage, but that can also tolerate inputs at the higher voltage. This approach has allowed 3.3-V CMOS families to operate with 5-V CMOS and TTL families, as we’ll see in the next section.

Many ASICs and microprocessors have followed a similar approach, but another approach is often used as well. These devices are large enough that it can make sense to provide them with two power-supply voltages. A low voltage, such as 2.5 V, is supplied to operate the chip’s internal gates, or core logic. A higher voltage, such as 3.3 V, is supplied to operate the external input and output circuits, or pad ring, for compatibility with older-generation devices in the system. Special buffer circuits are used internally to translate safely and quickly between the core-logic and the pad-ring logic voltages.
**3.13.1 3.3-V LVTTL and LVCMOS Logic**

The relationships among signal levels for standard TTL and low-voltage CMOS devices operating at their nominal power-supply voltages are illustrated nicely in Figure 3-85, adapted from a Texas Instruments application note. The original, symmetric signal levels for pure 5-V CMOS families such as HC and VHC are shown in (a). TTL-compatible CMOS families such as HCT, VHCT, and FCT shift the voltage levels downwards for compatibility with TTL as shown in (b).

The first step in the progression of lower CMOS power-supply voltages was 3.3 V. The JEDEC standard for 3.3-V logic actually defines two sets of levels. LVCMOS (low-voltage CMOS) levels are used in pure CMOS applications where outputs have light DC loads (less than 100 µA), so \( V_{OL} \) and \( V_{OH} \) are maintained within 0.2 V of the power-supply rails. LVTTL (low-voltage TTL) levels, shown in (c), are used in applications where outputs have significant DC loads, so \( V_{OL} \) can be as high as 0.4 V and \( V_{OH} \) can be as low as 2.4 V.

The positioning of TTL’s logic levels at the low end of the 5-V range was really quite fortuitous. As shown in Figure 3-85(b) and (c), it was possible to define the LVTTL levels to match up with TTL levels exactly. Thus, an LVTTL output can drive a TTL input with no problem, as long as its output current specifications \( (I_{OL\text{max}}, I_{OH\text{max}}) \) are respected. Similarly, a TTL output can drive an LVTTL input, except for the problem of driving it beyond LVTTL’s 3.3-V \( V_{CC} \), as discussed next.

**Figure 3-85** Comparison of logic levels: (a) 5-V CMOS; (b) 5-V TTL, including 5-V TTL-compatible CMOS; (c) 3.3-V LVTTL; (d) 2.5-V CMOS; (e) 1.8-V CMOS.
*3.13.2 5-V Tolerant Inputs

The inputs of a gate won’t necessarily tolerate voltages greater than $V_{CC}$. This can easily occur when 5-V and 3.3-V logic families in a system. For example, 5-V CMOS devices easily produce 4.9-V outputs when lightly loaded, and both CMOS and TTL devices routinely produce 4.0-V outputs even when moderately loaded.

The maximum voltage $V_{I_{\text{max}}}$ that can be tolerated by an input is listed in the “absolute maximum ratings” section of the manufacturer’s data sheet. For HC devices, $V_{I_{\text{max}}}$ equals $V_{CC}$. Thus, if an HC device is powered by a 3.3-V supply, its cannot be driven by any 5-V CMOS or TTL outputs. For VHC devices, on the other hand, $V_{I_{\text{max}}}$ is 7 V; thus, VHC devices with a 3.3-V power supply may be used to convert 5-V outputs to 3.3-V levels for use with 3.3-V microprocessors, memories, and other devices in a pure 3.3-V subsystem.

Figure 3-86 explains why some inputs are 5-V tolerant and others are not. As shown in (a), the HC and HCT input structure actually contains two reverse-biased clamp diodes, which we haven’t shown before, between each input signal and $V_{CC}$ and ground. The purpose of these diodes is specifically to shunt any transient input signal value less than 0 through $D1$ or greater than $V_{CC}$ through $D2$ to the corresponding power-supply rail. Such transients can occur as a result of transmission-line reflections, as described in Section 12.4. Shunting the so-called “undershoot” or “overshoot” to ground or $V_{CC}$ reduces the magnitude and duration of reflections.

Of course, diode $D2$ can’t distinguish between transient overshoot and a persistent input voltage greater than $V_{CC}$. Hence, if a 5-V output is connected to one of these inputs, it will not see the very high impedance normally associated with a CMOS input. Instead, it will see a relatively low impedance path to $V_{CC}$ through the now forward-biased diode $D2$, and excessive current will flow.

Figure 3-86(b) shows a 5-V tolerant CMOS input. This input structure simply omits $D2$; diode $D1$ is still provided to clamp undershoot. The VHC and AHC families use this input structure.

Figure 3-86
CMOS input structures:
(a) non-5-V tolerant HC;
(b) 5-V tolerant VHC.
The kind of input structure shown in Figure 3-86(b) is necessary but not sufficient to create 5-V tolerant inputs. The transistors in a device’s particular fabrication process must also be able to withstand voltage potentials higher than $V_{CC}$. On this basis, $V_{\text{Imax}}$ in the VHC family is limited to 7.0 V. In many 3.3-V ASIC processes, it’s not possible to get 5-V tolerant inputs, even if you’re willing to give up the transmission-line benefits of diode $D_2$.

3.13.3 5-V Tolerant Outputs

Five-volt tolerance must also be considered for outputs, in particular, when both 3.3-V and 5-V three-state outputs are connected to a bus. When the 3.3-V output is in the disabled, Hi-Z state, a 5-V device may be driving the bus, and a 5-V signal may appear on the 3.3-V device’s output.

In this situation, Figure 3-87 explains why some outputs are 5-V tolerant and others are not. As shown in (a), the standard CMOS three-state output has an $n$-channel transistor $Q_1$ to ground and a $p$-channel transistor $Q_2$ to $V_{CC}$. When the output is disabled, circuitry (not shown) holds the gate of $Q_1$ near 0 V, and the gate of $Q_2$ near $V_{CC}$, so both transistors are off and $Y$ is Hi-Z.

Now consider what happens if $V_{CC}$ is 3.3 V and a different device applies a 5-V signal to the output pin $Y$ in (a). Then the drain of $Q_2$ ($Y$) is at 5 V while the gate ($V_2$) is still at only 3.3 V. With the gate at a lower potential than the drain, $Q_2$ will begin to conduct and provide a relatively low-impedance path from $Y$ to $V_{CC}$, and excessive current will flow. Both HC and VHC three-state outputs have this structure and therefore are not 5-V tolerant.

Figure 3-87(b) shows a 5-V tolerant output structure. An extra $p$-channel transistor $Q_3$ is used to prevent $Q_2$ from turning on when it shouldn’t. When $V_{\text{OUT}}$ is greater than $V_{CC}$, $Q_3$ turns on. This forms a relatively low impedance path from $Y$ to the gate of $Q_2$, which now stays off because its gate voltage $V_2$ can no longer be below the drain voltage. This output structure is used in Texas Instruments’ LVC (Low-Voltage CMOS) family.

Figure 3-87
CMOS three-state output structures:
(a) non-5-V tolerant HC and VHC;
(b) 5-V tolerant LVC.
3.13.4 TTL/LVTTL Interfacing Summary

Based on the information in the preceding subsections, TTL (5-V) and LVTTL (3.3-V) devices can be mixed in the same system subject to just three rules:

1. LVTTL outputs can drive TTL inputs directly, subject to the usual constraints on output current ($I_{OL\text{max}}, I_{OH\text{max}}$) of the driving devices.
2. TTL outputs can drive LVTTL inputs if the inputs are 5-V tolerant.
3. TTL and LVTTL three-state outputs can drive the same bus if the LVTTL outputs are 5-V tolerant.

3.13.5 2.5-V and 1.8-V Logic

The transition from 3.3-V to 2.5-V logic will not be so easy. It is true that 3.3-V outputs can drive 2.5-V inputs as long as the inputs are 3.3-V tolerant. However, a quick look at Figure 3-85(c) and (d) on page 168 shows that $V_{OH}$ of a 2.5-V output equals $V_{IH}$ of a 3.3-V input. In other words, there is zero HIGH-state DC noise margin when a 2.5-V output drives a 3.3-V input, not a good situation.

The solution to this problem is to use a level translator or level shifter, a device which is powered by both supply voltages and which internally boosts the lower logic levels (2.5 V) to the higher ones (3.3 V). Many of today’s ASICs and microprocessors contain level translators internally, allowing them to operate with a 2.5-V or 2.7-V core and a 3.3-V pad ring, as we discussed at the beginning of this section. If and when 2.5-V discrete devices become popular, we can expect the major semiconductor vendors produce level translators as stand-alone components as well.

The next step will be a transition from 2.5-V to 1.8-V logic. Referring to Figure 3-85(d) and (e), you can see that the HIGH-state DC noise margin is actually negative when a 1.8-V output drives a 2.5-V input, so level translators will be needed in this case also.

3.14 Emitter-Coupled Logic

The key to reducing propagation delay in a bipolar logic family is to prevent a gate’s transistors from saturating. In Section 3.9.5, we learned how Schottky diodes prevent saturation in TTL gates. However, it is also possible to prevent saturation by using a radically different circuit structure, called current-mode logic (CML) or emitter-coupled logic (ECL).

Unlike the other logic families in this chapter, CML does not produce a large voltage swing between the LOW and HIGH levels. Instead, it has a small voltage swing, less than a volt, and it internally switches current between two possible paths, depending on the output state.

The first CML logic family was introduced by General Electric in 1961. The concept was soon refined by Motorola and others to produce the still popular 10K and 100K emitter-coupled logic (ECL) families. These families are...
extremely fast, offering propagation delays as short as 1 ns. The newest ECL family, ECLinPS (literally, ECL in picoseconds), offers maximum delays under 0.5 ns (500 ps), including the signal delay getting on and off of the IC package. Throughout the evolution of digital circuit technology, some type of ECL has always been the fastest technology for discrete, packaged logic components.

Still, commercial ECL families aren’t nearly as popular as CMOS and TTL, mainly because they consume much more power. In fact, high power consumption made the design of ECL supercomputers, such as the Cray-1 and Cray-2, as much of a challenge in cooling technology as in digital design. Also, ECL has a poor speed-power product, does not provide a high level of integration, has fast edge rates requiring design for transmission-line effects in most applications, and is not directly compatible with TTL and CMOS. Nevertheless, ECL still finds its place as a logic and interface technology in very high-speed communications gear, including fiber-optic transceiver interfaces for gigabit Ethernet and Asynchronous Transfer Mode (ATM) networks.

**3.14.1 Basic CML Circuit**

The basic idea of current-mode logic is illustrated by the inverter/buffer circuit in Figure 3-88. This circuit has both an inverting output (OUT1) and a noninverting output (OUT2). Two transistors are connected as a differential amplifier with a common emitter resistor. The supply voltages for this example are $V_{CC} = 5.0$, $V_{BB} = 4.0$, and $V_{EE} = 0$ V, and the input LOW and HIGH levels are defined to be 3.6 and 4.4 V. This circuit actually produces output LOW and HIGH levels that are 0.6 V higher (4.2 and 5.0 V), but this is corrected in real ECL circuits.

**Figure 3-88**

Basic CML inverter/buffer circuit with input HIGH.
When $V_{IN}$ is HIGH, as shown in the figure, transistor $Q1$ is on, but not saturated, and transistor $Q2$ is OFF. This is true because of a careful choice of resistor values and voltage levels. Thus, $V_{OUT2}$ is pulled to 5.0 V (HIGH) through $R2$, and it can be shown that the voltage drop across $R1$ is about 0.8 V so that $V_{OUT1}$ is about 4.2 V (LOW).

When $V_{IN}$ is LOW, as shown in Figure 3-89, transistor $Q2$ is on, but not saturated, and transistor $Q1$ is OFF. Thus, $V_{OUT1}$ is pulled to 5.0 V through $R1$, and it can be shown that $V_{OUT2}$ is about 4.2 V.

The outputs of this inverter are called differential outputs because they are always complementary, and it is possible to determine the output state by looking at the difference between the output voltages ($V_{OUT1} - V_{OUT2}$) rather than their absolute values. That is, the output is 1 if ($V_{OUT1} - V_{OUT2}$) > 0, and it is 0 if ($V_{OUT1} - V_{OUT2}$) > 0. It is possible to build input circuits with two wires per logical input that define the logical signal value in this way; these are called differential inputs.

Differential signals are used in most ECL “interfacing” and “clock distribution” applications because of their low skew and high noise immunity. They are “low skew” because the timing of a 0-to-1 or 1-to-0 transition does not depend critically on voltage thresholds, which may change with temperature or between devices. Instead, the timing depends only on when the voltages cross over relative to each other. Similarly, the “relative” definition of 0 and 1 provides outstanding noise immunity, since noise created by variations in the power supply or coupled from external sources tend to be common-mode signals that affect both differential signals similarly, leaving the difference value unchanged.

![Figure 3-89 Basic CML inverter/buffer circuit with input LOW.](image-url)
It is also possible, of course, to determine the logic value by sensing the absolute voltage level of one input signal, called a *single-ended input*. Single-ended signals are used in most ECL “logic” applications to avoid the obvious expense of doubling the number of signal lines. The basic CML inverter in Figure 3-89 has a single-ended input. It always has both “outputs” available internally; the circuit is actually either an inverter or a non-inverting buffer depending on whether we use $V_{OUT1}$ or $V_{OUT2}$.

To perform logic with the basic circuit of Figure 3-89, we simply place additional transistors in parallel with $Q1$, similar to the approach in a TTL NOR gate. For example, Figure 3-90 shows a 2-input CML OR/NOR gate. If any input is HIGH, the corresponding input transistor is active, and $V_{OUT1}$ is LOW (NOR output). At the same time, $Q3$ is OFF, and $V_{OUT2}$ is HIGH (OR output).

Recall that the input levels for the inverter/buffer are defined to be 3.6 and 4.4 V, while the output levels that it produces are 4.2 and 5.0 V. This is obviously

---

**Figure 3-90** CML 2-input OR/NOR gate: (a) circuit diagram; (b) function table; (c) logic symbol; (d) truth table.
a problem. We could put a diode in series with each output to lower it by 0.6 V to match the input levels, but that still leaves another problem—the outputs have poor fanout. A HIGH output must supply base current to the inputs that it drives, and this current creates an additional voltage drop across $R_1$ or $R_2$, reducing the output voltage (and we don’t have much margin to work with). These problems are solved in commercial ECL families, such as the 10K family described next.

### 3.14.2 ECL 10K/10H Families

The packaged components in today’s most popular ECL family have 5-digit part numbers of the form “10xxx” (e.g., 10102, 10181, 10209), so the family is generically called ECL 10K. This family has several improvements over the basic CML circuit described previously:

- An emitter-follower output stage shifts the output levels to match the input levels and provides very high current-driving capability, up to 50 mA per output. It is also responsible for the family’s name, “emitter-coupled” logic.
- An internal bias network provides $V_{BB}$ without the need for a separate, external power supply.
- The family is designed to operate with $V_{CC} = 0$ (ground) and $V_{EE} = -5.2$ V. In most applications, ground signals are more noise-free than the power-supply signals. In ECL, the logic signals are referenced to the algebraically higher power-supply voltage rail, so the family’s designers decided to make that 0 V (the “clean” ground) and use a negative voltage for $V_{EE}$. The power-supply noise that does appear on $V_{EE}$ is a common-mod” signal that is rejected by the input structure’s differential amplifier.
- Parts with a 10H prefix (the ECL 10H family) are fully voltage compensated, so they will work properly with power-supply voltages other than $V_{EE} = -5.2$ V, as we’ll discuss in Section 3.14.4.

Logic LOW and HIGH levels are defined in the ECL 10K family as shown in Figure 3-91. Note that even though the power supply is negative, ECL assigns the names LOW and HIGH to the algebraically lower and higher voltages, respectively.

DC noise margins in ECL 10K are much less than in CMOS and TTL, only 0.155 V in the LOW state and 0.125 V in the HIGH state. However, ECL gates do not need as much noise margin as these families. Unlike CMOS and TTL, an ECL gate generates very little power-supply and ground noise when it changes state; its current requirement remains constant as it merely steers current from one path to another. Also, ECL’s emitter-follower outputs have very low impedance in either state, and it is difficult to couple noise from an external source into a signal line driven by such a low-impedance output.
Figure 3-92(a) is the circuit for an ECL OR/NOR gate, one section of a quad OR/NOR gate with part number 10102. A pull-down resistor on each input ensures that if the input is left unconnected, it is treated as LOW. The bias network has component values selected to generate $V_{BB} = -1.29 \text{ V}$ for proper operation of the differential amplifier. Each output transistor, using the emitter-follower configuration, maintains its emitter voltage at one diode-drop below its base voltage, thereby achieving the required output level shift. Figure 3-92(b) summarizes the electrical operation of the gate.

The emitter-follower outputs used in ECL 10K require external pull-down resistors, as shown in the figure. The 10K family is designed to use external rather than internal pull-down resistors for good reason. The rise and fall times of ECL output transitions are so fast (typically 2 ns) that any connection longer than a few inches must be treated as a transmission line, and must be terminated as discussed in Section 12.4. Rather than waste power with an internal pull-down resistor, ECL 10K allows the designer to select an external resistor that satisfies both pull-down and transmission-line termination requirements. The simplest termination, sufficient for short connections, is to connect a resistor in the range of 270 $\Omega$ to 2 k$\Omega$ from each output to $V_{EE}$.

A typical ECL 10K gate has a propagation delay of 2 ns, comparable to 74AS TTL. With its outputs left unconnected, a 10K gate consumes about 26 mW of power, also comparable to a 74AS TTL gate, which consumes about 20 mW. However, the termination required by ECL 10K also consumes power, from 10 to 150 mW per output depending on the termination circuit configuration. A 74AS TTL output may or may not require a power-consuming termination circuit, depending on the physical characteristics of the application.
Figure 3-92 Two-input 10K ECL OR/NOR gate: (a) circuit diagram; (b) function table; (c) truth table; (d) logic symbol.
*3.14.3 ECL 100K Family*

Members of the ECL 100K family have 6-digit part numbers of the form “100xxx” (e.g., 100101, 100117, 100170), but in general have functions different than 10K parts with similar numbers. The 100K family has the following major differences from the 10K family:

- Reduced power-supply voltage, $V_{EE} = -4.5$ V.
- Different logic levels, as a consequence of the different supply voltage.
- Shorter propagation delays, typically 0.75 ns.
- Shorter transition times, typically 0.70 ns.
- Higher power consumption, typically 40 mW per gate.

*3.14.4 Positive ECL (PECL)*

We described the advantage of noise immunity provided by ECL’s negative power supply ($V_{EE} = -5.2$ V or $-4.5$ V), but there’s also a big disadvantage—today’s most popular CMOS and TTL logic families, ASICs, and microprocessors all use a positive power-supply voltage, typically +5.0 V but trending to +3.3 V. Systems incorporating both ECL and CMOS/TTL devices therefore require two power supplies. In addition, interfacing between standard, negative ECL 10K or 100K logic levels and positive CMOS/TTL levels requires special level-translation components that connect to both supplies.

Positive ECL (PECL, pronounced “peckle”) uses a standard +5.0-V power supply. Note that there’s nothing in the ECL 10K circuit design of Figure 3-92 that requires $V_{CC}$ to be grounded and $V_{EE}$ to be connected to a $-5.2$-V supply. The circuit will function exactly the same with $V_{EE}$ connected to ground, and $V_{CC}$ to a +5.2-V supply.

Thus, PECL components are nothing more than standard ECL components with $V_{EE}$ connected to ground and $V_{CC}$ to a +5.0-V supply. The voltage between $V_{EE}$ and $V_{CC}$ is a little less than with standard 10K ECL and more than with standard 100K ECL, but the 10H-series and 100K parts are voltage compensated, designed to still work well with the supply voltage being a little high or low.

Like ECL logic levels, PECL levels are referenced to $V_{CC}$, so the PECL HIGH level is about $V_{CC} - 0.9$ V, and LOW is about $V_{CC} - 1.7$ V, or about 4.1 V and 3.3 V with a nominal 5-V $V_{CC}$. Since these levels are referenced to $V_{CC}$, they move up and down with any variations in $V_{CC}$. Thus, PECL designs require particularly close attention to power distribution issues, to prevent noise on $V_{CC}$ from corrupting the logic levels transmitted and received by PECL devices.

Recall that CML/ECL devices produce differential outputs and can have differential inputs. A differential input is relatively insensitive to the absolute voltage levels of an input-signal pair, and only to their difference. Therefore, differential signals can be used quite effectively in PECL applications to ease the noise concerns raised in the preceding paragraph.
It is also quite common to provide differential PECL-compatible inputs and outputs on CMOS devices, allowing a direct interface between the CMOS device and a device such as a fiber-optic transceiver that expects ECL or PECL levels. In fact, as CMOS circuits have migrated to 3.3-V power supplies, it has even been possible to build PECL-like differential inputs and outputs that are simple referenced to the 3.3-V supply instead of a 5-V supply.

References

Students who need to study the basics may wish to consult “Electrical Circuits Review” by Bruce M. Fleischer. This 20-page tutorial covers all of the basic circuit concepts that are used in this chapter. It appears both as an appendix in this book’s first edition and as a PDF file on its web page, www.ddpp.com.

If you’re interested in history, a nice introduction to all of the early bipolar logic families can be found in Logic Design with Integrated Circuits by William E. Wickes (Wiley-Interscience, 1968). The classic introduction to TTL electrical characteristics appeared in The TTL Applications Handbook, edited by Peter Alfke and Ib Larsen (Fairchild Semiconductor, 1973). Early logic designers also enjoyed The TTL Cookbook by Don Lancaster.

For another perspective on the electronics material in this chapter, you can consult almost any modern electronics text. Many contain a much more analytical discussion of digital circuit operation; for example, see Microelectronics by J. Millman and A. Grabel (McGraw-Hill, 1987, 2nd ed.). Another good introduction to ICs and important logic families can be found in VLSI System Design by Saburo Muroga (Wiley, 1982). For NMOS and CMOS circuits in particular, two good books are Introduction to VLSI Systems by Carver Mead and Lynn Conway (Addison-Wesley, 1980) and Principles of CMOS VLSI Design by Neil H. E. Weste and Kamran Eshraghian (Addison-Wesley, 1993).

Characteristics of today’s logic families can be found in the data books published by the device manufacturers. Both Texas Instruments and Motorola publish comprehensive data books for TTL and CMOS devices, as listed in Table 3-13. Both manufacturers keep up-to-date versions of their data books on the web, at www.ti.com and www.mot.com. Motorola also provides a nice introduction to ECL design in their MECL System Design Handbook (publ. HB205, rev. 1, 1988).

Howie Johnson?
BeeBop?

The JEDEC standards for digital logic levels can be found on JEDEC’s web site, www.jedec.org. (Joint Electron Device Engineering Council). The JEDEC standards for 3.3-V, 2.5-V, and 1.8-V logic were published in 1994, 1995, and 1997, respectively.
After seeing the results of last few decades’ amazing pace of development in digital electronics, it’s easy to forget that logic circuits had an important place in technologies that came before the transistor. In Chapter 5 of *Introduction to the Methodology of Switching Circuits* (Van Nostrand, 1972), George J. Klir shows how logic can be (and has been) performed by a variety of physical devices, including relays, vacuum tubes, and pneumatic systems.

### Drill Problems

3.1 A particular logic family defines a LOW signal to be in the range 0.0–0.8 V, and a HIGH signal to be in the range 2.0–3.3 V. Under a positive-logic convention, indicate the logic value associated with each of the following signal levels:

- (a) 0.0 V
- (b) 3.0 V
- (c) 0.8 V
- (d) 1.9 V
- (e) 2.0 V
- (f) 5.0 V
- (g) −0.7 V
- (h) −3.0 V

3.2 Repeat Drill 3.1 using a negative-logic convention.

3.3 Discuss how a logic buffer amplifier is different from an audio amplifier.

3.4 Is a buffer amplifier equivalent to a 1-input AND gate or a 1-input OR gate?

3.5 True or false: For a given set of input values, a NAND gate produces the opposite output as a NOR gate.

3.6 True or false: The Simpsons are a bipolar logic family.

3.7 Write two completely different definitions of “gate” used in this chapter.

3.8 What kind of transistors are used in CMOS gates?

3.9 (Electrical engineers only.) Draw an equivalent circuit for a CMOS inverter using a single-pole, double-throw relay.
3.10 For a given silicon area, which is likely to be faster, a CMOS NAND gate or a CMOS NOR?

3.11 Define “fan-in” and “fanout.” Which one are you likely to have to calculate?

3.12 Draw the circuit diagram, function table, and logic symbol for a 3-input CMOS NOR gate in the style of Figure 3-16.

3.13 Draw switch models in the style of Figure 3-14 for a 2-input CMOS NOR gate for all four input combinations.

3.14 Draw a circuit diagram, function table, and logic symbol for a CMOS OR gate in the style of Figure 3-19.

3.15 Which has fewer transistors, a CMOS inverting gate or a noninverting gate?

3.16 Name and draw the logic symbols of four different 4-input CMOS gates that each use 8 transistors.

3.17 The circuit in Figure X3.18(a) is a type of CMOS AND-OR-INVERT gate. Write a function table for this circuit in the style of Figure 3-15(b), and a corresponding logic diagram using AND and OR gates and inverters.

3.18 The circuit in Figure X3.18(b) is a type of CMOS OR-AND-INVERT gate. Write function table for this circuit in the style of Figure 3-15(b), and a corresponding logic diagram using AND and OR gates and inverters.

3.19 How is it that perfume can be bad for digital designers?

3.20 How much high-state DC noise margin is available in a CMOS inverter whose transfer characteristic under worst-case conditions looks like Figure 3-25? How much low-state DC noise margin is available? (Assume standard 1.5-V and 3.5-V thresholds for LOW and HIGH.)

3.21 Using the data sheet in Table 3-3, determine the worst-case LOW-state and HIGH-state DC noise margins of the 74HC00. State any assumptions required by your answer.
3.22 Section 3.5 defines seven different electrical parameters for CMOS circuits. Using the data sheet in Table 3-3, determine the worst-case value of each of these for the 74HC00. State any assumptions required by your answer.

3.23 Based on the conventions and definitions in Section 3.4, if the current at a device output is specified as a negative number, is the output sourcing current or sinking current?

3.24 For each of the following resistive loads, determine whether the output drive specifications of the 74HC00 over the commercial operating range are exceeded. (Refer to Table 3-3, and use $V_{OH\text{min}} = 2.4$ V and $V_{CC} = 5.0$ V.)

   (a) $120$ $\Omega$ to $V_{CC}$  (b) $270$ $\Omega$ to $V_{CC}$ and $330$ $\Omega$ to GND
   (c) $1$ K$\Omega$ to GND  (d) $150$ $\Omega$ to $V_{CC}$ and $150$ $\Omega$ to GND
   (e) $100$ $\Omega$ to $V_{CC}$  (f) $75$ $\Omega$ to $V_{CC}$ and $150$ $\Omega$ to GND
   (g) $75$ $\Omega$ to $V_{CC}$  (h) $270$ $\Omega$ to $V_{CC}$ and $150$ $\Omega$ to GND

3.25 Across the range of valid HIGH input levels, 2.0–5.0 V, at what input level would you expect the 74FCT257T (Table 3-3) to consume the most power?

3.26 Determine the LOW-state and HIGH-state DC fanout of the 74FCT257T when it drives 74LS00-like inputs. (Refer to Tables 3-3 and 3-12.)

3.27 Estimate the “on” resistances of the p-channel and n-channel output transistors of the 74FCT257T using information in Table 3-3.

3.28 Under what circumstances is it safe to allow an unused CMOS input to float?

3.29 Explain “latch up” and the circumstances under which it occurs.

3.30 Explain why putting all the decoupling capacitors in one corner of a printed-circuit board is not a good idea.

3.31 When is it important to hold hands with a friend?

3.32 Name the two components of CMOS logic gate’s delay. Which one is most affected by load capacitance?

3.33 Determine the $RC$ time constant for each of the following resistor-capacitor combinations:

   (a) $R = 100$ $\Omega$, $C = 50$ pF  (b) $R = 330$ $\Omega$, $C = 150$ pF
   (c) $R = 1$ K$\Omega$, $C = 30$ pF  (d) $R = 4.7$ K$\Omega$, $C = 100$ pF

3.34 Besides delay, what other characteristic(s) of a CMOS circuit are affected by load capacitance?

3.35 Explain the $I_C$ formula in footnote 5 in Table 3-3 in terms of concepts presented in Sections 3.5 and 3.6.

3.36 It is possible to operate 74AC CMOS devices with a 3.3-volt power supply. How much power does this typically save, compared to 5-volt operation?

3.37 A particular Schmitt-trigger inverter has $V_{IL\text{max}} = 0.8$ V, $V_{IH\text{min}} = 2.0$ V, $V_T^+ = 1.6$ V, and $V_T^- = 1.3$ V. How much hysteresis does it have?

3.38 Why are three-state outputs usually designed to “turn off” faster than they “turn on”?
3.39 Discuss the pros and cons of larger versus smaller pull-up resistors for open-drain CMOS outputs or open-collector TTL outputs.

3.40 A particular LED has a voltage drop of about 2.0 V in the “on” state, and requires about 5 mA of current for normal brightness. Determine an appropriate value for the pull-up resistor when the LED is connected as shown in Figure 3-52.

3.41 How does the answer for Drill 3.39 change if the LED is connected as shown in Figure 3-53(a)?

3.42 A wired-AND function is obtained simply by tying two open-drain or open-collector outputs together, without going through another level of transistor circuitry. How is it, then, that a wired-AND function can actually be slower than a discrete AND gate? (Hint: Recall the title of a Teenage Mutant Ninja Turtles movie.)

3.43 Which CMOS or TTL logic family in this chapter has the strongest output driving capability?

3.44 Concisely summarize the difference between HC and HCT logic families. The same concise statement should apply to AC versus ACT.

3.45 Why don’t the specifications for FCT devices include parameters like $V_{OL_{max}}$, that apply to CMOS loads, as HCT and ACT specifications do?

3.46 How does FCT-T devices reduce power consumption compared to FCT devices?

3.47 How many diodes are required for an $n$-input diode AND gate?

3.48 True or false: A TTL NOR gate uses diode logic.

3.49 Are TTL outputs more capable of sinking current or sourcing current?

3.50 Compute the maximum fanout for each of the following cases of a TTL output driving multiple TTL inputs. Also indicate how much “excess” driving capability is available in the LOW or HIGH state for each case.

(a) 74LS driving 74LS  (b) 74LS driving 74S
(c) 74S driving 74AS  (d) 74F driving 74S
(e) 74AS driving 74AS  (f) 74AS driving 74F
(g) 74ALS driving 74F  (h) 74AS driving 74ALS

3.51 Which resistor dissipates more power, the pull-down for an unused LS-TTL NOR-gate input, or the pull-up for an unused LS-TTL NAND-gate input? Use the minimum allowable resistor value in each case.

3.52 Which would you expect to be faster, a TTL AND gate or a TTL AND-OR-INVERT gate? Why?

3.53 Describe the main benefit and the main drawback of TTL gates that use Schottky transistors.

3.54 Using the data sheet in Table 3-12, determine the worst-case LOW-state and HIGH-state DC noise margins of the 74LS00.

3.55 Section 3.10 defines eight different electrical parameters for TTL circuits. Using the data sheet in Table 3-12, determine the worst-case value of each of these for the 74LS00.
3.56 For each of the following resistive loads, determine whether the output drive specifications of the 74LS00 over the commercial operating range are exceeded. (Refer to Table 3-12, and use $V_{OL_{\text{max}}} = 0.5 \, \text{V}$ and $V_{CC} = 5.0 \, \text{V}$.)

(a) $470 \, \Omega$ to $V_{CC}$  
(b) $330 \, \Omega$ to $V_{CC}$ and $470 \, \Omega$ to GND

(c) $10 \, \text{k}\Omega$ to GND  
(d) $390 \, \Omega$ to $V_{CC}$ and $390 \, \Omega$ to GND

(e) $600 \, \Omega$ to $V_{CC}$  
(f) $510 \, \Omega$ to $V_{CC}$ and $510 \, \Omega$ to GND

(g) $4.7 \, \text{k}\Omega$ to GND  
(h) $220 \, \Omega$ to $V_{CC}$ and $330 \, \Omega$ to GND

3.57 Compute the LOW-state and HIGH-state DC noise margins for each of the following cases of a TTL output driving a TTL-compatible CMOS input, or vice versa.

(a) 74HCT driving 74LS  
(b) 74VHCT driving 74AS

(c) 74LS driving 74HCT  
(d) 74S driving 74VHCT

3.58 Compute the maximum fanout for each of the following cases of a TTL-compatible CMOS output driving multiple inputs in a TTL logic family. Also indicate how much “excess” driving capability is available in the LOW or HIGH state for each case.

(a) 74HCT driving 74LS  
(b) 74HCT driving 74S

(c) 74VHCT driving 74AS  
(d) 74VHCT driving 74LS

3.59 For a given load capacitance and transition rate, which logic family in this chapter has the lowest dynamic power dissipation?

Exercises

3.60 Design a CMOS circuit that has the functional behavior shown in Figure X3.60. (Hint: Only six transistors are required.)

![Figure X3.60](image)

3.61 Design a CMOS circuit that has the functional behavior shown in Figure X3.61. (Hint: Only six transistors are required.)

![Figure X3.61](image)

3.62 Draw a circuit diagram, function table, and logic symbol in the style of Figure 3-19 for a CMOS gate with two inputs $A$ and $B$ and an output $Z$, where $Z = 1$ if $A = 0$ and $B = 1$, and $Z = 0$ otherwise. (Hint: Only six transistors are required.)

3.63 Draw a circuit diagram, function table, and logic symbol in the style of Figure 3-19 for a CMOS gate with two inputs $A$ and $B$ and an output $Z$, where
Z = 0 if A = 1 and B = 0, and Z = 1 otherwise. (*Hint:* Only six transistors are needed.)

3.64 **Draw a figure showing the logical structure of an 8-input CMOS `NOR` gate, assuming that at most 4-input gate circuits are practical. Using your general knowledge of CMOS electrical characteristics, select a circuit structure that minimizes the NOR gate’s propagation delay for a given area of silicon, and explain why this is so.**

3.65 **The circuit designers of TTL-compatible CMOS families presumably could have made the voltage drop across the “on” transistor under load in the `HIGH` state as little as it is in the `LOW` state, simply by making the `p`-channel transistors bigger. Why do you suppose they didn’t bother to do this?**

3.66 **How much current and power are “wasted” in Figure 3-32(b)?**

3.67 **Perform a detailed calculation of \( V_{\text{OUT}} \) in Figures 3-34 and 3-33. (*Hint:* Create a Thevenin equivalent for the CMOS inverter in each figure.)

3.68 **Consider the dynamic behavior of a CMOS output driving a given capacitive load. If the resistance of the charging path is double the resistance of the discharging path, is the rise time exactly twice the fall time? If not, what other factors affect the transition times?**

3.69 **Analyze the fall time of the CMOS inverter output of Figure 3-37, assuming that \( R_L = 1 \, \text{k\Omega} \) and \( V_L = 2.5 \, \text{V} \). Compare your answer with the results of Section 3.6.1 and explain.**

3.70 **Repeat Exercise 3.68 for rise time.**

3.71 **Assuming that the transistors in an FCT CMOS three-state buffer are perfect, zero-delay on-off devices that switch at an input threshold of 1.5 \( \text{V} \), determine the value of \( t_{\text{PLZ}} \) for the test circuit and waveforms in Figure 3-24. (*Hint:* You have to determine the time using an \( RC \) time constant.) Explain the difference between your result and the specifications in Table 3-3.

3.72 **Repeat Exercise 3.70 for \( t_{\text{PHZ}} \).**

3.73 **Using the specifications in Table 3-6, estimate the “on” resistances of the `p`-channel and `n`-channel transistors in 74AC-series CMOS logic.**

3.74 **Create a 4x4x2x2 matrix of worst-case DC noise margins for the following CMOS interfacing situations: an (HC, HCT, VHC, or VHCT) output driving an (HC, HCT, VHC, or VHCT) input with a (CMOS, TTL) load in the (LOW, HIGH) state; Figure X3.74 illustrates. (*Hints:* There are 64 different combinations to examine, but many give identical results. Some combinations yield negative margins.)

3.75 **In the LED example in Section 3.7.5, a designer chose a resistor value of 300 \( \Omega \), and found that the open-drain gate was able to maintain its output at 0.1 \( \text{V} \) while driving the LED. How much current flows through the LED, and how much power is dissipated by the pull-up resistor in this case?**

3.76 **Consider a CMOS 8-bit binary counter (Section 8.4) clocked at 16 MHz. For the purposes of computing dynamic power dissipation, what is the transition frequency of least significant bit? Of the most significant bit? For the purposes of
determining the dynamic power dissipation of the eight output bits, what frequency should be used?

3.77 Using only AND and NOR gates, draw a logic diagram for the logic function performed by the circuit in Figure 3-55.

3.78 Calculate the approximate output voltage at Z in Figure 3-56, assuming that the gates are HCT-series CMOS.

3.79 Redraw the circuit diagram of a CMOS 3-state buffer in Figure 3-48 using actual transistors instead of NAND, NOR, and inverter symbols. Can you find a circuit for the same function that requires a smaller total number of transistors? If so, draw it.

3.80 Modify the CMOS 3-state buffer circuit in Figure 3-48 so that the output is in the High-Z state when the enable input is HIGH. The modified circuit should require no more transistors than the original.

3.81 Using information in Table 3-3, estimate how much current can flow through each output pin when the outputs of two different 74FCT257Ts are fighting.

3.82 A computer system made by the Green PC Company had ten LED “status OK” indicators, each of which was turned on by an open-collector output in the style of Figure 3-52. However, in order to save a few cents, the logic designer connected the anodes of all ten LEDs together and replaced the ten, now parallel, 300-Ω pull-up resistors with a single 30-Ω resistor. This worked fine in the lab, but a big problem was found after volume shipments began. Explain.

3.83 Show that at a given power-supply voltage, an FCT-type $I_{CCD}$ specification can be derived from an HCT/ACT-type $C_{PD}$ specification, and vice versa.

3.84 If both $V_Z$ and $V_B$ in Figure 3-65(b) are 4.6 V, can we get $V_C = 5.2$ V? Explain.

3.85 Modify the program in Table 3-10 to account for leakage current in the OFF state.

3.86 Assuming “ideal” conditions, what is the minimum voltage that will be recognized as a HIGH in the TTL NAND gate in Figure 3-75 with one input LOW and the other HIGH?

3.87 Assuming “ideal” conditions, what is the maximum voltage that will be recognized as a LOW in the TTL NAND gate in Figure 3-75 with both inputs HIGH?

3.88 Find a commercial TTL part that can source 40 mA in the HIGH state. What is its application?
3.89 What happens if you try to drive an LED with its cathode grounded and its anode connected to a TTL totem-pole output, analogous to Figure 3-53 for CMOS?

3.90 What happens if you try to drive a 12-volt relay with a TTL totem-pole output?

3.91 Suppose that a single pull-up resistor to +5 V is used to provide a constant-1 logic source to 15 different 74LS00 inputs. What is the maximum value of this resistor? How much HIGH-state DC noise margin are you providing in this case?

3.92 The circuit in Figure X3.92 uses open-collector NAND gates to perform “wired logic.” Write a truth table for output signal \( F \) and, if you’ve read Section 4.2, a logic expression for \( F \) as a function of the circuit inputs.

3.93 What is the maximum allowable value for \( R_1 \) in Figure X3.92? Assume that a 0.7 V HIGH-state noise margin is required. The 74LS01 has the specs shown in the 74LS column of Table 3-11, except that \( I_{OH_{max}} \) is 100 \( \mu \)A, a leakage current that flows into the output in the HIGH state.

3.94 A logic designer found a problem in a certain circuit’s function after the circuit had been released to production and 1000 copies of it built. A portion of the circuit is shown in Figure X3.94 in black; all of the gates are 74LS00 NAND gates. The logic designer fixed the problem by adding the two diodes shown in color. What do the diodes do? Describe both the logical effects of this change on the circuit’s function and the electrical effects on the circuit’s noise margins.
3.95 A **Thévenin termination** for an open-collector or three-state bus has the structure shown in Figure X3.95(a). The idea is that, by selecting appropriate values of $R1$ and $R2$, a designer can obtain a circuit equivalent to the termination in (b) for any desired values of $V$ and $R$. The value of $V$ determines the voltage on the bus when no device is driving it, and the value of $R$ is selected to match the characteristic impedance of the bus for transmission-line purposes (Section 12.4). For each of the following pairs of $V$ and $R$, determine the required values of $R1$ and $R2$.

(a) $V = 2.75, R = 148.5$  
(b) $V = 2.7, R = 180$

(c) $V = 3.0, R = 130$  
(d) $V = 2.5, R = 75$

3.96 For each of the $R1$ and $R2$ pairs in Exercise 3.95, determine whether the termination can be properly driven by a three-state output in each of the following logic families: 74LS, 74S, 74ACT. For proper operation, the family’s $I_{OL}$ and $I_{OH}$ specs must not be exceeded when $V_{OL} = V_{OL_{max}}$ and $V_{OH} = V_{OH_{min}}$, respectively.

3.97 Suppose that the output signal $F$ in Figure 3.92 drives the inputs of two 74S04 inverters. Compute the minimum and maximum allowable values of $R2$, assuming that a 0.7 V HIGH-state noise margin is required.

3.98 A 74LS125 is a buffer with a three-state output. When enabled, the output can sink 24 mA in the LOW state and source 2.6 mA in the HIGH state. When disabled, the output has a leakage current of ±20 µA (the sign depends on the output voltage—plus if the output is pulled HIGH by other devices, minus if it’s LOW). Suppose a system is designed with multiple modules connected to a bus, where each module has a single 74LS125 to drive the bus, and one 74LS04 to receive information on the bus. What is the maximum number of modules that can be connected to the bus without exceeding the 74LS125’s specs?

3.99 Repeat Exercise 3.97, this time assuming that a single pull-up resistor is connected from the bus to +5 V to guarantee that the bus is HIGH when no device is driving it. Calculate the maximum possible value of the pull-up resistor, and the number of modules that can be connected to the bus.

3.100 Find the circuit design in a TTL data book for an actual three-state gate, and explain how it works.

3.101 Using the graphs in a TTL data book, develop some rules of thumb for derating the maximum propagation delay specification of LS-TTL under nonoptimal conditions of power-supply voltage, temperature, and loading.
3.102 Determine the total power dissipation of the circuit in Figure 3.102 as function of transition frequency $f$ for two realizations: (a) using 74LS gates; (b) using 74HC gates. Assume that input capacitance is 3 pF for a TTL gate and 7 pF for a CMOS gate, that a 74LS gate has an internal power dissipation capacitance of 20 pF, and that there is an additional 20 pF of stray wiring capacitance in the circuit. Also assume that the $X$, $Y$, and $Z$ inputs are always HIGH, and that input $C$ is driven with a CMOS-level square wave with frequency $f$. Other information that you need for this problem can be found in Tables 3-5 and 3-11. State any other assumptions that you make. At what frequency does the TTL circuit dissipate less power than the CMOS circuit?

3.103 It is possible to drive one or more 74AC or 74HC inputs reliably with a 74LS TTL output by providing an external resistor to pull the TTL output all the way up to $V_{CC}$ in the HIGH state. What are the design issues in choosing a value for this pull-up resistor?
logic circuits are classified into two types, “combinational” and “sequential.” A combinational logic circuit is one whose outputs depend only on its current inputs. The rotary channel selector knob on an old-fashioned television is like a combinational circuit—its “output” selects a channel based only on the current position of the knob (“input”).

The outputs of a sequential logic circuit depend not only on the current inputs, but also on the past sequence of inputs, possibly arbitrarily far back in time. The channel selector controlled by the up and down pushbuttons on a TV or VCR is a sequential circuit—the channel selection depends on the past sequence of up/down pushes, at least since when you started viewing 10 hours before, and perhaps as far back as when you first powered-up the device. Sequential circuits are discussed in Chapters xx through yy.

A combinational circuit may contain an arbitrary number of logic gates and inverters but no feedback loops. A feedback loop is a signal path of a circuit that allows the output of a gate to propagate back to the input of that same gate; such a loop generally creates sequential circuit behavior.

In combinational circuit analysis we start with a logic diagram, and proceed to a formal description of the function performed by that circuit, such as a truth table or a logic expression. In synthesis, we do the reverse, starting with a formal description and proceeding to a logic diagram.
Combinational circuits may have one or more outputs. Most analysis and synthesis techniques can be extended in an obvious way from single-output to multiple-output circuits (e.g., “Repeat these steps for each output”). We’ll also point out how some techniques can be extended in a not-so-obvious way for improved effectiveness in the multiple-output case.

The purpose of this chapter is to give you a solid theoretical foundation for the analysis and synthesis of combinational logic circuits, a foundation that will be doubly important later when we move on to sequential circuits. Although most of the analysis and synthesis procedures in this chapter are automated nowadays by computer-aided design tools, you need a basic understanding of the fundamentals to use the tools and to figure out what’s wrong when you get unexpected or undesirable results.

With the fundamentals well in hand, it is appropriate next to understand how combinational functions can be expressed and analyzed using hardware description languages (HDLs). So, the last two sections of this chapter introduce basic features of ABEL and VHDL, which we’ll use to design for all kinds of logic circuits throughout the balance of the text.

Before launching into a discussion of combinational logic circuits, we must introduce switching algebra, the fundamental mathematical tool for analyzing and synthesizing logic circuits of all types.

### 4.1 Switching Algebra

Formal analysis techniques for digital circuits have their roots in the work of an English mathematician, George Boole. In 1854, he invented a two-valued algebraic system, now called Boolean algebra, to “give expression . . . to the fundamental laws of reasoning in the symbolic language of a Calculus.” Using this system, a philosopher, logician, or inhabitant of the planet Vulcan can for-
mulate propositions that are true or false, combine them to make new propositions, and determine the truth or falsehood of the new propositions. For example, if we agree that “People who haven’t studied this material are either failures or not nerds,” and “No computer designer is a failure,” then we can answer questions like “If you’re a nerdy computer designer, then have you already studied this?”

Long after Boole, in 1938, Bell Labs researcher Claude E. Shannon showed how to adapt Boolean algebra to analyze and describe the behavior of circuits built from relays, the most commonly used digital logic elements of that time. In Shannon’s switching algebra, the condition of a relay contact, open or closed, is represented by a variable \( X \) that can have one of two possible values, 0 or 1. In today’s logic technologies, these values correspond to a wide variety of physical conditions—voltage HIGH or LOW, light off or on, capacitor discharged or charged, fuse blown or intact, and so on—as we detailed in Table 3-1 on page 77.

In the remainder of this section, we develop the switching algebra directly, using “first principles” and what we already know about the behavior of logic elements (gates and inverters). For more historical and/or mathematical treatments of this material, consult the References.

### 4.1.1 Axioms

In switching algebra we use a symbolic variable, such as \( X \), to represent the condition of a logic signal. A logic signal is in one of two possible conditions—low or high, off or on, and so on, depending on the technology. We say that \( X \) has the value “0” for one of these conditions and “1” for the other.

For example, with the CMOS and TTL logic circuits in Chapter 3, the positive-logic convention dictates that we associate the value “0” with a LOW voltage and “1” with a HIGH voltage. The negative-logic convention makes the opposite association: 0 = HIGH and 1 = LOW. However, the choice of positive or negative logic has no effect on our ability to develop a consistent algebraic description of circuit behavior; it only affects details of the physical-to-algebraic abstraction, as we’ll explain later in our discussion of “duality.” For the moment, we may ignore the physical realities of logic circuits and pretend that they operate directly on the logic symbols 0 and 1.

The axioms (or postulates) of a mathematical system are a minimal set of basic definitions that we assume to be true, from which all other information about the system can be derived. The first two axioms of switching algebra embody the “digital abstraction” by formally stating that a variable \( X \) can take on only one of two values:

\[
\begin{align*}
(A1) & \quad X = 0 \quad \text{if} \quad X \neq 1 \\
(A1') & \quad X = 1 \quad \text{if} \quad X \neq 0
\end{align*}
\]

Notice that we stated these axioms as a pair, with the only difference between \( A1 \) and \( A1' \) being the interchange of the symbols 0 and 1. This is a characteristic
of all the axioms of switching algebra, and is the basis of the “duality” principle that we’ll study later.

In Section 3.3.3 we showed the design of an inverter, a logic circuit whose output signal level is the opposite (or complement) of its input signal level. We use a prime (’) to denote an inverter’s function. That is, if a variable X denotes an inverter’s input signal, then X’ denotes the value of a signal on the inverter’s output. This notation is formally specified in the second pair of axioms:

\[(A2) \quad \text{If } X = 0, \text{ then } X' = 1 \quad (A2') \quad \text{If } X = 1, \text{ then } X' = 0\]

As shown in Figure 4-1, the output of an inverter with input signal X may have an arbitrary signal name, say Y. However, algebraically, we write \(Y = X'\) to say “signal Y always has the opposite value as signal X.” The prime (’) is an algebraic operator, and \(X'\) is an expression, which you can read as “X prime” or “NOT X.” This usage is analogous to what you’ve learned in programming languages, where if \(J\) is an integer variable, then \(-J\) is an expression whose value is \(0 - J\). Although this may seem like a small point, you’ll learn that the distinction between signal names (\(X, Y\)), expressions (\(X'\)), and equations (\(Y = X'\)) is very important when we study documentation standards and software tools for logic design. In the logic diagrams in this book, we maintain this distinction by writing signal names in black and expressions in color.

**Figure 4-1**

Signal naming and algebraic notation for an inverter.

In Section 3.3.6 we showed how to build a 2-input CMOS AND gate, a circuit whose output is 1 if both of its inputs are 1. The function of a 2-input AND gate is sometimes called logical multiplication and is symbolized algebraically by a multiplication dot (\(\cdot\)). That is, an AND gate with inputs \(X\) and \(Y\) has an output signal whose value is \(X \cdot Y\), as shown in Figure 4-2(a). Some authors, especially mathematicians and logicians, denote logical multiplication with a wedge \((X \lor Y)\). We follow standard engineering practice by using the dot \((X \cdot Y)\). When

**NOTE ON NOTATION**

The notations \(X, \neg X, \text{ and } \sim X\) are also used by some authors to denote the complement of \(X\). The overbar notation is probably the most widely used and the best looking typographically. However, we use the prime notation to get you used to writing logic expressions on a single text line without the more graphical overbar, and to force you to parenthesize complex complemented subexpressions—because this is what you’ll have to do when you use HDLs and other tools.
we study hardware design languages (HDLs), we’ll encounter several other symbols that are used to denote the same thing.

We also described in Section 3.3.6 how to build a 2-input CMOS OR gate, a circuit whose output is 1 if either of its inputs is 1. The function of a 2-input OR gate is sometimes called *logical addition* and is symbolized algebraically by a plus sign (+). An OR gate with inputs $X$ and $Y$ has an output signal whose value is $X + Y$, as shown in Figure 4-2(b). Some authors denote logical addition with a vee ($X \land Y$), but we follow the standard engineering practice of using the plus sign ($X + Y$). Once again, other symbols may be used in HDLs. By convention, in a logic expression involving both multiplication and addition, multiplication has *precedence*, just as in integer expressions in conventional programming languages. That is, the expression $W \cdot X + Y \cdot Z$ is equivalent to $(W \cdot X) + (Y \cdot Z)$.

The last three pairs of axioms state the formal definitions of the AND and OR operations by listing the output produced by each gate for each possible input combination:

(A3) $0 \cdot 0 = 0$  \hspace{1cm} (A3') $1 + 1 = 1$
(A4) $1 \cdot 1 = 1$  \hspace{1cm} (A4') $0 + 0 = 0$
(A5) $0 \cdot 1 = 1 \cdot 0 = 0$  \hspace{1cm} (A5') $1 + 0 = 0 + 1 = 1$

The five pairs of axioms, A1–A5 and A1'–A5', completely define switching algebra. All other facts about the system can be proved using these axioms as a starting point.

**JUXT A MINUTE...** Older texts use simple *juxtaposition* ($XY$) to denote logical multiplication, but we don’t. In general, juxtaposition is a clear notation only when signal names are limited to a single character. Otherwise, is $XY$ a logical product or a two-character signal name? One-character variable names are common in algebra, but in real digital design problems, we prefer to use multicharacter signal names that mean something. Thus, we need a separator between names, and the separator might just as well be a multiplication dot rather than a space. The HDL equivalent of the multiplication dot (often * or &) is absolutely required when logic formulas are written in a hardware design language.
4.1.2 Single-Variable Theorems

During the analysis or synthesis of logic circuits, we often write algebraic expressions that characterize a circuit’s actual or desired behavior. Switching-algebra theorems are statements, known to be always true, that allow us to manipulate algebraic expressions to allow simpler analysis or more efficient synthesis of the corresponding circuits. For example, the theorem $X + 0 = X$ allows us to substitute every occurrence of $X + 0$ in an expression with $X$.

Table 4-1 lists switching-algebra theorems involving a single variable $X$.

How do we know that these theorems are true? We can either prove them ourselves or take the word of someone who has. OK, we’re in college now, let’s learn how to prove them.

Most theorems in switching algebra are exceedingly simple to prove using a technique called perfect induction. Axiom A1 is the key to this technique—since a switching variable can take on only two different values, 0 and 1, we can prove a theorem involving a single variable $X$ by proving that it is true for both $X = 0$ and $X = 1$. For example, to prove theorem T1, we make two substitutions:

\[
\begin{align*}
[X = 0] & \quad 0 + 0 = 0 \quad \text{true, according to axiom A4}' \\
[X = 1] & \quad 1 + 0 = 1 \quad \text{true, according to axiom A5}'
\end{align*}
\]

All of the theorems in Table 4-1 can be proved using perfect induction, as you’re asked to do in the Drills 4.2 and 4.3.

4.1.3 Two- and Three-Variable Theorems

Switching-algebra theorems with two or three variables are listed in Table 4-2. Each of these theorems is easily proved by perfect induction, by evaluating the theorem statement for the four possible combinations of $X$ and $Y$, or the eight possible combinations of $X$, $Y$, and $Z$.

The first two theorem pairs concern commutativity and associativity of logical addition and multiplication and are identical to the commutative and associative laws for addition and multiplication of integers and reals. Taken together, they indicate that the parenthesization or order of terms in a logical sum or logical product is irrelevant. For example, from a strictly algebraic point of view, an expression such as $W \cdot X \cdot Y \cdot Z$ is ambiguous; it should be written as $(W \cdot (X \cdot (Y \cdot Z)))$ or $(((W \cdot X) \cdot Y) \cdot Z)$ or $(W \cdot X) \cdot (Y \cdot Z)$ (see Exercise 4.29). But the theorems tell us that the ambiguous form of the expression is OK.
because we get the same results in any case. We even could have rearranged the order of the variables (e.g., \(X \cdot Z \cdot Y \cdot W\)) and gotten the same results.

As trivial as this discussion may seem, it is very important because it forms the theoretical basis for using logic gates with more than two inputs. We defined \(\cdot\) and \(+\) as binary operators—operators that combine two variables. Yet we use 3-input, 4-input, and larger AND and OR gates in practice. The theorems tell us we can connect gate inputs in any order; in fact, many printed-circuit-board and ASIC layout programs take advantage of this. We can use either one \(n\)-input gate or \((n-1)\) 2-input gates interchangeably, though propagation delay and cost are likely to be higher with multiple 2-input gates.

Theorem T8 is identical to the distributive law for integers and reals—that is, logical multiplication distributes over logical addition. Hence, we can “multiply out” an expression to obtain a sum-of-products form, as in the example below:

\[
V \cdot (W + X) \cdot (Y + Z) = V \cdot W \cdot Y + V \cdot W \cdot Z + V \cdot X \cdot Y + V \cdot X \cdot Z
\]

However, switching algebra also has the unfamiliar property that the reverse is true—logical addition distributes over logical multiplication—as demonstrated by theorem T8'. Thus, we can also “add out” an expression to obtain a product-of-sums form:

\[
(V \cdot W \cdot X) + (Y + Z) = (V + Y) \cdot (V + Z) \cdot (W + Y) \cdot (W + Z) \cdot (X + Y) \cdot (X + Z)
\]

Theorems T9 and T10 are used extensively in the minimization of logic functions. For example, if the subexpression \(X + X \cdot Y\) appears in a logic expression, the covering theorem T9 says that we need only include \(X\) in the expression; \(X\) is said to cover \(X \cdot Y\). The combining theorem T10 says that if the subexpression \(X \cdot Y + X \cdot Y'\) appears in an expression, we can replace it with \(X\). Since \(Y\) must be 0 or 1, either way the original subexpression is 1 if and only if \(X\) is 1.
Although we could easily prove T9 by perfect induction, the truth of T9 is more obvious if we prove it using the other theorems that we’ve proved so far:

\[
X + X \cdot Y = X \cdot 1 + X \cdot Y \quad \text{(according to T1')} \\
= X \cdot (1 + Y) \quad \text{(according to T8)} \\
= X \cdot 1 \quad \text{(according to T2)} \\
= X \quad \text{(according to T1')}
\]

Likewise, the other theorems can be used to prove T10, where the key step is to use T8 to rewrite the left-hand side as \(X \cdot (Y + Y')\).

Theorem T11 is known as the consensus theorem. The \(Y \cdot Z\) term is called the consensus of \(X \cdot Y\) and \(X' \cdot Z\). The idea is that if \(Y \cdot Z\) is 1, then either \(X \cdot Y\) or \(X' \cdot Z\) must also be 1, since \(Y\) and \(Z\) are both 1 and either \(X\) or \(X'\) must be 1. Thus, the \(Y \cdot Z\) term is redundant and may be dropped from the right-hand side of T11. The consensus theorem has two important applications. It can be used to eliminate certain timing hazards in combinational logic circuits, as we’ll see in Section 4.5. And it also forms the basis of the iterative-consensus method of finding prime implicants (see References).

In all of the theorems, it is possible to replace each variable with an arbitrary logic expression. A simple replacement is to complement one or more variables:

\[(X + Y') + Z' = X + (Y' + Z') \quad \text{(based on T7)}\]

But more complex expressions may be substituted as well:

\[(V' + X) \cdot (W \cdot (Y' + Z)) + (V' + X) \cdot (W \cdot (Y' + Z))' = V' + X \quad \text{(based on T10)}\]

### 4.1.4 n-Variable Theorems

Several important theorems, listed in Table 4-3, are true for an arbitrary number of variables, \(n\). Most of these theorems can be proved using a two-step method called finite induction—first proving that the theorem is true for \(n = 2\) (the basis step) and then proving that if the theorem is true for \(n = i\), then it is also true for \(n = i + 1\) (the induction step). For example, consider the generalized idempotency theorem T12. For \(n = 2\), T12 is equivalent to T3 and is therefore true. If it is true for a logical sum of \(i\) \(X\)'s, then it is also true for a sum of \(i + 1\) \(X\)'s, according to the following reasoning:

\[
X + X + X + \cdots + X = X + (X + X + \cdots + X) \quad \text{(if T12 is true for } n = i) \\
= X + (X) \quad \text{(according to T3)} \\
= X \quad \text{(if } n = i + 1\text{ or any } n) 
\]

Thus, the theorem is true for all finite values of \(n\).

**DeMorgan’s theorems** (T13 and T13') are probably the most commonly used of all the theorems of switching algebra. Theorem T13 says that an \(n\)-input
AND gate whose output is complemented is equivalent to an \( n \)-input OR gate whose inputs are complemented. That is, the circuits of Figure 4-3(a) and (b) are equivalent.

In Section 3.3.4 we showed how to build a CMOS NAND gate. The output of a NAND gate for any set of inputs is the complement of an AND gate’s output for the same inputs, so a NAND gate can have the logic symbol in Figure 4-3(c). However, the CMOS NAND circuit is not designed as an AND gate followed by a transistor inverter (NOT gate); it’s just a collection of transistors that happens to perform the AND-NOT function. In fact, theorem T13 tells us that the logic symbol in (d) denotes the same logic function (bubbles on the OR-gate inputs indicate logical inversion). That is, a NAND gate may be viewed as performing a NOT-OR function.

By observing the inputs and output of a NAND gate, it is impossible to determine whether it has been built internally as an AND gate followed by an inverter, as inverters followed by an OR gate, or as a direct CMOS realization, because all NAND circuits perform precisely the same logic function. Although the choice of symbol has no bearing on the functionality of a circuit, we’ll show in Section 5.1 that the proper choice can make the circuit’s function much easier to understand.

**Figure 4-3** Equivalent circuits according to DeMorgan’s theorem T13: (a) AND-NOT; (b) NOT-OR; (c) logic symbol for a NAND gate; (d) equivalent symbol for a NAND gate.

### Table 4-3  Switching-algebra theorems with \( n \) variables.

| \( (T12) \) | \( X + X + \cdots + X = X \)  | (Generalized idempotency) |
| \( (T12') \) | \( X \cdot X \cdot \cdots \cdot X = X \) |
| \( (T13) \) | \( (X_1 \cdot X_2 \cdots \cdot X_n)' = X_1' + X_2' + \cdots + X_n' \)  | (DeMorgan’s theorems) |
| \( (T13') \) | \( (X_1 + X_2 + \cdots + X_n)' = X_1' \cdot X_2' \cdot \cdots \cdot X_n' \) |
| \( (T14) \) | \[ F(X_1, X_2, \ldots, X_n+, \ldots)' = F(X_1', X_2', \ldots, X_n', \ldots, +) \]  | (Generalized DeMorgan’s theorem) |
| \( (T15) \) | \( F(X_1, X_2, \ldots, X_n) = X_1 \cdot F(1, X_2, \ldots, X_n) + X_1' \cdot F(0, X_2, \ldots, X_n) \)  | (Shannon’s expansion theorems) |
| \( (T15') \) | \( F(X_1, X_2, \ldots, X_n) = [X_1 + F(0, X_2, \ldots, X_n)] \cdot [X_1' + F(1, X_2, \ldots, X_n)] \) |
A similar symbolic equivalence can be inferred from theorem T13'. As shown in Figure 4-4, a NOR gate may be realized as an OR gate followed by an inverter, or as inverters followed by an AND gate.

Theorems T13 and T13' are just special cases of a generalized DeMorgan’s theorem, T14, that applies to an arbitrary logic expression \( F \). By definition, the complement of a logic expression, denoted \( (F)' \), is an expression whose value is the opposite of \( F \)’s for every possible input combination. Theorem T14 is very important because it gives us a way to manipulate and simplify the complement of an expression.

Theorem T14 states that, given any \( n \)-variable logic expression, its complement can be obtained by swapping + and \( \cdot \) and complementing all variables. For example, suppose that we have

\[
F(W,X,Y,Z) = (W' \cdot X) + (X' + Y) \cdot (W \cdot (X' + Z'))
\]

In the second line we have enclosed complemented variables in parentheses to remind you that the ‘ is an operator, not part of the variable name. Applying theorem T14, we obtain

\[
[F(W,X,Y,Z)]' = ((W')' + X') \cdot (X' + Y') \cdot (W' + ((X')' \cdot (Z')'))
\]

Using theorem T4, this can be simplified to

\[
[F(W,X,Y,Z)]' = (W + X') \cdot (X' + Y') \cdot (W' + (X \cdot (Z'))
\]

In general, we can use theorem T14 to complement a parenthesized expression by swapping + and \( \cdot \), complementing all uncomplemented variables, and uncomplementing all complemented ones.

The generalized DeMorgan’s theorem T14 can be proved by showing that all logic functions can be written as either a sum or a product of subfunctions,
and then applying T13 and T13′ recursively. However, a much more enlightening and satisfying proof can be based on the principle of duality, explained next.

### 4.1.5 Duality

We stated all of the axioms of switching algebra in pairs. The primed version of each axiom (e.g., A5′) is obtained from the unprimed version (e.g., A5) by simply swapping 0 and 1 and, if present, · and +. As a result, we can state the following *metatheorem*, a theorem about theorems:

**Principle of Duality** Any theorem or identity in switching algebra remains true if 0 and 1 are swapped and · and + are swapped throughout.

The metatheorem is true because the duals of all the axioms are true, so duals of all switching-algebra theorems can be proved using duals of the axioms.

After all, what’s in a name, or in a symbol for that matter? If the software that was used to typeset this book had a bug, one that swapped 0 ↔ 1 and · ↔ + throughout this chapter, you still would have learned exactly the same switching algebra; only the nomenclature would have been a little weird, using words like “product” to describe an operation that uses the symbol “+”.

Duality is important because it doubles the usefulness of everything that you learn about switching algebra and manipulation of switching functions. Stated more practically, from a student’s point of view, it halves the amount that you have to learn! For example, once you learn how to synthesize two-stage AND-OR logic circuits from sum-of-products expressions, you automatically know a dual technique to synthesize OR-AND circuits from product-of-sums expressions.

There is just one convention in switching algebra where we did not treat · and + identically, so duality does not necessarily hold true—can you figure out what it is before reading the answer below? Consider the following statement of theorem T9 and its clearly absurd “dual”:

\[
\begin{align*}
X + X \cdot Y &= X \quad \text{(theorem T9)} \\
X \cdot X + Y &= X \quad \text{(after applying the principle of duality)} \\
X + Y &= X \quad \text{(after applying theorem T3')} 
\end{align*}
\]

Obviously the last line above is false—where did we go wrong? The problem is in operator precedence. We were able to write the left-hand side of the first line without parentheses because of our convention that · has precedence. However, once we applied the principle of duality, we should have given precedence to + instead, or written the second line as \(X \cdot (X + Y) = X\). The best way to avoid problems like this is to parenthesize an expression fully before taking its dual.

Let us formally define the *dual of a logic expression*. If \(F(X_1, X_2, \ldots, X_n, +, \cdot)\) is a fully parenthesized logic expression involving the variables \(X_1, X_2, \ldots, X_n\) and
the operators +, ·, and ', then the dual of F, written $F^D$, is the same expression with + and · swapped:

$$F^D(X_1, X_2, \ldots, X_n, +, \cdot) = F(X_1, X_2, \ldots, X_n, \cdot, +)$$

You already knew this, of course, but we wrote the definition in this way just to highlight the similarity between duality and the generalized DeMorgan's theorem T14, which may now be restated as follows:

$$[F(X_1, X_2, \ldots, X_n)]' = F^D(X_1', X_2', \ldots, X_n')$$

Let's examine this statement in terms of a physical network.

Figure 4-5(a) shows the electrical function table for a logic element that we'll simply call a “type-1” gate. Under the positive-logic convention (LOW = 0 and HIGH = 1), this is an AND gate, but under the negative-logic convention (LOW = 1 and HIGH = 0), it is an OR gate, as shown in (b) and (c). We can also imagine a “type-2” gate, shown in Figure 4-6, that is a positive-logic OR or a negative-logic AND. Similar tables can be developed for gates with more than two inputs.

**Figure 4-5** A “type-1” logic gate: (a) electrical function table; (b) logic function table and symbol with positive logic; (c) logic function table and symbol with negative logic.

**Figure 4-6** A “type-2” logic gate: (a) electrical function table; (b) logic function table and symbol with positive logic; (c) logic function table and symbol with negative logic.
Suppose that we are given an arbitrary logic expression, \( F(X_1, X_2, ..., X_n) \). Following the positive-logic convention, we can build a circuit corresponding to this expression using inverters for \( \text{NOT} \) operations, type-1 gates for \( \text{AND} \), and type-2 gates for \( \text{OR} \), as shown in Figure 4-7. Now suppose that, without changing this circuit, we simply change the logic convention from positive to negative. Then we should redraw the circuit as shown in Figure 4-8. Clearly, for every possible combination of input voltages (HIGH and LOW), the circuit still produces the same output voltage. However, from the point of view of switching algebra, the output value—0 or 1—is the opposite of what it was under the positive-logic convention. Likewise, each input value is the opposite of what it was. Therefore, for each possible input combination to the circuit in Figure 4-7, the output is the opposite of that produced by the opposite input combination applied to the circuit in Figure 4-8:

\[
F(X_1, X_2, ..., X_n) = [F^D(X'_1, X'_2, ..., X'_n)]'
\]
By complementing both sides, we get the generalized DeMorgan’s theorem:

$$[F(X_1, X_2, \ldots, X_n)]' = F'(X_1', X_2', \ldots, X_n')$$

Amazing!

So, we have seen that duality is the basis for the generalized DeMorgan’s theorem. Going forward, duality will halve the number of methods you must learn to manipulate and simplify logic functions.

4.1.6 Standard Representations of Logic Functions

Before moving on to analysis and synthesis of combinational logic functions we’ll introduce some necessary nomenclature and notation.

The most basic representation of a logic function is the truth table. Similar in philosophy to the perfect-induction proof method, this brute-force representation simply lists the output of the circuit for every possible input combination. Traditionally, the input combinations are arranged in rows in ascending binary counting order, and the corresponding output values are written in a column next to the rows. The general structure of a 3-variable truth table is shown below in Table 4-4.

<table>
<thead>
<tr>
<th>Row</th>
<th>X</th>
<th>Y</th>
<th>Z</th>
<th>F</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>(F(0,0,0))</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>(F(0,0,1))</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>(F(0,1,0))</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>(F(0,1,1))</td>
</tr>
<tr>
<td>4</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>(F(1,0,0))</td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>(F(1,0,1))</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>(F(1,1,0))</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>(F(1,1,1))</td>
</tr>
</tbody>
</table>

The rows are numbered 0–7 corresponding to the binary input combinations, but this numbering is not an essential part of the truth table. The truth table for a particular 3-variable logic function is shown in Table 4-5. Each distinct pattern of 0s and 1s in the output column yields a different logic function; there are \(2^8\) such patterns. Thus, the logic function in Table 4-5 is one of \(2^8\) different logic functions of three variables.

The truth table for an \(n\)-variable logic function has \(2^n\) rows. Obviously, truth tables are practical to write only for logic functions with a small number of variables, say, 10 for students and about 4–5 for everyone else.
The information contained in a truth table can also be conveyed algebraically. To do so, we first need some definitions:

- **A literal** is a variable or the complement of a variable. Examples: \(X, Y, X', Y'\).
- **A product term** is a single literal or a logical product of two or more literals. Examples: \(Z', W \cdot X \cdot Y, X \cdot Y' \cdot Z, W' \cdot Y' \cdot Z\).
- **A sum-of-products expression** is a logical sum of product terms. Example: \(Z' + W \cdot X \cdot Y + X \cdot Y' \cdot Z + W' \cdot Y' \cdot Z\).
- **A sum term** is a single literal or a logical sum of two or more literals. Examples: \(Z', W + X + Y, X + Y' + Z, W' + Y' + Z\).
- **A product-of-sums expression** is a logical product of sum terms. Example: \(Z' \cdot (W + X + Y) \cdot (X + Y' + Z) \cdot (W' + Y' + Z)\).
- **A normal term** is a product or sum term in which no variable appears more than once. A nonnormal term can always be simplified to a constant or a normal term using one of theorems T3, T3', T5, or T5'. Examples of nonnormal terms: \(W \cdot X \cdot X \cdot Y', W + W + X' + Y, X \cdot X' \cdot Y\). Examples of normal terms: \(W \cdot X \cdot Y', W + X' + Y\).
- **An \(n\)-variable minterm** is a normal product term with \(n\) literals. There are \(2^n\) such product terms. Examples of 4-variable minterms: \(W' \cdot X' \cdot Y' \cdot Z', W \cdot X \cdot Y' \cdot Z, W' \cdot X' \cdot Y \cdot Z\).
- **An \(n\)-variable maxterm** is a normal sum term with \(n\) literals. There are \(2^n\) such sum terms. Examples of 4-variable maxterms: \(W' + X' + Y' + Z', W + X' + Y' + Z, W' + X' + Y + Z'\).

There is a close correspondence between the truth table and minterms and maxterms. A minterm can be defined as a product term that is 1 in exactly one row of the truth table. Similarly, a maxterm can be defined as a sum term that is 0 in exactly one row of the truth table. Table 4-6 shows this correspondence for a 3-variable truth table.
An n-variable minterm can be represented by an n-bit integer, the minterm number. We’ll use the name minterm i to denote the minterm corresponding to row i of the truth table. In minterm i, a particular variable appears complemented if the corresponding bit in the binary representation of i is 0; otherwise, it is uncomplemented. For example, row 5 has binary representation 101 and the corresponding minterm is \( X \cdot Y' \cdot Z \). As you might expect, the correspondence for maxterms is just the opposite: in maxterm i, a variable appears complemented if the corresponding bit in the binary representation of i is 1. Thus, maxterm 5 (101) is \( X' + Y + Z' \).

Based on the correspondence between the truth table and minterms, we can easily create an algebraic representation of a logic function from its truth table. The canonical sum of a logic function is a sum of the minterms corresponding to truth-table rows (input combinations) for which the function produces a 1 output. For example, the canonical sum for the logic function in Table 4-5 on page 205 is

\[
F = \Sigma_{X,Y,Z}(0,3,4,6,7) = X' \cdot Y' \cdot Z' + X' \cdot Y \cdot Z + X \cdot Y' \cdot Z' + X \cdot Y \cdot Z' + X \cdot Y \cdot Z
\]

minterm list

Here, the notation \( \Sigma_{X,Y,Z}(0,3,4,6,7) \) is a minterm list and means “the sum of minterms 0, 3, 4, 6, and 7 with variables X, Y, and Z.” The minterm list is also known as the on-set for the logic function. You can visualize that each minterm “turns on” the output for exactly one input combination. Any logic function can be written as a canonical sum.

canonical product

The canonical product of a logic function is a product of the maxterms corresponding to input combinations for which the function produces a 0 output. For example, the canonical product for the logic function in Table 4-5 is

\[
F = \Pi_{X,Y,Z}(1,2,5) = (X + Y + Z') \cdot (X + Y' + Z) \cdot (X' + Y + Z')
\]
Here, the notation $\prod_{X,Y,Z}(1,2,5)$ is a **maxterm list** and means “the product of maxterms 1, 2, and 5 with variables X, Y, and Z.” The maxterm list is also known as the **off-set** for the logic function. You can visualize that each maxterm “turns off” the output for exactly one input combination. Any logic function can be written as a canonical product.

It’s easy to convert between a minterm list and a maxterm list. For a function of $n$ variables, the possible minterm and maxterm numbers are in the set $\{0, 1, \ldots, 2^n - 1\}$; a minterm or maxterm list contains a subset of these numbers. To switch between list types, take the set complement, for example,

$$
\Sigma_{A,B,C}(0,1,2,3) = \Pi_{A,B,C}(4,5,6,7)
$$

$$
\Sigma_{X,Y}(1) = \Pi_{X,Y}(0,2,3)
$$

$$
\Sigma_{W,X,Y,Z}(0,1,2,3,5,7,11,13) = \Pi_{W,X,Y,Z}(4,6,8,9,10,12,14,15)
$$

We have now learned five possible representations for a combinational logic function:

1. A truth table.
2. An algebraic sum of minterms, the canonical sum.
3. A minterm list using the $\Sigma$ notation.
4. An algebraic product of maxterms, the canonical product.
5. A maxterm list using the $\Pi$ notation.

Each one of these representations specifies exactly the same information; given any one of them, we can derive the other four using a simple mechanical process.

### 4.2 Combinational Circuit Analysis

We analyze a combinational logic circuit by obtaining a formal description of its logic function. Once we have a description of the logic function, a number of other operations are possible:

- We can determine the behavior of the circuit for various input combinations.
- We can manipulate an algebraic description to suggest different circuit structures for the logic function.
- We can transform an algebraic description into a standard form corresponding to an available circuit structure. For example, a sum-of-products expression corresponds directly to the circuit structure used in PLDs (programmable logic devices).
- We can use an algebraic description of the circuit’s functional behavior in the analysis of a larger system that includes the circuit.
Given a logic diagram for a combinational circuit, such as Figure 4-9, there are a number of ways to obtain a formal description of the circuit’s function. The most primitive functional description is the truth table.

Using only the basic axioms of switching algebra, we can obtain the truth table of an \( n \)-input circuit by working our way through all \( 2^n \) input combinations. For each input combination, we determine all of the gate outputs produced by that input, propagating information from the circuit inputs to the circuit outputs. Figure 4-10 applies this “exhaustive” technique to our example circuit. Written on each signal line in the circuit is a sequence of eight logic values, the values present on that line when the circuit inputs \( XYZ \) are \( 000, 001, \ldots, 111 \). The truth table can be written by transcribing the output sequence of the final OR gate, as

You can easily obtain the results in Figure 4-10 with typical logic design tools that include a logic simulator. First, you draw the schematic. Then, you apply the outputs of a 3-bit binary counter to the X, Y, and Z inputs. (Most simulators have such counter outputs built-in for just this sort of exercise.) The counter repeatedly cycles through the eight possible input combinations, in the same order that we’ve shown in the figure. The simulator allows you to graph the resulting signal values at any point in the schematic, including the intermediate points as well as the output.
shown in Table 4-7. Once we have the truth table for the circuit, we can also
directly write a logic expression—the canonical sum or product—if we wish.

The number of input combinations of a logic circuit grows exponentially
with the number of inputs, so the exhaustive approach can quickly become
exhausting. Instead, we normally use an algebraic approach whose complexity is
more linearly proportional to the size of the circuit. The method is simple—we
build up a parenthesized logic expression corresponding to the logic operators
and structure of the circuit. We start at the circuit inputs and propagate expres-
sions through gates toward the output. Using the theorems of switching algebra,
we may simplify the expressions as we go, or we may defer all algebraic manip-
ulations until an output expression is obtained.

Figure 4-11 applies the algebraic technique to our example circuit. The
output function is given on the output of the final OR gate:

\[ F = (X + Y') \cdot Z + (X' \cdot Y \cdot Z') \]

No switching-algebra theorems were used in obtaining this expression. How-
ever, we can use theorems to transform this expression into another form. For
example, a sum of products can be obtained by “multiplying out”:

\[ F = X \cdot Z + Y' \cdot Z + X' \cdot Y \cdot Z' \]

<table>
<thead>
<tr>
<th>Row</th>
<th>X</th>
<th>Y</th>
<th>Z</th>
<th>F</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 4-7
Truth table for the logic circuit of Figure 4-9.
The new expression corresponds to a different circuit for the same logic function, as shown in Figure 4-12.

Similarly, we can “add out” the original expression to obtain a product of sums:

\[
F = (X + Y') \cdot Z + (X' \cdot Y \cdot Z')
\]

\[
= (X + Y' + X') \cdot (X + Y' + Y) \cdot (X + Y' + Z') \cdot (Z + X') \cdot (Z + Y) \cdot (Z + Z')
\]

\[
= 1 \cdot 1 \cdot (X + Y' + Z') \cdot (X' + Z) \cdot (Y + Z) \cdot 1
\]

\[
= (X + Y' + Z') \cdot (X' + Z) \cdot (Y + Z)
\]

The corresponding logic circuit is shown in Figure 4-13.

Our next example of algebraic analysis uses a circuit with NAND and NOR gates, shown in Figure 4-14. This analysis is a little messier than the previous example, because each gate produces a complemented subexpression, not just a simple sum or product. However, the output expression can be simplified by repeated application of the generalized DeMorgan’s theorem:

\[
F = (X + Y' + Z') \cdot (X' + Z) \cdot (Y + Z)
\]
Quite often, DeMorgan’s theorem can be applied *graphically* to simplify algebraic analysis. Recall from Figures 4-3 and 4-4 that NAND and NOR gates each have two equivalent symbols. By judiciously redrawing Figure 4-14, we make it possible to cancel out some of the inversions during the analysis by using theorem T4 \((X')' = X\), as shown in Figure 4-15. This manipulation leads us to a simplified output expression directly:

\[
F = ((W' \cdot X) \cdot Y)' \cdot (W + X + Y') \cdot (W + Z)
\]

Figures 4-14 and 4-15 were just two different ways of drawing the same physical logic circuit. However, when we simplify a logic expression using the theorems of switching algebra, we get an expression corresponding to a different physical circuit. For example, the simplified expression above corresponds to the circuit of Figure 4-16, which is physically different from the one in the previous two figures. Furthermore, we could multiply out and add out the
expression to obtain sum-of-products and product-of-sums expressions corresponding to two more physically different circuits for the same logic function.

Although we used logic expressions above to convey information about the physical structure of a circuit, we don’t always do this. For example, we might use the expression $G(W, X, Y, Z) = W \cdot X \cdot Y + Y \cdot Z$ to describe any one of the circuits in Figure 4-17. Normally, the only sure way to determine a circuit’s structure is to look at its schematic drawing. However, for certain restricted classes of circuits, structural information can be inferred from logic expressions. For example, the circuit in (a) could be described without reference to the drawing as “a two-level AND-OR circuit for $W \cdot X \cdot Y + Y \cdot Z$,” while the circuit in (b) could be described as “a two-level NAND-NAND circuit for $W \cdot X \cdot Y + Y \cdot Z$.”
4.3 Combinational Circuit Synthesis

4.3.1 Circuit Descriptions and Designs

What is the starting point for designing combinational logic circuits? Usually, we are given a word description of a problem or we develop one ourselves. Occasionally, the description is a list of input combinations for which a signal should be on or off, the verbal equivalent of a truth table or the $\Sigma$ or $\Pi$ notation introduced previously. For example, the description of a 4-bit prime-number detector might be, “Given a 4-bit input combination $N = N_3N_2N_1N_0$, this function produces a 1 output for $N = 1, 2, 3, 5, 7, 11, 13$, and 0 otherwise.” A logic function described in this way can be designed directly from the canonical sum or product expression. For the prime-number detector, we have

$$F = \Sigma_{N_3N_2N_1N_0} (1, 2, 3, 5, 7, 11, 13)$$

$$= N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0' + N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0'$$

$$+ N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0'$$

The corresponding circuit is shown in Figure 4-18.

More often, we describe a logic function using the English-language connectives “and,” “or,” and “not.” For example, we might describe an alarm circuit by saying, “The ALARM output is 1 if the PANIC input is 1, or if the ENABLE input is 1, the EXITING input is 0, and the house is not secure; the house is secure.”

![Figure 4-18](image_url)
if the WINDOW, DOOR, and GARAGE inputs are all 1.” Such a description can be translated directly into algebraic expressions:

\[ \text{ALARM} = \text{PANIC} + \text{ENABLE} \cdot \text{EXITING}' \cdot \text{SECURE}' \]

\[ \text{SECURE} = \text{WINDOW} \cdot \text{DOOR} \cdot \text{GARAGE} \]

\[ \text{ALARM} = \text{PANIC} + \text{ENABLE} \cdot \text{EXITING}' \cdot (\text{WINDOW} \cdot \text{DOOR} \cdot \text{GARAGE})' \]

Notice that we used the same method in switching algebra as in ordinary algebra to formulate a complicated expression—we defined an auxiliary variable SECURE to simplify the first equation, developed an expression for SECURE, and used substitution to get the final expression. We can easily draw a circuit using AND, OR, and NOT gates that realizes the final expression, as shown in Figure 4-19. A circuit *realizes* ["makes real"] an expression if its output function equals that expression, and the circuit is called a *realization* of the function.

Once we have an expression, any expression, for a logic function, we can do other things besides building a circuit directly from the expression. We can manipulate the expression to get different circuits. For example, the ALARM expression above can be multiplied out to get the sum-of-products circuit in Figure 4-20. Or, if the number of variables is not too large, we can construct the truth table for the expression and use any of the synthesis methods that apply to truth tables, including the canonical sum or product method described earlier and the minimization methods described later.

**Figure 4-19** Alarm circuit derived from logic expression.

**Figure 4-20** Sum-of-products version of alarm circuit.
In general, it's easier to describe a circuit in words using logical connectives and to write the corresponding logic expressions than it is to write a complete truth table, especially if the number of variables is large. However, sometimes we have to work with imprecise word descriptions of logic functions, for example, “The ERROR output should be 1 if the GEARUP, GEARDOWN, and GEARCHECK inputs are inconsistent.” In this situation, the truth-table approach is best because it allows us to determine the output required for every input combination, based on our knowledge and understanding of the problem environment (e.g., the brakes cannot be applied unless the gear is down).

4.3.2 Circuit Manipulations

The design methods that we’ve described so far use AND, OR, and NOT gates. We might like to use NAND and NOR gates, too—they’re faster than ANDs and ORs in most technologies. However, most people don’t develop logical propositions in terms of NAND and NOR connectives. That is, you probably wouldn’t say, “I won’t date you if you’re not clean or not wealthy and also you’re not smart or not friendly.” It would be more natural for you to say, “I’ll date you if you’re clean and wealthy, or if you’re smart and friendly.” So, given a “natural” logic expression, we need ways to translate it into other forms.

We can translate any logic expression into an equivalent sum-of-products expression, simply by multiplying it out. As shown in Figure 4-21(a), such an expression may be realized directly with AND and OR gates. The inverters required for complemented inputs are not shown.

As shown in Figure 4-21(b), we may insert a pair of inverters between each AND-gate output and the corresponding OR-gate input in a two-level AND-OR

![Alternative sum-of-products realizations: (a) AND-OR; (b) AND-OR with extra inverter pairs; (c) NAND-NAND.](image-url)
circuit. According to theorem T4, these inverters have no effect on the output function of the circuit. In fact, we’ve drawn the second inverter of each pair with its inversion bubble on its input to provide a graphical reminder that the inverters cancel. However, if these inverters are absorbed into the AND and OR gates, we wind up with AND-NOT gates at the first level and a NOT-OR gate at the second level. These are just two different symbols for the same type of gate—a NAND gate. Thus, a two-level AND-OR circuit may be converted to a two-level NAND-NAND circuit simply by substituting gates.

**Figure 4-22**
Another two-level sum-of-products circuit: (a) AND-OR; (b) AND-OR with extra inverter pairs; (c) NAND-NAND.

**Figure 4-23**
Realizations of a product-of-sums expression: (a) OR-AND; (b) OR-AND with extra inverter pairs; (c) NOR-NOR.
If any product terms in the sum-of-products expression contain just a single literal, then we may gain or lose inverters in the transformation from AND-OR to NAND-NAND. For example, Figure 4-22 is an example where an inverter on the W input is no longer needed, but an inverter must be added to the Z input.

We have shown that any sum-of-products expression can be realized in either of two ways—as an AND-OR circuit or as a NAND-NAND circuit. The dual of this statement is also true: any product-of-sums expression can be realized as an OR-AND circuit or as a NOR-NOR circuit. Figure 4-23 shows an example. Any logic expression can be translated into an equivalent product-of-sums expression by adding it out, and hence has both OR-AND and NOR-NOR circuit realizations.

The same kind of manipulations can be applied to arbitrary logic circuits. For example, Figure 4-24(a) shows a circuit built from AND and OR gates. After adding pairs of inverters, we obtain the circuit in (b). However, one of the gates, a 2-input AND gate with a single inverted input, is not a standard type. We can use a discrete inverter as shown in (c) to obtain a circuit that uses only standard gate types—NAND, AND, and inverters. Actually, a better way to use the inverter is shown in (d); one level of gate delay is eliminated, and the bottom gate becomes a NOR instead of AND. In most logic technologies, inverting gates like NAND and NOR are faster than noninverting gates like AND and OR.

**Figure 4-24** Logic-symbol manipulations: (a) original circuit; (b) transformation with a nonstandard gate; (c) inverter used to eliminate nonstandard gate; (d) preferred inverter placement.
4.3.3 Combinational Circuit Minimization

It’s often uneconomical to realize a logic circuit directly from the first logic expression that pops into your head. Canonical sum and product expressions are especially expensive because the number of possible minterms or maxterms (and hence gates) grows exponentially with the number of variables. We minimize a combinational circuit by reducing the number and size of gates that are needed to build it.

The traditional combinational circuit minimization methods that we’ll study have as their starting point a truth table or, equivalently, a minterm list or maxterm list. If we are given a logic function that is not expressed in this form, then we must convert it to an appropriate form before using these methods. For example, if we are given an arbitrary logic expression, then we can evaluate it for every input combination to construct the truth table. The minimization methods reduce the cost of a two-level AND-OR, OR-AND, NAND-NAND, or NOR-NOR circuit in three ways:

1. By minimizing the number of first-level gates.
2. By minimizing the number of inputs on each first-level gate.
3. By minimizing the number of inputs on the second-level gate. This is actually a side effect of the first reduction.

However, the minimization methods do not consider the cost of input inverters; they assume that both true and complemented versions of all input variables are available. While this is not always the case in gate-level or ASIC design, it’s very appropriate for PLD-based design; PLDs have both true and complemented versions of all input variables available “for free.”

Most minimization methods are based on a generalization of the combining theorems, T10 and T10’:

\[
\text{given product term} \cdot Y + \text{given product term} \cdot Y' = \text{given product term} \\
\text{given sum term} + Y) \cdot \text{given sum term} + Y' = \text{given sum term}
\]

That is, if two product or sum terms differ only in the complementing or not of one variable, we can combine them into a single term with one less variable. So we save one gate and the remaining gate has one fewer input.
We can apply this algebraic method repeatedly to combine minterms 1, 3, 5, and 7 of the prime-number detector shown in Figure 4-18 on page 213:

\[
F = \Sigma N_3N_2N_1N_0(1, 3, 5, 7, 2, 11, 13)
\]

\[
= N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0 + \ldots
\]

\[
= (N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0) + (N_3\cdot N_2\cdot N_1\cdot N_0 + N_3\cdot N_2\cdot N_1\cdot N_0) + \ldots
\]

\[
= N_3\cdot N_2\cdot N_0 + N_3\cdot N_2\cdot N_0 + \ldots
\]

\[
= N_3\cdot N_0 + \ldots
\]

The resulting circuit is shown in Figure 4-25; it has three fewer gates and one of the remaining gates has two fewer inputs.

If we had worked a little harder on the preceding expression, we could have saved a couple more first-level gate inputs, though not any gates. It’s difficult to find terms that can be combined in a jumble of algebraic symbols. In the next subsection, we’ll begin to explore a minimization method that is more fit for human consumption. Our starting point will be the graphical equivalent of a truth table.

### 4.3.4 Karnaugh Maps

A **Karnaugh map** is a graphical representation of a logic function’s truth table. Figure 4-26 shows Karnaugh maps for logic functions of 2, 3, and 4 variables. The map for an \(n\)-input logic function is an array with \(2^n\) cells, one for each possible input combination or minterm.

The rows and columns of a Karnaugh map are labeled so that the input combination for any cell is easily determined from the row and column headings for that cell. The small number inside each cell is the corresponding minterm number in the truth table, assuming that the truth table inputs are labeled alphabetically from left to right (e.g., \(X, Y, Z\)) and the rows are numbered in binary.
counting order, like all the examples in this text. For example, cell 13 in the 4-variable map corresponds to the truth-table row in which $W \times X \times Y \times Z = 1101$.

When we draw the Karnaugh map for a given function, each cell of the map contains the information from the like-numbered row of the function’s truth table—a 0 if the function is 0 for that input combination, a 1 otherwise.

In this text, we use two redundant labelings for map rows and columns. For example, consider the 4-variable map in Figure 4-26(c). The columns are labeled with the four possible combinations of $W$ and $X$, $W \times X = 00, 01, 11,$ and 10. Similarly, the rows are labeled with the $Y \times Z$ combinations. These labels give us all the information we need. However, we also use brackets to associate four regions of the map with the four variables. Each bracketed region is the part of the map in which the indicated variable is 1. Obviously, the brackets convey the same information that is given by the row and column labels.

When we draw a map by hand, it is much easier to draw the brackets than to write out all of the labels. However, we retain the labels in the text’s Karnaugh maps as an additional aid to understanding. In any case, you must be sure to label the rows and columns in the proper order to preserve the correspondence between map cells and truth table row numbers shown in Figure 4-26.

To represent a logic function on a Karnaugh map, we simply copy 1s and 0s from the truth table or equivalent to the corresponding cells of the map. Figures 4-27(a) and (b) show the truth table and Karnaugh map for a logic function that we analyzed (beat to death?) in Section 4.2. From now on, we’ll reduce the clutter in maps by copying only the 1s or the 0s, not both.

### 4.3.5 Minimizing Sums of Products

By now you must be wondering about the “strange” ordering of the row and column numbers in a Karnaugh map. There is a very important reason for this ordering—each cell corresponds to an input combination that differs from each of its immediately adjacent neighbors in only one variable. For example, cells 5 and 13 in the 4-variable map differ only in the value of $W$. In the 3- and
4-variable maps, corresponding cells on the left/right or top/bottom borders are less obvious neighbors; for example, cells 12 and 14 in the 4-variable map are adjacent because they differ only in the value of $Y$.

Each input combination with a “1” in the truth table corresponds to a minterm in the logic function’s canonical sum. Since pairs of adjacent “1” cells in the Karnaugh map have minterms that differ in only one variable, the minterm pairs can be combined into a single product term using the generalization of theorem T10, term $\cdot Y + \text{term} \cdot Y' = \text{term}$. Thus, we can use a Karnaugh map to simplify the canonical sum of a logic function.

For example, consider cells 5 and 7 in Figure 4-27(b), and their contribution to the canonical sum for this function:

\[
F = ... + X \cdot Y' \cdot Z + X \cdot Y \cdot Z
\]

\[
= ... + (X \cdot Z) \cdot Y' + (X \cdot Z) \cdot Y
\]

\[
= ... + X \cdot Z
\]

Remembering wraparound, we see that cells 1 and 5 in Figure 4-27(b) are also adjacent and can be combined:

\[
F = X' \cdot Y' \cdot Z + X \cdot Y' \cdot Z + ...
\]

\[
= X' \cdot (Y' \cdot Z) + X \cdot (Y' \cdot Z) + ...
\]

\[
= Y' \cdot Z + ...
\]

In general, we can simplify a logic function by combining pairs of adjacent 1-cells (minterms) whenever possible, and writing a sum of product terms that cover all of the 1-cells. Figure 4-27(c) shows the result for our example logic function. We circle a pair of 1s to indicate that the corresponding minterms are combined into a single product term. The corresponding AND-OR circuit is shown in Figure 4-28.

In many logic functions, the cell-combining procedure can be extended to combine more than two 1-cells into a single product term. For example, consider

---

Figure 4-27 $F = \Sigma_{X,Y,Z}(1,2,5,7)$: (a) truth table; (b) Karnaugh map; (c) combining adjacent 1-cells.
the canonical sum for the logic function $F = \Sigma_{X,Y,Z}(0, 1, 4, 5, 6)$. We can use the algebraic manipulations of the previous examples iteratively to combine four of the five minterms:

$$F = X' \cdot Y' \cdot Z' + X' \cdot Y' \cdot Z + X \cdot Y' \cdot Z' + X \cdot Y' \cdot Z + X \cdot Y \cdot Z'$$

$$= ([X' \cdot Y'] \cdot Z' + (X' \cdot Y) \cdot Z] + [(X \cdot Y') \cdot Z' + (X \cdot Y') \cdot Z] + X \cdot Y \cdot Z'$$

$$= X' \cdot Y' + X \cdot Y' + X \cdot Y \cdot Z'$$

$$= [X' \cdot (Y') + X \cdot (Y')] + X \cdot Y \cdot Z'$$

$$= Y' + X \cdot Y \cdot Z'$$

In general, $2^i$ 1-cells may be combined to form a product term containing $n - i$ literals, where $n$ is the number of variables in the function.

A precise mathematical rule determines how 1-cells may be combined and the form of the corresponding product term:

- A set of $2^i$ 1-cells may be combined if there are $i$ variables of the logic function that take on all $2^i$ possible combinations within that set, while the remaining $n - i$ variables have the same value throughout that set. The corresponding product term has $n - i$ literals, where a variable is complemented if it appears as 0 in all of the 1-cells, and uncomplemented if it appears as 1.

Graphically, this rule means that we can circle rectangular sets of $2^n$ 1s, literally as well as figuratively stretching the definition of rectangular to account for wraparound at the edges of the map. We can determine the literals of the corresponding product terms directly from the map; for each variable we make the following determination:

- If a circle covers only areas of the map where the variable is 0, then the variable is complemented in the product term.
- If a circle covers only areas of the map where the variable is 1, then the variable is uncomplemented in the product term.
- If a circle covers both areas of the map where the variable is 0 and areas where it is 1, then the variable does not appear in the product term.
A sum-of-products expression for a function must contain product terms (circled sets of 1-cells) that cover all of the 1s and none of the 0s on the map.

The Karnaugh map for our most recent example, $F = \Sigma X_Y Z (0, 1, 4, 5, 6)$, is shown in Figure 4-29(a) and (b). We have circled one set of four 1s, corresponding to the product term $Y'$, and a set of two 1s corresponding to the product term $X \cdot Z'$. Notice that the second product term has one less literal than the corresponding product term in our algebraic solution ($X \cdot Y \cdot Z'$). By circling the largest possible set of 1s containing cell 6, we have found a less expensive realization of the logic function, since a 2-input AND gate should cost less than a 3-input one. The fact that two different product terms now cover the same 1-cell (4) does not affect the logic function, since for logical addition $1 + 1 = 1$, not 2! The corresponding two-level AND/OR circuit is shown in (c).

As another example, the prime-number detector circuit that we introduced in Figure 4-18 on page 213 can be minimized as shown in Figure 4-30.

At this point, we need some more definitions to clarify what we’re doing:

- A **minimal sum** of a logic function $F(X_1, \ldots, X_n)$ is a sum-of-products expression for $F$ such that no sum-of-products expression for $F$ has fewer product terms, and any sum-of-products expression with the same number of product terms has at least as many literals.

That is, the minimal sum has the fewest possible product terms (first-level gates and second-level gate inputs) and, within that constraint, the fewest possible literals (first-level gate inputs). Thus, among our three prime-number detector circuits, only the one in Figure 4-30 on the next page realizes a minimal sum.

The next definition says precisely what the word “imply” means when we talk about logic functions:

- A logic function $P(X_1, \ldots, X_n)$ **implies** a logic function $F(X_1, \ldots, X_n)$ if for every input combination such that $P = 1$, then $F = 1$ also.
That is, if \( P \) implies \( F \), then \( F \) is 1 for every input combination that \( P \) is 1, and maybe some more. We may write the shorthand \( P \implies F \). We may also say that “\( F \) includes \( P \),” or that “\( F \) covers \( P \).”

- A prime implicant of a logic function \( F(X_1,\ldots,X_n) \) is a normal product term \( P(X_1,\ldots,X_n) \) that implies \( F \), such that if any variable is removed from \( P \), then the resulting product term does not imply \( F \).

In terms of a Karnaugh map, a prime implicant of \( F \) is a circled set of 1-cells satisfying our combining rule, such that if we try to make it larger (covering twice as many cells), it covers one or more 0s.

Now comes the most important part, a theorem that limits how much work we must do to find a minimal sum for a logic function:

**Prime Implicant Theorem** A minimal sum is a sum of prime implicants.

That is, to find a minimal sum, we need not consider any product terms that are not prime implicants. This theorem is easily proved by contradiction. Suppose
that a product term $P$ in a “minimal” sum is *not* a prime implicant. Then according to the definition of prime implicant, if $P$ is not one, it is possible to remove some literal from $P$ to obtain a new product term $P^*$ that still implies $F$. If we replace $P$ with $P^*$ in the presumed “minimal” sum, the resulting sum still equals $F$ but has one fewer literal. Therefore, the presumed “minimal” sum was not minimal after all.

Another minimization example, this time a 4-variable function, is shown in Figure 4-31. There are just two prime implicants, and it’s quite obvious that both of them must be included in the minimal sum in order to cover all of the 1-cells on the map. We didn’t draw the logic diagram for this example because you should know how to do that yourself by now.

The sum of all the prime implicants of a logic function is called the *complete sum*. Although the complete sum is always a legitimate way to realize a logic function, it’s not always minimal. For example, consider the logic function shown in Figure 4-32. It has five prime implicants, but the minimal sum includes

![Figure 4-31](image1)

*Figure 4-31* $F = \Sigma_{W,X,Y,Z}(5,7,12,13,14,15)$: (a) Karnaugh map; (b) prime implicants.

![Figure 4-32](image2)

*Figure 4-32* $F = \Sigma_{W,X,Y,Z}(1,3,4,5,9,11,12,13,14,15)$: (a) Karnaugh map; (b) prime implicants and distinguished 1-cells.
only three of them. So, how can we systematically determine which prime implicants to include and which to leave out? Two more definitions are needed:

- A **distinguished 1-cell** of a logic function is an input combination that is covered by only one prime implicant.
- A **essential prime implicant** of a logic function is a prime implicant that covers one or more distinguished 1-cells.

Since an essential prime implicant is the *only* prime implicant that covers some 1-cell, it *must* be included in every minimal sum for the logic function. So, the first step in the prime implicant selection process is simple—we identify distinguished 1-cells and the corresponding prime implicants, and include the essential prime implicants in the minimal sum. Then we need only determine how to cover the 1-cells, if any, that are not covered by the essential prime implicants.

In the example of Figure 4-32, the three distinguished 1-cells are shaded, and the corresponding essential prime implicants are circled with heavier lines. All of the 1-cells in this example are covered by essential prime implicants, so we need go no further. Likewise, Figure 4-33 shows an example where all of the prime implicants are essential, and so all are included in the minimal sum.

A logic function in which not all the 1-cells are covered by essential prime implicants is shown in Figure 4-34. By removing the essential prime implicants and the 1-cells they cover, we obtain a reduced map with only a single 1-cell and two prime implicants that cover it. The choice in this case is simple—we use the \( W' \cdot Z \) product term because it has fewer inputs and therefore lower cost.

For more complex cases, we need yet another definition:

- **Eclipse**

  - Given two prime implicants \( P \) and \( Q \) in a reduced map, \( P \) is said to **eclipse** \( Q \) (written \( P \ldots Q \)) if \( P \) covers at least all the 1-cells covered by \( Q \).

  If \( P \) costs no more than \( Q \) and eclipses \( Q \), then removing \( Q \) from consideration cannot prevent us from finding a minimal sum; that is, \( P \) is at least as good as \( Q \).
An example of eclipsing is shown in Figure 4-35. After removing essential prime implicants, we are left with two 1-cells, each of which is covered by two prime implicants. However, \( X \cdot Y \cdot Z \) eclipses the other two prime implicants, which therefore may be removed from consideration. The two 1-cells are then covered only by \( X \cdot Y \cdot Z \), which is a secondary essential prime implicant that must be included in the minimal sum.

Figure 4-36 shows a more difficult case—a logic function with no essential prime implicants. By trial and error we can find two different minimal sums for this function.

We can also approach the problem systematically using the branching method. Starting with any 1-cell, we arbitrarily select one of the prime implicants that covers it, and include it as if it were essential. This simplifies the function.

**Figure 4-34** \( F = \Sigma_{W,X,Y,Z}(0,1,2,3,4,5,7,14,15) \): (a) Karnaugh map; (b) prime implicants and distinguished 1-cells; (c) reduced map after removal of essential prime implicants and covered 1-cells.

**Figure 4-35** \( F = \Sigma_{W,X,Y,Z}(2,6,7,9,13,15) \): (a) Karnaugh map; (b) prime implicants and distinguished 1-cells; (c) reduced map after removal of essential prime implicants and covered 1-cells.
remaining problem, which we can complete in the usual way to find a tentative minimal sum. We repeat this process starting with all other prime implicants that cover the starting 1-cell, generating a different tentative minimal sum from each starting point. We may get stuck along the way and have to apply the branching method recursively. Finally, we examine all of the tentative minimal sums generated in this way and select one that is truly minimal.

4.3.6 Simplifying Products of Sums

Using the principle of duality, we can minimize product-of-sums expressions by looking at the 0s on a Karnaugh map. Each 0 on the map corresponds to a maxterm in the canonical product of the logic function. The entire process in the preceding subsection can be reformulated in a dual way, including the rules for writing sum terms corresponding to circled sets of 0s, in order to find a minimal product.

Fortunately, once we know how to find minimal sums, there’s an easier way to find the minimal product for a given logic function $F$. The first step is to complement $F$ to obtain $F'$. Assuming that $F$ is expressed as a minterm list or a
truth table, complementing is very easy; the 1s of $F'$ are just the 0s of $F$. Next, we find a minimal sum for $F'$ using the method of the preceding subsection. Finally, we complement the result using the generalized DeMorgan’s theorem, which yields a minimal product for $(F')' = F$. (Note that if you simply “add out” the minimal-sum expression for the original function, the resulting product-of-sums expression is not necessarily minimal; for example, see Exercise 4.56.)

In general, to find the lowest-cost two-level realization of a logic function, we have to find both a minimal sum and a minimal product, and compare them. If a minimal sum for a logic function has many terms, then a minimal product for the same function may have few terms. As a trivial example of this tradeoff, consider a 4-input OR function:

$$F = (W) + (X) + (Y) + (Z) \text{ (a sum of four trivial product terms)}$$
$$F = (W + X + Y + Z) \text{ (a product of one sum term)}$$

For a nontrivial example, you’re invited to find the minimal product for the function that we minimized in Figure 4-33 on page 226; it has just two sum terms.

The opposite situation is also sometimes true, as trivially illustrated by a 4-input AND:

$$F = (W) \cdot (X) \cdot (Y) \cdot (Z) \text{ (a product of four trivial sum terms)}$$
$$F = (W \cdot X \cdot Y \cdot Z) \text{ (a sum of one product term)}$$

A nontrivial example with a higher-cost product-of-sums is the function in Figure 4-29 on page 223.

For some logic functions, both minimal forms are equally costly. For example, consider a 3-input “exclusive OR” function; both minimal expressions have four terms, and each term has three literals:

$$F = \Sigma_{X,Y,Z}(1,2,4,7)$$
$$= (X' \cdot Y' \cdot Z) + (X' \cdot Y \cdot Z') + (X \cdot Y' \cdot Z') + (X \cdot Y \cdot Z)$$
$$= (X + Y + Z) \cdot (X + Y' + Z') \cdot (X' + Y + Z') \cdot (X' + Y' + Z)$$

Still, in most cases, one form or the other will give better results. Looking at both forms is especially useful in PLD-based designs.

**PLD MINIMIZATION**

Typical PLDs have an AND-OR array corresponding to a sum-of-products form, so you might think that only the minimal sum-of-products is relevant to a PLD-based design. However, most PLDs also have a programmable inverter/buffer at the output of the AND-OR array, which can either invert or not. Thus, the PLD can utilize the equivalent of the minimal sum by using the AND-OR array to realize the complement of the desired function, and then programming the inverter/buffer to invert. Most logic minimization programs for PLDs automatically find both the minimal sum and the minimal product, and select the one that requires fewer terms.
4.3.7 “Don’t-Care” Input Combinations

Sometimes the specification of a combinational circuit is such that its output
doesn’t matter for certain input combinations, called don’t-cares. This may be
true because the outputs really don’t matter when these input combinations
occur, or because these input combinations never occur in normal operation. For
example, suppose we wanted to build a prime-number detector whose 4-bit input
$N = N_3N_2N_1N_0$ is always a BCD digit; then minterms 10–15 should never occur.

A prime BCD-digit detector function may therefore be written as follows:

$$F = \Sigma N_3,N_2,N_1,N_0(1,2,3,5,7) + d(10,11,12,13,14,15)$$

The $d(\ldots)$ list specifies the don’t-care input combinations for the function, also
known as the $d$-set. Here $F$ must be 1 for input combinations in the on-set
$(1,2,3,5,7)$, $F$ can have any values for inputs in the $d$-set $(10,11,12,13,14,15)$, and
$F$ must be 0 for all other input combinations (in the 0-set).

Figure 4-37 shows how to find a minimal sum-of-products realization for
the prime BCD-digit detector, including don’t-cares. The $d$’s in the map denote
the don’t-care input combinations. We modify the procedure for circling sets of
1s (prime implicants) as follows:

- Allow $d$’s to be included when circling sets of 1s, to make the sets as large
  as possible. This reduces the number of variables in the corresponding
  prime implicants. Two such prime implicants ($N_2 \cdot N_0$ and $N_2' \cdot N_1$) appear
  in the example.
- Do not circle any sets that contain only $d$’s. Including the corresponding
  product term in the function would unnecessarily increase its cost. Two
  such product terms ($N_3 \cdot N_2$ and $N_3 \cdot N_1$) are circled in the example.
- Just a reminder: As usual, do not circle any 0s.

*Throughout this book, optional sections are marked with an asterisk.
The remainder of the procedure is the same. In particular, we look for distinguished 1-cells and *not* distinguished d-cells, and we include only the corresponding essential prime implicants and any others that are needed to cover all the 1s on the map. In Figure 4-37, the two essential prime implicants are sufficient to cover all of the 1s on the map. Two of the d’s also happen to be covered, so \( F \) will be 1 for don’t-care input combinations 10 and 11, and 0 for the other don’t-cares.

Some HDLs, including ABEL, provide a means for the designer to specify don’t-care inputs, and the logic minimization program takes these into account when computing a minimal sum.

*4.3.8 Multiple-Output Minimization*

Most practical combinational logic circuits require more than one output. We can always handle a circuit with \( n \) outputs as \( n \) independent single-output design problems. However, in doing so, we may miss some opportunities for optimization. For example, consider the following two logic functions:

\[
F = \Sigma_{X',YZ}(3,6,7) \\
G = \Sigma_{X,YZ}(0,1,3)
\]

Figure 4-38 shows the design of \( F \) and \( G \) as two independent single-output functions. However, as shown in Figure 4-39, we can also find a pair of sum-of-products expressions that share a product term, such that the resulting circuit has one fewer gate than our original design.

**Figure 4-38** Treating a 2-output design as two independent single-output designs: (a) Karnaugh maps; (b) "minimal" circuit.
When we design multiple-output combinational circuits using discrete gates, as in an ASIC, product-term sharing obviously reduces circuit size and cost. In addition, PLDs contain multiple copies the sum-of-products structure that we’ve been learning how to minimize, one per output, and some PLDs allow product terms to be shared among multiple outputs. Thus, the ideas introduced in this subsection are used in many logic minimization programs.

You probably could have “eyeballed” the Karnaugh maps for $F$ and $G$ in Figure 4-39, and discovered the minimal solution. However, larger circuits can be minimized only with a formal multiple-output minimization algorithm. We’ll outline the ideas in such an algorithm here; details can be found in the References.

The key to successful multiple-output minimization of a set of $n$ functions is to consider not only the $n$ original single-output functions, but also “product functions.” An $m$-product function of a set of $n$ functions is the product of $m$ of the functions, where $2 \leq m \leq n$. There are $2^n - n - 1$ such functions. Fortunately, $n = 2$ in our example and there is only one product function, $F \cdot G$, to consider. The Karnaugh maps for $F$, $G$, and $F \cdot G$ are shown in Figure 4-40; in general, the map for an $m$-product function is obtained by ANDing the maps of its $m$ components.

A multiple-output prime implicant of a set of $n$ functions is a prime implicant of one of the $n$ functions or of one of the product functions. The first step in multiple-output minimization is to find all of the multiple-output
prime implicants. Each prime implicant of an $m$-product function is a possible term to include in the corresponding $m$ outputs of the circuit. If we were trying to minimize a set of 8 functions, we would have to find the prime implicants for $2^8 - 8 - 1 = 247$ product functions as well as for the 8 given functions. Obviously, multiple-output minimization is not for the faint-hearted!

Once we have found the multiple-output prime implicants, we try to simplify the problem by identifying the essential ones. A distinguished 1-cell of a particular single-output function $F$ is a 1-cell that is covered by exactly one prime implicant of $F$ or of the product functions involving $F$. The distinguished 1-cells in Figure 4-39 are shaded. An essential prime implicant of a particular single-output function is one that contains a distinguished 1-cell. As in single-output minimization, the essential prime implicants must be included in a minimum-cost solution. Only the 1-cells that are not covered by essential prime implicants are considered in the remainder of the algorithm.

The final step is to select a minimal set of prime implicants to cover the remaining 1-cells. In this step we must consider all $n$ functions simultaneously, including the possibility of sharing; details of this procedure are discussed in the References. In the example of Figure 4-40(c), we see that there exists a single, shared product term that covers the remaining 1-cell in both $F$ and $G$.

![Figure 4-40 Karnaugh maps for a set of two functions: (a) maps for $F$ and $G$; (b) 2-product map for $F \cdot G$; (c) reduced maps for $F$ and $G$ after removal of essential prime implicants and covered 1-cells.](image)
4.4 Programmed Minimization Methods

Obviously, logic minimization can be a very involved process. In real logic-design applications, you are likely to encounter only two kinds of minimization problems: functions of a few variables that you can “eyeball” using the methods of the previous section, and more complex, multiple-output functions that are hopeless without the use of a minimization program.

We know that minimization can be performed visually for functions of a few variables using the Karnaugh-map method. We’ll show in this section that the same operations can be performed for functions of an arbitrarily large number of variables (at least in principle) using a tabular method called the Quine-McCluskey algorithm. Like all algorithms, the Quine-McCluskey algorithm can be translated into a computer program. And like the map method, the algorithm has two steps: (a) finding all prime implicants of the function, and (b) selecting a minimal set of prime implicants that covers the function.

The Quine-McCluskey algorithm is often described in terms of handwritten tables and manual check-off procedures. However, since no one ever uses these procedures manually, it’s more appropriate for us to discuss the algorithm in terms of data structures and functions in a high-level programming language. The goal of this section is to give you an appreciation for computational complexity involved in a large minimization problem. We consider only fully specified, single-output functions; don’t-cares and multiple-output functions can be handled by fairly straightforward modifications to the single-output algorithms, as discussed in the References.

4.4.1 Representation of Product Terms

The starting point for the Quine-McCluskey minimization algorithm is the truth table or, equivalently, the minterm list of a function. If the function is specified differently, it must first be converted into this form. For example, an arbitrary $n$-variable logic expression can be multiplied out (perhaps using DeMorgan’s theorem along the way) to obtain a sum-of-products expression. Once we have a sum-of-products expression, each $p$-variable product term produces $2^{n-p}$ minterms in the minterm list.

We showed in Section 4.1.6 that a minterm of an $n$-variable logic function can be represented by an $n$-bit integer (the minterm number), where each bit indicates whether the corresponding variable is complemented or uncomplemented. However, a minimization algorithm must also deal with product terms that are not minterms, where some variables do not appear at all. Thus, we must represent three possibilities for each variable in a general product term:

1. Uncomplemented.
2. Complemented.
These possibilities are represented by a string of $n$ of the above digits in the *cube representation* of a product term. For example, if we are working with product terms of up to eight variables, $X_7, X_6, \ldots, X_1, X_0$, we can write the following product terms and their cube representations:

\[
X_7' \cdot X_6' \cdot X_5 \cdot X_4' \cdot X_3 \cdot X_2 \cdot X_1 \cdot X_0' = 01101110
\]
\[
X_3 \cdot X_2 \cdot X_1 \cdot X_0' = xxx1110
\]
\[
X_7' \cdot X_5' \cdot X_4 \cdot X_3 \cdot X_2' \cdot X_1 = 1x0110lx
\]
\[
X_6 = x1xxxxx
\]

Notice that for convenience, we named the variables just like the bit positions in $n$-bit binary integers.

In terms of the $n$-cube and $m$-subcube nomenclature of Section 2.14, the string $1x0110lx$ represents a 2-subcube of an 8-cube, and the string $01101110$ represents a 0-subcube of an 8-cube. However, in the minimization literature, the maximum dimension $n$ of a cube or subcube is usually implicit, and an $m$-subcube is simply called an “$m$-cube” or a “cube” for short; we’ll follow this practice in this section.

To represent a product term in a computer program, we can use a data structure with $n$ elements, each of which has three possible values. In C, we might make the following declarations:

```c
typedef enum {complemented, uncomplemented, doesntappear} TRIT;
typedef TRIT[16] CUBE; /* Represents a single product term with up to 16 variables */
```

However, these declarations do not lead to a particularly efficient internal representation of cubes. As we’ll see, cubes are easier to manipulate using conventional computer instructions if an $n$-variable product term is represented by two $n$-bit computer words, as suggested by the following declarations:

```c
#define MAX_VARS 16 /* Max # of variables in a product term */
typedef unsigned short WORD; /* Use 16-bit words */
struct cube {
    WORD t; /* Bits 1 for uncomplemented variables. */
    WORD f; /* Bits 1 for complemented variables. */
};
typedef struct cube CUBE;
CUBE P1, P2, P3; /* Allocate three cubes for use by program */
```

Here, a *WORD* is a 16-bit integer, and a 16-variable product term is represented by a record with two *WORDS*, as shown in Figure 4-41(a). The first word in a *CUBE* has a 1 for each variable in the product term that appears uncomplemented (or “true,” $t$), and the second has a 1 for each variable that appears complemented (or “false,” $f$). If a particular bit position has 0s in both *WORDS*, then the corresponding variable does not appear, while the case of a particular bit position...
having 1s in both words is not used. Thus, the program variable \( P_1 \) in (b) represents the product term \( P_1 = X_{15} \cdot X_{12}' \cdot X_{10}' \cdot X_9 \cdot X_4' \cdot X_1 \cdot X_0 \). If we wished to represent a logic function \( F \) of up to 16 variables, containing up to 100 product terms, we could declare an array of 100 CUBES:

\[
\text{CUBE F}[100]; \quad /* Storage for a logic function with up to 100 product terms. */
\]

Using the foregoing cube representation, it is possible to write short, efficient C functions that manipulate product terms in useful ways. Table 4-8 shows several such functions. Corresponding to two of the functions, Figure 4-42 depicts how two cubes can be compared and combined if possible.

**Figure 4-42** Cube manipulations: (a) determining whether two cubes are combinable using theorem T10, term \( \cdot X + \) term \( \cdot X' = \) term; (b) combining cubes using theorem T10.

(a) \[
\begin{array}{c}
C1: \\
C1.t \\
\hline
C1.f \\
\end{array}
\]

\[
\Rightarrow \\
\begin{array}{c}
C1.t \text{ XOR } C2.t \\
\end{array}
\]

Equal and contain a single 1?

\{ YES combinable \}

\{ NO not combinable \}

\[
\text{XOR} = \text{bit-by-bit Exclusive OR operation}
\]

(b) \[
\begin{array}{c}
C3: \\
C1.t \text{ AND } C2.t \\
\hline
C1.f \text{ AND } C2.f \\
\end{array}
\]

\[
\Rightarrow \\
\begin{array}{c}
C1.f \text{ XOR } C2.f \\
\end{array}
\]

\[
\text{AND} = \text{bit-by-bit Logical AND operation}
\]
**Table 4-8** Cube comparing and combining functions used in minimization program.

```c
int EqualCubes(CUBE C1, CUBE C2)       /* Returns true if C1 and C2 are identical. */
{
    return ( (C1.t == C2.t) && (C1.f == C2.f) );
}

int Oneone(WORD w)           /* Returns true if w has exactly one 1 bit. */
{
    /* Optimizing the speed of this routine is critical */
    int ones, b;               /* and is left as an exercise for the hacker. */
    ones = 0;
    for (b=0; b<MAX_VARS; b++) {
        if (w & 1) ones++;
        w = w>>1;
    }
    return((ones==1));
}

int Combinable(CUBE C1, CUBE C2)
{
    /* Returns true if C1 and C2 differ in only one variable, */
    WORD twordt, twordf;    /* which appears true in one and false in the other. */
    twordt = C1.t ^ C2.t;
    twordf = C1.f ^ C2.f;
    return( (twordt==twordf) && Oneone(twordt) );
}

void Combine(CUBE C1, CUBE C2, CUBE *C3)
/* Combines C1 and C2 using theorem T10, and stores the */
{
    /* result in C3. Assumes Combinable(C1,C2) is true. */
    C3->t = C1.t & C2.t;
    C3->f = C1.f & C2.f;
}
```

Using theorem T10, \( \text{term} \cdot X + \text{term} \cdot X' = \text{term} \). This theorem says that two product terms can be combined if they differ in only one variable that appears complemented in one term and uncomplemented in the other. Combining two \( m \)-cubes yields an \( (m + 1) \)-cube. Using cube representation, we can apply the combining theorem to a few examples:

\[
\begin{align*}
010 + 000 &= 0x0 \\
00111001 + 00111000 &= 0011100x \\
101xx0x0 + 101xx1x0 &= 101xxxx0 \\
x111xx00110x000 + x111xx00010x000 &= x111xx00x10x000x
\end{align*}
\]
4.4.2 Finding Prime Implicants by Combining Product Terms

The first step in the Quine-McCluskey algorithm is to determine all of the prime implicants of the logic function. With a Karnaugh map, we do this visually by identifying “largest possible rectangular sets of 1s.” In the algorithm, this is done by systematic, repeated application of theorem T10 to combine minterms, then 1-cubes, 2-cubes, and so on, creating the largest possible cubes (smallest possible product terms) that cover only 1s of the function.

The C program in Table 4-9 applies the algorithm to functions with up to 16 variables. It uses 2-dimensional arrays, \( \text{cubes}[m][j] \) and \( \text{covered}[m][j] \), to keep track of \( \text{MAX_VARS} \) m-cubes. The 0-cubes (minterms) are supplied by the user. Starting with the 0-cubes, the program examines every pair of cubes at each level and combines them when possible into cubes at the next level. Cubes that are combined into a next-level cube are marked as “covered”; cubes that are not covered are prime implicants.

Even though the program in Table 4-9 is short, an experienced programmer could become very pessimistic just looking at its structure. The inner \( \textbf{for} \) loop is nested four levels deep, and the number of times it might be executed is on the order of \( \text{MAX_VARS} \times \text{MAX_CUBES}^3 \). That’s right, that’s an exponent, not a footnote! We picked the value \( \text{maxCubes} = 1000 \) somewhat arbitrarily (in fact, too optimistically for many functions), but if you believe this number, then the inner loop can be executed billions and billions of times.

The maximum number of minterms of an \( n \)-variable function is \( 2^n \), of course, and so by all rights the program in Table 4-9 should declare \( \text{maxCubes} \) to be \( 2^{16} \), at least to handle the maximum possible number of 0-cubes. Such a declaration would not be overly pessimistic. If an \( n \)-variable function has a product term equal to a single variable, then \( 2^{n-1} \) minterms are in fact needed to cover that product term.

For larger cubes, the situation is actually worse. The number of possible \( m \)-subcubes of an \( n \)-cube is \( \binom{n}{m} \times 2^{n-m} \), where the binomial coefficient \( \binom{n}{m} \) is the number of ways to choose \( m \) variables to be x’s, and \( 2^{n-m} \) is the number of ways to assign 0s and 1s to the remaining variables. For 16-variable functions, the worst case occurs with \( m = 5 \); there are 8,945,664 possible 5-subcubes of a 16-cube. The total number of distinct \( m \)-subcubes of an \( n \)-cube, over all values of \( m \), is \( 3^n \). So a general minimization program might require a lot more memory than we’ve allocated in Table 4-9.

There are a few things that we can do to optimize the storage space and execution time required in Table 4-9 (see Exercises 4.72–4.75), but they are piddling compared to the overwhelming combinatorial complexity of the problem. Thus, even with today’s fast computers and huge memories, direct application of the Quine-McCluskey algorithm for generating prime implicants is generally limited to functions with only a few variables (fewer than 15–20).
Table 4-9 A C program that finds prime implicants using the Quine-McCluskey algorithm.

```c
#define TRUE   1
#define FALSE  0
#define MAX_CUBES 50

void main()
{
    CUBE cubes[MAX_VARS+1][MAX_CUBES];
    int covered[MAX_VARS+1][MAX_CUBES];
    int numCubes[MAX_VARS+1];
    int m;          /* Value of m in an m-cube, i.e., 'level m.' */
    int j, k, p;    /* Indices into the cubes or covered array. */
    CUBE tempCube;
    int found;

    /* Initialize number of m-cubes at each level m. */
    for (m=0; m<MAX_VARS+1; m++) numCubes[m] = 0;

    /* Read a list of minterms (0-cubes) supplied by the user, storing them    */
    /* in the cubes[0,j] subarray, setting covered[0,j] to false for each      */
    /* minterm, and setting numCubes[0] to the total number of minterms read. * /
    ReadMinterms;

    for (m=0; m<MAX_VARS; m++)            /* Do for all levels except the last */
        for (j=0; j<numCubes[m]; j++)       /* Do for all cubes at this level    */
            for (k=j+1; k<numCubes[m]; k++)   /* Do for other cubes at this level  */
                if (Combinable(cubes[m][j], cubes[m][k])) {
                    /* Mark the cubes as covered. */
                    covered[m][j] = TRUE;  covered[m][k] = TRUE;
                    /* Combine into an (m+1)-cube, store in tempCube. */
                    Combine(cubes[m][j], cubes[m][k], &tempCube);
                    found = FALSE;  /* See if we've generated this one before. */
                    for (p=0; p<numCubes[m+1]; p++)
                        if (EqualCubes(cubes[m+1][p],tempCube)) found = TRUE;
                    if (!found) {  /* Add the new cube to the next level. */
                        numCubes[m+1] = numCubes[m+1] + 1;
                        cubes[m+1][numCubes[m+1]-1] = tempCube;
                        covered[m+1][numCubes[m+1]-1] = FALSE;
                    }
                }

    for (m=0; m<MAX_VARS; m++)       /* Do for all levels              */
        for (j=0; j<numCubes[m]; j++)  /* Do for all cubes at this level */
            /* Print uncovered cubes -- these are the prime implicants. */
            if (!covered[m][j]) PrintCube(cubes[m][j]);
}
```
4.4.3 Finding a Minimal Cover Using a Prime-Implicant Table

The second step in minimizing a combinational logic function, once we have a list of all its prime implicants, is to select a minimal subset of them to cover all the 1s of the function. The Quine-McCluskey algorithm uses a two-dimensional array called a prime-implicant table to do this. Figure 4-43(a) shows a small but representative prime-implicant table, corresponding to the Karnaugh-map minimization problem of Figure 4-35. There is one column for each minterm of the function, and one row for each prime implicant. Each entry is a bit that is 1 if and only if the prime implicant for that row covers the minterm for that column (shown in the figure as a check).

The steps for selecting prime implicants with the table are analogous to the steps that we used in Section 4.3.5 with Karnaugh maps:

1. Identify distinguished 1-cells. These are easily identified in the table as columns with a single 1, as shown in Figure 4-43(b).
2. Include all essential prime implicants in the minimal sum. A row that contains a check in one or more distinguished-1-cell columns corresponds to an essential prime implicant.
3. Remove from consideration the essential prime implicants and the 1-cells (minterms) that they cover. In the table, this is done by deleting the corresponding rows and columns, marked in color in Figure 4-43(b). If any rows
have no checks remaining, they are also deleted; the corresponding prime implicants are **redundant**, that is, completely covered by essential prime implicants. This step leaves the reduced table shown in (c).

4. Remove from consideration any prime implicants that are “eclipsed” by others with equal or lesser cost. In the table, this is done by deleting any rows whose checked columns are a proper subset of another row’s, and deleting all but one of a set of rows with identical checked columns. This is shown in color in (d), and leads to the further reduced table in (e).

When a function is realized in a PLD, all of its prime implicants may be considered to have equal cost, because all of the AND gates in a PLD have all of the inputs available. Otherwise, the prime implicants must be sorted and selected according to the number of AND-gate inputs.

5. Identify distinguished 1-cells and include all secondary essential prime implicants in the minimal sum. As before, any row that contains a check in one or more distinguished-1-cell columns corresponds to a secondary essential prime implicant.

6. If all remaining columns are covered by the secondary essential prime implicants, as in (e), we’re done. Otherwise, if any secondary essential prime implicants were found in the previous step, we go back to step 3 and iterate. Otherwise, the branching method must be used, as described in Section 4.3.5. This involves picking rows one at a time, treating them as if they were essential, and recursing (and cursing) on steps 3–6.

Although a prime-implicant table allows a fairly straightforward prime-implicant selection algorithm, the data structure required in a corresponding computer program is huge, since it requires on the order of $p \cdot 2^n$ bits, where $p$ is the number of prime implicants and $n$ is the number of input bits (assuming that the given function produces a 1 output for most input combinations). Worse, executing the steps that we so blithely described in a few sentences above requires a huge amount of computation.

**4.4.4 Other Minimization Methods**

Although the previous subsections form an introduction to logic minimization algorithms, the methods they describe are by no means the latest and greatest. Spurred on by the ever increasing density of VLSI chips, many researchers have discovered more effective ways to minimize combinational logic functions. Their results fall roughly into three categories:

1. **Computational improvements.** Improved algorithms typically use clever data structures or rearrange the order of the steps to reduce the memory requirements and execution time of the classical algorithms.

2. **Heuristic methods.** Some minimization problems are just too big to be solved using an “exact” algorithm. These problems can be attacked using
shortcuts and well-educated guesses to reduce memory size and execution time to a fraction of what an “exact” algorithm would require. However, rather than finding a provably minimal expression for a logic function, heuristic methods attempt to find an “almost minimal” one.

Even for problems that can be solved by an “exact” method, a heuristic method typically finds a good solution ten times faster. The most successful heuristic program, Espresso-II, does in fact produce minimal or near-minimal results for the majority of problems (within one or two product terms), including problems with dozens of inputs and hundreds of product terms.

3. **Looking at things differently.** As we mentioned earlier, multiple-output minimization can be handled by straightforward, fairly mechanical modifications to single-output minimization methods. However, by looking at multiple-output minimization as a problem in multivalued (nonbinary) logic, the designers of the Espresso-MV algorithm were able to make substantial performance improvements over Espresso-II.

More information on these methods can be found in the References.

### 4.5 Timing Hazards

The analysis methods that we developed in Section 4.2 ignore circuit delay and predict only the steady-state behavior of combinational logic circuits. That is, they predict a circuit’s output as a function of its inputs under the assumption that the inputs have been stable for a long time, relative to the delays in the circuit’s electronics. However, we showed in Section 3.6 that the actual delay from an input change to the corresponding output change in a real logic circuit is nonzero and depends on many factors.

Because of circuit delays, the transient behavior of a logic circuit may differ from what is predicted by a steady-state analysis. In particular, a circuit’s output may produce a short pulse, often called a glitch, at a time when steady-state analysis predicts that the output should not change. A hazard is said to exist when a circuit has the possibility of producing such a glitch. Whether or not the glitch actually occurs depends on the exact delays and other electrical characteristics of the circuit. Since such parameters are difficult to control in production circuits, a logic designer must be prepared to eliminate hazards (the possibility of a glitch) even though a glitch may occur only under a worst-case combination of logical and electrical conditions.

### 4.5.1 Static Hazards

A static-1 hazard is the possibility of a circuit’s output producing a 0 glitch when we would expect the output to remain at a nice steady 1 based on a static analysis of the circuit function. A formal definition is given as follows.
**Definition:** A static-1 hazard is a pair of input combinations that: (a) differ in only one input variable and (b) both give a 1 output; such that it is possible for a momentary 0 output to occur during a transition in the differing input variable.

For example, consider the logic circuit in Figure 4-44(a). Suppose that X and Y are both 1, and Z is changing from 1 to 0. Then (b) shows the timing diagram assuming that the propagation delay through each gate or inverter is one unit time. Even though “static” analysis predicts that the output is 1 for both input combinations $X, Y, Z = 111$ and $X, Y, Z = 110$, the timing diagram shows that $F$ goes to 0 for one unit time during a 1-0 transition on Z, because of the delay in the inverter that generates $Z'$.

A static-0 hazard is the possibility of a 1 glitch when we expect the circuit to have a steady 0 output:

**Definition:** A static-0 hazard is a pair of input combinations that: (a) differ in only one input variable and (b) both give a 0 output; such that it is possible for a momentary 1 output to occur during a transition in the differing input variable.

Since a static-0 hazard is just the dual of a static-1 hazard, an OR-AND circuit that is the dual of Figure 4-44(a) would have a static-0 hazard.

An OR-AND circuit with four static-0 hazards is shown in Figure 4-45(a). One of the hazards occurs when $W, X, Y = 000$ and $Z$ is changed, as shown in (b). You should be able to find the other three hazards and eliminate all of them after studying the next subsection.

**4.5.2 Finding Static Hazards Using Maps**
A Karnaugh map can be used to detect static hazards in a two-level sum-of-products or product-of-sums circuit. The existence or nonexistence of static hazards depends on the circuit design for a logic function.

A properly designed two-level sum-of-products (AND-OR) circuit has no static-0 hazards. A static-0 hazard would exist in such a circuit only if both a...
variable and its complement were connected to the same AND gate, which would be silly. However, the circuit may have static-1 hazards. Their existence can be predicted from a Karnaugh map where the product terms corresponding to the AND gates in the circuit are circled.

Figure 4-46(a) shows the Karnaugh map for the circuit of Figure 4-44. It is clear from the map that there is no single product term that covers both input combinations \(X, Y, Z = 111\) and \(X, Y, Z = 110\). Thus, intuitively, it is possible for the output to “glitch” momentarily to 0 if the AND gate output that covers one of the combinations goes to 0 before the AND gate output covering the other input combination goes to 1. The way to eliminate the hazard is also quite apparent: Simply include an extra product term (AND gate) to cover the hazardous input pair, as shown in Figure 4-46(b). The extra product term, it turns out, is the consensus of the two original terms; in general, we must add consensus terms to eliminate hazards. The corresponding hazard-free circuit is shown in Figure 4-47.

Another example is shown in Figure 4-48. In this example, three product terms must be added to eliminate the static-1 hazards.

A properly designed two-level product-of-sums (OR-AND) circuit has no static-1 hazards. It may have static-0 hazards, however. These hazards can be detected and eliminated by studying the adjacent 0s in the Karnaugh map, in a manner dual to the foregoing.

---

**Figure 4-46** Karnaugh map for the circuit of Figure 4-44: (a) as originally designed; (b) with static-1 hazard eliminated.
4.5.3 Dynamic Hazards

A *dynamic hazard* is the possibility of an output changing more than once as the result of a single input transition. Multiple output transitions can occur if there are multiple paths with different delays from the changing input to the changing output.

For example, consider the circuit in Figure 4-49; it has three different paths from input X to the output F. One of the paths goes through a slow OR gate, and another goes through an OR gate that is even slower. If the input to the circuit is W,X,Y,Z = 0,0,0,1, then the output will be 1, as shown. Now suppose we change the X input to 1. Assuming that all of the gates except the two marked “slow” and “slower” are very fast, the transitions shown in black occur next, and the output goes to 0. Eventually, the output of the “slow” OR gate changes, creating the transitions shown in nonitalic color, and the output goes to 1. Finally, the output of the “slower” OR gate changes, creating the transitions shown in italic color, and the output goes to its final state of 0.

Dynamic hazards do not occur in a properly designed two-level AND-OR or OR-AND circuit, that is, one in which no variable and its complement are con-
nnected to the same first-level gate. In multilevel circuits, dynamic hazards can be

discovered using a method described in the References.

*4.5.4 Designing Hazard-Free Circuits

There are only a few situations, such as the design of feedback sequential cir-

cuits, that require hazard-free combinational circuits. Techniques for finding
hazards in arbitrary circuits, described in the References, are rather difficult to
use. So, when you require a hazard-free design, it’s best to use a circuit structure
that is easy to analyze.

In particular, we have indicated that a properly designed two-level AND-

OR circuit has no static-0 or dynamic hazards. Static-1 hazards may exist in such
a circuit, but they can be found and eliminated using the map method described
earlier. If cost is not a problem, then a brute-force method of obtaining a hazard-
free realization is to use the complete sum—the sum of all of the prime impli-
cants of the logic function (see Exercise 4.79). In a dual manner, a hazard-free
two-level OR-AND circuit can be designed for any logic function. Finally, note
that everything we’ve said about AND-OR circuits naturally applies to the corre-
sponding NAND-NAND designs, and for OR-AND applies to NOR-NOR.

**Figure 4-49** Circuit with a dynamic hazard.

Any combinational circuit can be analyzed for the presence of hazards. However, a
well-designed, synchronous digital system is structured so that hazard analysis is not
needed for most of its circuits. In a synchronous system, all of the inputs to a com-
binational circuit are changed at a particular time, and the outputs are not “looked at”
until they have had time to settle to a steady-state value. Hazard analysis and elimi-
nation are typically needed only in the design of asynchronous sequential circuits,
such as the feedback sequential circuits discussed in §4.5.3. You’ll rarely
have reason to design such a circuit, but if you do, an understanding of hazards will
be absolutely essential for a reliable result.
4.6 The ABEL Hardware Design Language

ABEL is a hardware design language (HDL) that was invented to allow designers to specify logic functions for realization in PLDs. An ABEL program is a text file containing several elements:

- Documentation, including program name and comments.
- Declarations that identify the inputs and outputs of the logic functions to be performed.
- Statements that specify the logic functions to be performed.
- Usually, a declaration of the type of PLD or other targeted device in which the specified logic functions are to be performed.
- Usually, “test vectors” that specify the logic functions’ expected outputs for certain inputs.

ABEL is supported by an ABEL language processor, which we’ll simply call an ABEL compiler. The compiler’s job is to translate the ABEL text file into a “fuse pattern” that can be downloaded into a physical PLD. Even though most PLDs can be physically programmed only with patterns corresponding to sum-of-products expressions, ABEL allows PLD functions to be expressed using truth tables or nested “IF” statements as well as by any algebraic expression format. The compiler manipulates these formats and minimizes the resulting equations to fit, if possible, into the available PLD structure.

We’ll talk about PLD structures, fuse patterns, and related topics later, in \sectref{PLDs} and show how to target ABEL programs to specific PLDs. In the meantime, we’ll show how ABEL can be used to specify combinational logic functions without necessarily having to declare the targeted device type. Later, in \chapref{seqPLDs}, we’ll do the same for sequential logic functions.

4.6.1 ABEL Program Structure

Table 4-10 shows the typical structure of an ABEL program, and Table 4-11 shows an actual program exhibiting the following language features:

- **Identifiers** must begin with a letter or underscore, may contain up to 31 letters, digits, and underscores, and are case sensitive.
- A program file begins with a *module* statement, which associates an identifier (Alarm_Circuit) with the program module. Large programs can have multiple modules, each with its own local title, declarations, and equations. Note that keywords such as “module” are not case sensitive.

LEGAL NOTICE

ABEL (Advanced Boolean Equation Language) is a trademark of Data I/O Corporation (Redmond, WA 98073).
### Table 4-10
Typical structure of an ABEL program.

<table>
<thead>
<tr>
<th>module module name</th>
</tr>
</thead>
<tbody>
<tr>
<td>title string</td>
</tr>
<tr>
<td>device deviceID deviceType;</td>
</tr>
<tr>
<td>pin declarations</td>
</tr>
<tr>
<td>other declarations</td>
</tr>
<tr>
<td>equations</td>
</tr>
<tr>
<td>test_vectors</td>
</tr>
<tr>
<td>end module name</td>
</tr>
</tbody>
</table>

- **title** statement specifies a title string that will be inserted into the documentation files that are created by the compiler.

- **string** is a series of characters enclosed by single quotes.

- The optional **device** declaration includes a device identifier (ALRMCKT) and a string that denotes the device type (‘P16V8C’ for a GAL16V8). The compiler uses the device identifier in the names of documentation files that it generates, and it uses the device type to determine whether the device can really perform the logic functions specified in the program.

- **Comments** begin with a double quote and end with another double quote or the end of the line, whichever comes first.

- **Pin declarations** tell the compiler about symbolic names associated with the device’s external pins. If the signal name is preceded with the NOT prefix (!), then the complement of the named signal will appear on the pin. Pin declarations may or may not include pin numbers; if none are given, the compiler assigns them based on the capabilities of the targeted device.

- The **istype** keyword precedes a list of one or properties, separated by commas. This tells the compiler the type of output signal. The “com” keyword indicates a combinational output. If no istype keyword is given, the compiler generally assumes that the signal is an input unless it appears on the left-hand side of an equation, in which case it tries to figure out the output’s properties from the context. For your own protection, it’s best just to use the istype keyword for all outputs!

- **Other declarations** allow the designer to define constants and expressions to improve program readability and to simplify logic design.

- **Equations** statement indicates that logic equations defining output signals as functions of input signals will follow.

- **Equations** are written like assignment statements in a conventional programming language. Each equation is terminated by a semicolon. ABEL uses the following symbols for logical operations:
As in conventional programming languages, AND (&) has precedence over OR (#) in expressions. The @ALTERNATE directive can be used to make the compiler recognize an alternate set of symbols for these operations: *, /, :+, and :*:, respectively. This book uses the default symbols.

- The optional test_vectors statement indicates that test vectors follow.
- Test vectors associate input combinations with expected output values; they are used for simulation and testing as explained in Section 4.6.7.
The compiler recognizes several special constants, including .X., a single bit whose value is “don’t-care.”

The end statement marks the end of the module.

Equations for combinational outputs use the unclocked assignment operator, =. The left-hand side of an equation normally contains a signal name. The right-hand side is a logic expression, not necessarily in sum-of-products form. The signal name on the left-hand side of an equation may be optionally preceded by the NOT operator !; this is equivalent to complementing the right-hand side. The compiler’s job is to generate a fuse pattern such that the signal named on the left-hand side realizes the logic expression on the right-hand side.

### 4.6.2 ABEL Compiler Operation

The program in Table 4-11 realizes the alarm function that we described on page 213. The signal named ENABLE has been coded as ENABLEA because ENABLE is a reserved word in ABEL.

Notice that not all of the equations appear under the equations statement. An equation for an intermediate variable, SECURE, appears earlier. This equation is merely a definition that associates an expression with the identifier SECURE. The ABEL compiler substitutes this expression for the identifier SECURE in every place that SECURE appears after its definition.

In Figure 4-19 on page 214 we realized the alarm circuit directly from the SECURE and ALARM expressions, using multiple levels of logic. The ABEL compiler doesn’t use expressions to interconnect gates in this way. Rather, it “crunches” the expressions to obtain a minimal two-level sum-of-products result appropriate for realization in a PLD. Thus, when compiled, Table 4-11 should yield a result equivalent to the AND-OR circuit that we showed in Figure 4-20 on page 214, which happens to be minimal.

In fact, it does. Table 4-12 shows the synthesized equations file created by the ABEL compiler. Notice that the compiler creates equations only for the ALARM signal, the only output. The SECURE signal does not appear anywhere.

The compiler finds a minimal sum-of-products expression for both ALARM and its complement, !ALARM. As mentioned previously, many PLDs have the ability selectively to invert or not to invert their AND-OR output. The “reverse polarity equation” in Table 4-12 is a sum-of-products realization of !ALARM, and would be used if output inversion were selected.

In this example, the reverse-polarity equation has one less product term than the normal-polarity equation for ALARM, so the compiler would select this equation if the targeted device has selectable output inversion. A user can also force the compiler to use either normal or reverse polarity for a signal by including the keyword “buffer” or “invert,” respectively, in the signal’s istype property list. (With some ABEL compilers, keywords “pos” and “neg” can be used for this purpose, but see Section 4.6.6.)
4.6.3 WHEN Statements and Equation Blocks

In addition to equations, ABEL provides the *WHEN statement* as another means to specify combinational logic functions in the *equations* section of an ABEL program. Table 4-13 shows the general structure of a WHEN statement, similar to an IF statement in a conventional programming language. The ELSE clause is optional. Here *LogicExpression* is an expression which results in a value of true (1) or false (0). Either *TrueEquation* or *FalseEquation* is “executed” depending

<table>
<thead>
<tr>
<th>Table 4-13</th>
<th>Structure of an ABEL WHEN statement.</th>
</tr>
</thead>
</table>
| WHEN LogicExpression THEN
TrueEquation;
ELSE
FalseEquation; |
on the value of LogicExpression. But we need to be a little more precise about what we mean by “executed,” as discussed below.

In the simplest case, TrueEquation and the optional FalseEquation are assignment statements, as in the first two WHEN statements in Table 4-14 (for X1 and X2). In this case, LogicExpression is logically ANDed with the right-hand side of TrueEquation, and the complement of LogicExpression is ANDed with the right-hand side of FalseEquation. Thus, the equations for X1A and X2A produce the same results as the corresponding WHEN statements but do not use WHEN.

Notice in the first example that X1 appears in the TrueEquation, but there is no FalseEquation. So, what happens to X1 when LogicExpression (!A#B) is false? You might think that X1’s value should be don’t-care for these input combinations, but it’s not, as explained below.

Formally, the unclocked assignment operator, =, specifies input combinations that should be added to the on-set for the output signal appearing on the left-hand side of the equation. An output’s on-set starts out empty, and is augmented each time that the output appears on the left-hand side of an equation. That is, the right-hand sides of all equations for the same (uncomplemented) output are ORed together. (If the output appears complemented on the left-hand side, the right-hand side is complemented before being ORed.) Thus, the value of X1 is 1 only for the input combinations for which LogicExpression (!A#B) is true and the right-hand side of TrueEquation (C&!D) is also true.

In the second example, X2 appears on the left-hand side of two equations, so the equivalent equation shown for X2A is obtained by ORing two right-hand sides after ANDing each with the appropriate condition.

The TrueEquation and the optional FalseEquation in a WHEN statement can be any equation. In addition, WHEN statements can be “nested” by using another WHEN statement as the FalseEquation. When statements are nested, all of the conditions leading to an “executed” statement are ANDed. The equation for X3 and its WHEN-less counterpart for X3A in Table 4-14 illustrate the concept.

The TrueEquation can be another WHEN statement if it’s enclosed in braces, as shown in the X4 example in the table. This is just one instance of the general use of braces described shortly.

Although each of our WHEN examples have assigned values to the same output within each part of a given WHEN statement, this does not have to be the case. The second-to-last WHEN statement in Table 4-14 is such an example.

It’s often useful to make more than one assignment in TrueEquation or FalseEquation or both. For this purpose, ABEL supports equation blocks anywhere that it supports a single equation. An equation block is just a sequence of statements enclosed in braces, as shown in the last WHEN statement in the table. The individual statements in the sequence may be simple assignment statements, or they may be WHEN statements or nested equation blocks. A semicolon is not used after a block’s closing brace. Just for fun, Table 4-15 shows the equations that the ABEL compiler produces for the entire example program.
Table 4-14  Examples of WHEN statements.

```vhdl
module WhenEx
  title 'WHEN Statement Examples'

  " Input pins
  A, B, C, D, E, F          pin;

  " Output pins
  X1, X1A, X2, X2A, X3, X3A, X4          pin istype 'com';
  X5, X6, X7, X8, X9, X10         pin istype 'com';

  equations
  WHEN (!A # B) THEN X1 = C & !D;
  X1A = (!A # B) & (C & !D);
  WHEN (A & B) THEN X2 = C # D;
  ELSE X2 = E # F;
  X2A = (A & B) & (C # D)
      # !(A & B) & (E # F);
  WHEN (A) THEN X3 = D;
  ELSE WHEN (B) THEN X3 = E;
  ELSE WHEN (C) THEN X3 = F;
  X3A = (A) & (D)
      # !(A) & (B) & (E)
      # !(A) & !(B) & (C) & (F);
  WHEN (A) THEN
    {WHEN (B) THEN X4 = D;}
  ELSE X4 = E;
  WHEN (A & B) THEN X5 = D;
  ELSE WHEN (A # !C) THEN X6 = E;
  ELSE WHEN (B # C) THEN X7 = F;
  WHEN (A) THEN {
    X8 = D & E & F;
    WHEN (B) THEN X8 = 1; ELSE {X9 = D; X10 = E;}
  } ELSE {
    X8 = !D # !E;
    WHEN (D) THEN X9 = 1;
    {X10 = C & D;}
  }
end WhenEx
```
### Table 4-15: Synthesized equations file produced by ABEL for program in Table 4-14.

<table>
<thead>
<tr>
<th>P-Terms</th>
<th>Fan-in</th>
<th>Fan-out</th>
<th>Type</th>
<th>Name</th>
<th>Equations:</th>
<th>Reverse-Polarity Eqns:</th>
</tr>
</thead>
<tbody>
<tr>
<td>2/3</td>
<td>4</td>
<td>1</td>
<td>Pin</td>
<td>X1</td>
<td>(X1 = (C &amp; \neg D &amp; \neg A # C &amp; \neg D &amp; B)); # D</td>
<td>(!X1 = (A &amp; \neg B # \neg C));</td>
</tr>
<tr>
<td>2/3</td>
<td>4</td>
<td>1</td>
<td>Pin</td>
<td>X1A</td>
<td>(X1A = (C &amp; \neg D &amp; \neg A # C &amp; \neg D &amp; B)); # D</td>
<td>(!X1A = (A &amp; \neg B # \neg C));</td>
</tr>
<tr>
<td>6/3</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X2</td>
<td>(X2 = (D &amp; A &amp; B # \neg B &amp; E # I \neg A &amp; F # I \neg B &amp; F # I \neg A &amp; F));</td>
<td>(!X2 = (\neg C &amp; \neg D &amp; A &amp; B # \neg B &amp; I \neg E &amp; I \neg F));</td>
</tr>
<tr>
<td>6/3</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X2A</td>
<td>(X2A = (D &amp; A &amp; B # \neg B &amp; E # I \neg A &amp; F)); # I \neg A &amp; !B &amp; !E # I \neg F);</td>
<td>(!X2A = (\neg C &amp; \neg D &amp; A &amp; B # \neg B &amp; I \neg E &amp; I \neg F));</td>
</tr>
<tr>
<td>3/4</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X3</td>
<td>(X3 = (C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
<td>(!X3 = (\neg C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
</tr>
<tr>
<td>3/4</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X3A</td>
<td>(X3A = (C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
<td>(!X3A = (\neg C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
</tr>
<tr>
<td>2/3</td>
<td>4</td>
<td>1</td>
<td>Pin</td>
<td>X4</td>
<td>(X4 = (D &amp; A &amp; B # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X4 = (\neg A &amp; !D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
<tr>
<td>1/3</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>X5</td>
<td>(X5 = (D &amp; A &amp; B); # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X5 = (\neg A &amp; !D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
<tr>
<td>2/2</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>X9</td>
<td>(X9 = (D &amp; A &amp; B # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X9 = (\neg A &amp; !D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
<tr>
<td>2/2</td>
<td>5</td>
<td>1</td>
<td>Pin</td>
<td>X10</td>
<td>(X10 = (C &amp; D &amp; !A # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X10 = (\neg D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
</tbody>
</table>

**ABEL 6.30 Design whenex created Wed Dec 2 1998**

Title: WHEN Statement Examples

<table>
<thead>
<tr>
<th>P-Terms</th>
<th>Fan-in</th>
<th>Fan-out</th>
<th>Type</th>
<th>Name</th>
<th>Equations:</th>
<th>Reverse-Polarity Eqns:</th>
</tr>
</thead>
<tbody>
<tr>
<td>2/3</td>
<td>4</td>
<td>1</td>
<td>Pin</td>
<td>X1</td>
<td>(X1 = (C &amp; \neg D &amp; \neg A # C &amp; \neg D &amp; B)); # D</td>
<td>(!X1 = (A &amp; \neg B # \neg C));</td>
</tr>
<tr>
<td>2/3</td>
<td>4</td>
<td>1</td>
<td>Pin</td>
<td>X1A</td>
<td>(X1A = (C &amp; \neg D &amp; \neg A # C &amp; \neg D &amp; B)); # D</td>
<td>(!X1A = (A &amp; \neg B # \neg C));</td>
</tr>
<tr>
<td>6/3</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X2</td>
<td>(X2 = (D &amp; A &amp; B # \neg B &amp; E # I \neg A &amp; F # I \neg B &amp; F # I \neg A &amp; F));</td>
<td>(!X2 = (\neg C &amp; \neg D &amp; A &amp; B # \neg B &amp; I \neg E &amp; I \neg F));</td>
</tr>
<tr>
<td>6/3</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X2A</td>
<td>(X2A = (D &amp; A &amp; B # \neg B &amp; E # I \neg A &amp; F)); # I \neg A &amp; !B &amp; !E # I \neg F);</td>
<td>(!X2A = (\neg C &amp; \neg D &amp; A &amp; B # \neg B &amp; I \neg E &amp; I \neg F));</td>
</tr>
<tr>
<td>3/4</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X3</td>
<td>(X3 = (C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
<td>(!X3 = (\neg C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
</tr>
<tr>
<td>3/4</td>
<td>6</td>
<td>1</td>
<td>Pin</td>
<td>X3A</td>
<td>(X3A = (C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
<td>(!X3A = (\neg C &amp; \neg A &amp; !B &amp; F # !A &amp; B &amp; E # D &amp; A)); # I \neg A &amp; !B &amp; !E # I \neg D &amp; A);</td>
</tr>
<tr>
<td>2/3</td>
<td>4</td>
<td>1</td>
<td>Pin</td>
<td>X4</td>
<td>(X4 = (D &amp; A &amp; B # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X4 = (\neg A &amp; !D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
<tr>
<td>1/3</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>X5</td>
<td>(X5 = (D &amp; A &amp; B); # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X5 = (\neg A &amp; !D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
<tr>
<td>2/2</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>X9</td>
<td>(X9 = (D &amp; A &amp; B # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X9 = (\neg A &amp; !D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
<tr>
<td>2/2</td>
<td>5</td>
<td>1</td>
<td>Pin</td>
<td>X10</td>
<td>(X10 = (C &amp; D &amp; !A # I \neg A &amp; !B &amp; E); # I \neg D &amp; A # I \neg A &amp; !E # D &amp; A # I \neg B));</td>
<td>(!X10 = (\neg D # !A &amp; !B); # !D # !A &amp; !B));</td>
</tr>
</tbody>
</table>
4.6.4 Truth Tables

ABEL provides one more way to specify combinational logic functions—the truth table, with the general format shown in Table 4-16. The keyword truth_table introduces a truth table. The input-list and output-list give the names of the input signals and the outputs that they affect. Each of these lists is either a single signal name or a set; sets are described fully in Section 4.6.5. Following the truth-table introduction are a series of statements, each of which specifies an input value and a required output value using the “\( \rightarrow \)” operator. For example, the truth table for an inverter is shown below:

```abel
truth_table (X  \( \rightarrow \) NOTX)
  0  \( \rightarrow \) 1;
  1  \( \rightarrow \) 0;
```

The list of input values does not need to be complete; only the on-set of the function needs to be specified unless don’t-care processing is enabled (see Section 4.6.6). Table 4-17 shows how the prime-number detector function described on page 213 can be specified using an ABEL program. For convenience, the identifier NUM is defined as a synonym for the set of four input bits \([N3,N2,N1,N0]\), allowing a 4-bit input value to be written as a decimal integer.

```abel
module PrimeDet
  title '4-Bit Prime Number Detector'

  " Input and output pins
  N0, N1, N2, N3                   pin;
  F                                pin istype 'com';

  " Definition
  NUM = [N3,N2,N1,N0];

  truth_table (NUM  \( \rightarrow \) F)
    1  \( \rightarrow \) 1;
    2  \( \rightarrow \) 1;
    3  \( \rightarrow \) 1;
    5  \( \rightarrow \) 1;
    7  \( \rightarrow \) 1;
    11 \( \rightarrow \) 1;
    13 \( \rightarrow \) 1;

end PrimeDet
```
Both truth tables and equations can be used within the same ABEL program. The equations keyword introduces a sequence of equations, while the truth_table keyword introduces a single truth table.

4.6.5 Ranges, Sets, and Relations

Most digital systems include buses, registers, and other circuits that handle a group of two or more signals in an identical fashion. ABEL provides several shortcuts for conveniently defining and using such signals.

The first shortcut is for naming similar, numbered signals. As shown in the pin definitions in Table 4-18, a range of signal names can be defined by stating the first and last names in the range, separated by “..”. For example, writing “N3..N0” is the same as writing “N3,N2,N1,N0.” Notice in the table that the range can be ascending or descending.

Next, we need a facility for writing equations more compactly when a group of signals are all handled identically, in order to reduce the chance of errors and inconsistencies. An ABEL set is simply a defined collection of signals that is handled as a unit. When a logical operation such as AND, OR, or assignment is applied to a set, it is applied to each element of the set.

Each set is defined at the beginning of the program by associating a set name with a bracketed list of the set elements (e.g., \( N = [N3,N2,N1,N0] \) in Table 4-18). The set element list may use shortcut notation (\( YOUT = [Y1..Y4] \)), but the element names need not be similar or have any correspondence with the set name (\( C0MP = [EQ,GE] \)). Set elements can also be constants (\( G0T = [0,1] \)). In any case, the number and order of elements in a set are significant, as we’ll see.

Most of ABEL’s operators, can be applied to sets. When an operation is applied to two or more sets, all of the sets must have the same number of elements, and the operation is applied individually to set elements in like positions, regardless of their names or numbers. Thus, the equation “\( YOUT = N & M \)” is equivalent to four equations:

\[
\begin{align*}
Y1 &= N3 & M3; \\
Y2 &= N2 & M2; \\
Y3 &= N1 & M1; \\
Y4 &= N0 & M0;
\end{align*}
\]

When an operation includes both set and nonset variables, the nonset variables are combined individually with set elements in each position. Thus, the equation “\( ZOUT = (SEL & N) \# !(SEL & M) \)” is equivalent to four equations of the form “\( Zi = (SEL & Ni) \# !(SEL & Mi) \)” for \( i \) equal 0 to 3.

Another important feature is ABEL’s ability to convert “relations” into logic expressions. A relation is a pair of operands combined with one of the relational operators listed in Table 4-19. The compiler converts a relation into a logic expression that is 1 if and only if the relation is true.

The operands in a relation are treated as unsigned integers, and either operand may be an integer or a set. If the operand is a set, it is treated as an unsigned
binary integer with the leftmost variable representing the most significant bit. By default, numbers in ABEL programs are assumed to be base-10. Hexadecimal and binary numbers are denoted by a prefix of “^h” or “^b,” respectively, as shown in the last equation in Table 4-18.

ABEL sets and relations allow a lot of functionality to be expressed in very few lines of code. For example, the equations in Table 4-18 generate minimized equations with 69 product terms, as shown in the summary in Table 4-20.

### Table 4-18 Examples of ABEL ranges, sets, and relations.

```plaintext
module SetOps
    title 'Set Operation Examples'

    " Input and output pins
    N3..N0, M3..M0, SEL         pin;
    Y1..Y4, Z0..Z3, EQ, GE, GTR, LTH, UNLUCKY  pin istype 'com';

    " Definitions
    N    = [N3,N2,N1,N0];
    M    = [M3,M2,M1,M0];
    YOUT = [Y1..Y4];
    ZOUT = [Z3..Z0];

    COMP = [EQ,GE];
    GT   = [ 0, 1];
    LT   = [ 0, 0];

    equations
    YOUT = N & M;
    ZOUT = (SEL & N) # (!SEL & M);
    EQ = (N == M);
    GE = (N >= M);
    GTR = (COMP == GT);
    LTH = (COMP == LT);
    UNLUCKY = (N == 13) # (M == ^hD) # ((N + M) == ^b1101);

end SetOps
```

### Table 4-19 Relational operators in ABEL.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Relation</th>
</tr>
</thead>
<tbody>
<tr>
<td>==</td>
<td>equal</td>
</tr>
<tr>
<td>!=</td>
<td>not equal</td>
</tr>
<tr>
<td>&lt;</td>
<td>less than</td>
</tr>
<tr>
<td>&lt;=</td>
<td>less than or equal</td>
</tr>
<tr>
<td>&gt;</td>
<td>greater than</td>
</tr>
<tr>
<td>&gt;=</td>
<td>greater than or equal</td>
</tr>
</tbody>
</table>
4.6.6 Don’t-Care Inputs

Some versions of the ABEL compiler have a limited ability to handle don’t-care inputs. As mentioned previously, ABEL equations specify input combinations that belong to the on-set of a logic function; the remaining combinations are assumed to belong to the off-set. If some input combinations can instead be assigned to the d-set, then the program may be able to use these don’t-care inputs to do a better job of minimization.

The ABEL language defines two mechanisms for assigning input combinations to the d-set. In order to use either mechanism, you must include the compiler directive @DCSET in your program, or include “dc” in the istype property list of the outputs for which you want don’t-cares to be considered.

The first mechanism is the don’t-care unclocked assignment operator, ?=. This operator is used instead of = in equations to indicate that input combinations matching the right-hand side should be put into the d-set instead of the on-set. Although this operator is documented in the ABEL compiler that I use, unfortunately it is broken, so I’m not going to talk about it anymore.

The second mechanism is the truth table. When don’t-care processing is enabled, any input combinations that are not explicitly listed in the truth table are put into the d-set. Thus, the prime BCD-digit detector described on page 230 can be specified in ABEL as shown in Table 4-21. A don’t-care value is implied for input combinations 10–15 because these combinations do not appear in the truth table and the @DCSET directive is in effect.
It’s also possible to specify don’t-care combinations explicitly, as shown in the second truth table. As introduced at the very beginning of this section, ABEL recognizes \( .X. \) as a special one-bit constant whose value is “don’t-care.” In Table 4-21, the identifier “\( X \)” has been equated to this constant just to make it easier to type don’t-cares in the truth table. The minimized equations resulting from Table 4-21 are shown in Table 4-22. Notice that the two equations for \( F \) are not equal; the compiler has selected different values for the don’t-cares.

### Table 4-21
ABEL program using don’t-cares.

```ABEL
module DontCare
title 'Dont Care Examples'
@DCSET

" Input and output pins
N3..N0, A, B                   pin;
F, Y                           pin istype 'com';

NUM = [N3..N0];
X = .X.;

truth_table (NUM->F)
0->0;
1->1;
2->1;
3->1;
4->0;
5->1;
6->0;
7->1;
8->0;
9->0;

truth_table ([A,B]->Y)
[0,0]->0;
[0,1]->X;
[1,0]->X;
[1,1]->1;

end DontCare
```

### Table 4-22
Minimized equations derived from Table 4-21.

**Equations:**

\[
F = (!N2 & N1 \\
# !N3 & N0); \\
Y = (B);
\]

**Reverse-Polarity Equations:**

\[
!F = (N2 & !N1 \\
# N3 \\
# !N1 & !N0); \\
!Y = (!B);
\]
4.6.7 Test Vectors

ABEL programs may contain optional test vectors, as we showed in Table 4-11 on page 249. The general format of test vectors is very similar to a truth table and is shown in Table 4-23. The keyword `test_vectors` introduces a truth table. The `input-list` and `output-list` give the names of the input signals and the outputs that they affect. Each of these lists is either a single signal name or a set.

Following the test-vector introduction are a series of statements, each of which specifies an input value and an expected output value using the “->” operator.

ABEL test vectors have two main uses and purposes:

1. After the ABEL compiler translates the program into “fuse pattern” for a particular device, it simulates the operation of the final programmed device by applying the test-vector inputs to a software model of the device and comparing its outputs with the corresponding test-vector outputs. The designer may specify a series of test vectors in order to double-check that device will behave as expected for some or all input combinations.

2. After a PLD is physically programmed, the programming unit applies the test-vector inputs to the physical device and compares the device outputs with the corresponding test-vector outputs. This is done to check for correct device programming and operation.

Unfortunately, ABEL test vectors seldom do a very good job at either one of these tasks, as we’ll explain.

The test vectors from Table 4-11 are repeated in Table 4-24, except that for readability we’ve assumed that the identifier `X` has been equated to the don’t-care constant `.X.`, and we’ve added comments to number the test vectors.

Table 4-24 actually appears to be a pretty good set of test vectors. From the designer’s point of view, these vectors fully cover the expected operation of the alarm circuit, as itemized vector-by-vector below:

1. If `PANIC` is 1, then the alarm output (F) should be on regardless of the other input values. All of the remaining vectors cover cases where `PANIC` is 0.

2. If the alarm is not enabled, then the output should be off.

3. If the alarm is enabled but we’re exiting, then the output should be off.

4-6. If the alarm is enabled and we’re not exiting, then the output should be on if any of the sensor signals `WINDOW`, `DOOR`, or `GARAGE` is 0.

7. If the alarm is enabled, we’re not exiting, and all of the sensor signals are 1, then the output should be off.
The problem is that ABEL doesn’t handle don’t-cares in test-vector inputs the way that it should. For example, by all rights, test vector 1 should test 32 distinct input combinations corresponding to all 32 possible combinations of don’t-care inputs ENABLEA, EXITING, WINDOW, DOOR, and GARAGE. But it doesn’t. In this situation, the ABEL compiler interprets “don’t care” as “the user doesn’t care what input value I use,” and it just assigns 0 to all don’t-care inputs in a test vector. In this example, you could have erroneously written the output equation as “\( F = PANIC \& \neg ENABLEA \# ENABLEA \& \ldots \)”; the test vectors would still pass even though the panic button would work only when the system is disabled.

The second use of test vectors is in physical device testing. Most physical defects in logic devices can be detected using the single stuck-at fault model, which assumes that any physical defect is equivalent to having a single gate input or output stuck at a logic 0 or 1 value. Just putting together a set of test vectors that seems to exercise a circuit’s functional specifications, as we did in Table 4-24, doesn’t guarantee that all single stuck-at faults can be detected. The test vectors have to be chosen so that every possible stuck-at fault causes an incorrect value at the circuit output for some test-vector input combination.

Table 4-25 shows a complete set of test vectors for the alarm circuit when it is realized as a two-level sum-of-products circuit. The first four vectors check for stuck-at-1 faults on the OR gate, and the last three check for stuck-at-0 faults on the AND gates; it turns out that this is sufficient to detect all single stuck-at faults. If you know something about fault testing you can generate test vectors for small circuits by hand (as I did in this example), but most designers use automated third-party tools to create high-quality test vectors for their PLD designs.
4.7 VHDL

References


Although the two-valued Boolean algebra is the basis for switching algebra, a Boolean algebra need not have only two values. Boolean algebras with $2^n$ values exist for every integer $n$; for example, see *Discrete Mathematical Structures and Their Applications* by Harold S. Stone (SRA, 1973). Such algebras may be formally defined using the so-called *Huntington postulates* devised by E. V. Huntington in 1907; for example, see *Digital Design* by M. Morris Mano (Prentice Hall, 1984). A mathematician’s development of Boolean algebra based on a more modern set of postulates appears in *Modern Applied Algebra* by G. Birkhoff and T. C. Bartee (McGraw-Hill, 1970). Our engineering-style, “direct” development of switching algebra follows that of Edward J. McCluskey in his *Introduction to the Theory of Switching Circuits* (McGraw-Hill, 1965) and *Logic Design Principles* (Prentice Hall, 1986).

The prime implicant theorem was proved by W. V. Quine in “The Problem of Simplifying Truth Functions” (*Am. Math. Monthly*, Vol. 59, No. 8, 1952, pp. 521–531). In fact it is possible to prove a more general prime implicant theorem showing that there exists at least one minimal sum that is a sum of prime implicants even if we remove the constraint on the number of literals in the definition of “minimal.”

A graphical method for simplifying Boolean functions was proposed by E. W. Veitch in “A Chart Method for Simplifying Boolean Functions” (*Proc. ACM*, May 1952, pp. 127–133). His Veitch diagram, shown in Figure 4-50, actually reinvented a chart proposed by an English archaeologist, A. Marquand (“On Logical Diagrams for $n$ Terms,” *Philosophical Magazine* XII, 1881, pp. 266–270). The Veitch diagram or Marquand chart uses “natural” binary count-
ing order for its rows and columns, with the result that some adjacent rows and columns differ in more than one value, and product terms do not always cover adjacent cells. M. Karnaugh showed how to fix the problem in “A Map Method for Synthesis of Combinational Logic Circuits” (Trans. AIEE, Comm. and Electron., Vol. 72, Part I, November 1953, pp. 593–599). On the other hand, George J. Klir, in his book Introduction to the Methodology of Switching Circuits, claims that binary counting order is just as good as, perhaps better than Karnaugh-map order for minimizing logic functions.

At this point, the Karnaugh vs. Veitch argument is of course irrelevant, because no one draws charts any more to minimize logic circuits. Instead, we use computer programs running logic minimization algorithms. The first of such algorithms was described by W. V. Quine in “A Way to Simplify Truth Functions” (Am. Math. Monthly, Vol. 62, No. 9, 1955, pp. 627–631) and modified by E. J. McCluskey in “Minimization of Boolean Functions” (Bell Sys. Tech. J., Vol. 35, No. 5, November 1956, pp. 1417–1444). The Quine-McCluskey algorithm is fully described in McCluskey’s books cited earlier.

McCluskey’s 1965 book also covers the iterative consensus algorithm for finding prime implicants, and proves that it works. The starting point for this algorithm is a sum-of-products expression, or equivalently, a list of cubes. The product terms need not be minterms or prime implicants, but may be either or anything in between. In other words, the cubes in the list may have any and all dimensions, from 0 to \( n \) in an \( n \)-variable function. Starting with the list of cubes, the algorithm generates a list of all the prime-implicant cubes of the function, without ever having to generate a full minterm list.


As we explained in Section 4.4.4, the huge number of prime implicants in some logic functions makes it impractical or impossible deterministically to find them all or select a minimal cover. However, efficient heuristic methods can find solutions that are close to minimal. The Espresso-II method is described in Logic Minimization Algorithms for VLSI Synthesis by R. K. Brayton, C. McMullen, G. D. Hachtel, and A. Sangiovanni-Vincentelli (Kluwer Academic Publishers, 1984). The more recent Espresso-MV and Espresso-EXACT algorithms are described in “Multiple-Valued Minimization for PLA Optimization” by R. L. Rudell and A. Sangiovanni-Vincentelli (IEEE Trans. CAD, Vol. CAD-6, No. 5, 1987, pp. 727–750).
In this chapter we described a map method for finding static hazards in two-level AND-OR and OR-AND circuits, but any combinational circuit can be analyzed for hazards. In both his 1965 and 1986 books, McCluskey defines the 0-set and 1-sets of a circuit and shows how they can be used to find static hazards. He also defines P-sets and S-sets and shows how they can be used to find dynamic hazards.

Many deeper and varied aspects of switching theory have been omitted from this book, but have been beaten to death in other books and literature. A good starting point for an academic study of classical switching theory is Zvi Kohavi’s book, *Switching and Finite Automata Theory*, 2nd ed. (McGraw-Hill, 1978), which includes material on set theory, symmetric networks, functional decomposition, threshold logic, fault detection, and path sensitization. Another area of great academic interest (but little commercial activity) is nonbinary *multiple-valued logic*, in which each signal line can take on more than two values. In his 1986 book, McCluskey gives a good introduction to multiple-valued logic, explaining its pros and cons and why it has seen little commercial development.

Over the years, I’ve struggled to find a readily accessible and definitive reference on the ABEL language, and I’ve finally found it—Appendix A of *Digital Design Using ABEL*, by David Pellerin and Michael Holley (Prentice Hall, 1994). It makes sense that this would be the definitive work—Pellerin and Holley invented the language and wrote the original compiler code!

All of the ABEL and VHDL examples in this chapter and throughout the text were compiled and in most cases simulated using Foundation 1.5 Student Edition software from Xilinx, Inc. (San Jose, CA 95124, www.xilinx.com). This package integrates a schematic editor, HDL editor, compilers for ABEL, VHDL and Verilog, and a simulator from Aldec, Inc. (Henderson, NV 89014, www.aldec.com) along with Xilinx’ own specialized tools for CPLD and FPGA design and programming. This software package includes an excellent on-line help system, including reference manuals for both ABEL and VHDL.

We briefly discussed device testing in the context of ABEL test vectors. There is a large, well-established body of literature on digital device testing, and a good starting point for study is McCluskey’s 1986 book. Generating a set of test vectors that completely tests a large circuit such as a PLD is a task best left to a program. At least one company’s entire business is focused on programs that automatically create test vectors for PLD testing (ACUGEN Software, Inc., Nashua, NH 03063, www.acugen.com).

**Drill Problems**

4.1 Using variables NERD, DESIGNER, FAILURE, and STUDIED, write a boolean expression that is 1 for successful designers who never studied and for nerds who studied all the time.
4.2 Prove theorems T2–T5 using perfect induction.
4.3 Prove theorems T1′–T3′ and T5′ using perfect induction.
4.4 Prove theorems T6–T9 using perfect induction.
4.5 According to DeMorgan’s theorem, the complement of \( X + Y \cdot Z \) is \( X' \cdot Y' + Z' \). Yet both functions are 1 for \( XYZ = 110 \). How can both a function and its complement be 1 for the same input combination? What’s wrong here?
4.6 Use the theorems of switching algebra to simplify each of the following logic functions:

(a) \( F = W \cdot X \cdot Y \cdot Z \cdot (W \cdot X \cdot Y \cdot Z' + W \cdot X' \cdot Y \cdot Z + W' \cdot X \cdot Y \cdot Z + W \cdot X \cdot Y' \cdot Z) \)
(b) \( F = A \cdot B + A \cdot B' \cdot C' \cdot D + A \cdot B \cdot D' \cdot E' + A \cdot B' \cdot C' \cdot E + C' \cdot D \cdot E \)
(c) \( F = M \cdot N \cdot O + Q' \cdot P' \cdot N' + P \cdot R \cdot M + Q' \cdot O \cdot M \cdot P' + M \cdot R \)

4.7 Write the truth table for each of the following logic functions:

(a) \( F = X' \cdot Y' \cdot Z \cdot (W \cdot X \cdot Y \cdot Z' + X' \cdot Y' \cdot Z) \)
(b) \( F = W' \cdot X + Y' \cdot Z' + X' \cdot Z \)
(c) \( F = W + X' \cdot (Y + Z) \)
(d) \( F = A \cdot B + B' \cdot C + C' \cdot D + D' \cdot A \)
(e) \( F = V \cdot W + X' \cdot Y' \cdot Z \)
(f) \( F = (A' + B' + C \cdot D) \cdot (B + C' + D' \cdot E') \)
(g) \( F = (W \cdot X') \cdot (Y' + Z') \)
(h) \( F = (((A + B') + C') + D')' \)
(i) \( F = (A' + B + C) \cdot (A + B' + D') \cdot (B + C' + D') \cdot (A + B + C + D) \)

4.8 Write the truth table for each of the following logic functions:

(a) \( F = X' \cdot Y' \cdot Z' + X \cdot Y \cdot Z + X \cdot Y' \cdot Z \)
(b) \( F = M' \cdot N' + M \cdot P + N' \cdot P \)
(c) \( F = A \cdot B + A \cdot B' \cdot C' + A' \cdot B \cdot C \)
(d) \( F = A' \cdot B \cdot (C \cdot B \cdot A' + B \cdot C') \)
(e) \( F = X \cdot Y \cdot (X' \cdot Y' \cdot Z + X \cdot Y' \cdot Z' + X' \cdot Y' \cdot Z) \)
(f) \( F = M \cdot N + M' \cdot N' \cdot P' \)
(g) \( F = (A + A') \cdot B + B \cdot A \cdot C' + C \cdot (A + B') \cdot (A' + B) \)
(h) \( F = X \cdot Y' + Y \cdot Z' + Z' \cdot X \)

4.9 Write the canonical sum and product for each of the following logic functions:

(a) \( F = \Sigma_{X,Y}(1,2) \)
(b) \( F = \Pi_{A,B}(0,1,2) \)
(c) \( F = \Sigma_{A,B,C}(2,4,6,7) \)
(d) \( F = \Pi_{W,X,Y}(0,1,3,4,5) \)
(e) \( F = X + Y' \cdot Z' \)
(f) \( F = V' + (W' \cdot X)' \)

4.10 Write the canonical sum and product for each of the following logic functions:

(a) \( F = \Sigma_{X,Y,Z}(0,3) \)
(b) \( F = \Pi_{A,B,C}(1,2,4) \)
(c) \( F = \Sigma_{A,B,C,D}(1,2,5,6) \)
(d) \( F = \Pi_{W,X,Y}(0,1,3,6,7) \)
(e) \( F = X' + Y \cdot Z' + Y \cdot Z' \)
(f) \( F = A'B + B'C + A \)

4.11 If the canonical sum for an \( n \)-input logic function is also a minimal sum, how many literals are in each product term of the sum? Might there be any other minimal sums in this case?

4.12 Give two reasons why the cost of inverters is not included in the definition of “minimal” for logic minimization.
4.13 Using Karnaugh maps, find a minimal sum-of-products expression for each of the following logic functions. Indicate the distinguished 1-cells in each map.

(a) \( F = \Sigma_{X,Y,Z}(1,3,5,6,7) \)  
(b) \( F = \Sigma_{W,X,Y,Z}(1,4,5,6,7,9,14,15) \)
(c) \( F = \Pi_{W,X,Y}(0,1,3,4,5) \)  
(d) \( F = \Sigma_{W,X,Y,Z}(0,2,5,7,8,10,13,15) \)
(e) \( F = \Pi_{A,B,C,D}(1,7,9,13,15) \)  
(f) \( F = \Sigma_{A,B,C,D}(1,4,5,7,12,14,15) \)

4.14 Find a minimal product-of-sums expression for each function in Drill 4.13 using the method of Section 4.3.6.

4.15 Find a minimal product-of-sums expression for each function in the following figures and compare its cost with the previously found minimal sum-of-products expression:

(a) Figure 4-27;  
(b) Figure 4-29;  
(c) Figure 4-33.

4.16 Using Karnaugh maps, find a minimal sum-of-products expression for each of the following logic functions. Indicate the distinguished 1-cells in each map.

(a) \( F = \Sigma_{A,B,C}(0,1,2,4) \)  
(b) \( F = \Sigma_{W,X,Y,Z}(1,4,5,6,11,12,13,14) \)
(c) \( F = \Pi_{A,B,C}(1,2,6,7) \)  
(d) \( F = \Sigma_{W,X,Y,Z}(0,1,2,3,7,8,10,11,15) \)
(e) \( F = \Sigma_{W,X,Y,Z}(1,2,4,7,8,11,13,14) \)  
(f) \( F = \Pi_{A,B,C,D}(1,3,4,5,6,7,9,12,13,14) \)

4.17 Find a minimal product-of-sums expression for each function in Drill 4.16 using the method of Section 4.3.6.

4.18 Find the complete sum for the logic functions in Drill 4.16(d) and (e).

4.19 Using Karnaugh maps, find a minimal sum-of-products expression for each of the following logic functions. Indicate the distinguished 1-cells in each map.

(a) \( F = \Sigma_{W,X,Y,Z}(0,1,3,5,14) + d(8,15) \)  
(b) \( F = \Sigma_{W,X,Y,Z}(0,1,2,8,11) + d(3,9,15) \)
(c) \( F = \Sigma_{A,B,C,D}(1,5,9,14,15) + d(11) \)  
(d) \( F = \Sigma_{A,B,C,D}(1,5,6,7,9,13) + d(4,15) \)
(e) \( F = \Sigma_{W,X,Y,Z}(3,5,6,7,13) + d(1,2,4,12,15) \)

4.20 Repeat Drill 4.19, finding a minimal product-of-sums expression for each logic function.

4.21 For each logic function in the two preceding exercises, determine whether the minimal sum-of-products expression equals the minimal product-of-sums expression. Also compare the circuit cost for realizing each of the two expressions.

4.22 For each of the following logic expressions, find all of the static hazards in the corresponding two-level AND-OR or OR-AND circuit, and design a hazard-free circuit that realizes the same logic function.

(a) \( F = W \cdot X + WY' \)  
(b) \( F = W \cdot X' \cdot Y' + X \cdot Y' \cdot Z + X \cdot Y \)
(c) \( F = W' \cdot Y + X' \cdot Y' + W \cdot X \cdot Z \)  
(d) \( F = W' \cdot X + Y' \cdot Z + W \cdot X \cdot Y \cdot Z + W' \cdot X' \cdot Y \cdot Z' \)
(e) \( F = (W + X + Y) \cdot (X' + Z') \)  
(f) \( F = (W + Y + Z') \cdot (W' + X' + Z') \cdot (X' + Y + Z) \)
(g) \( F = (W + Y + Z') \cdot (W + X' + Y + Z) \cdot (X' + Y') \cdot (X + Z) \)

**Exercises**

Copyright © 1999 by John F. Wakerly  
Copying Prohibited
4.23 Design a non-trivial-looking logic circuit that contains a feedback loop but whose output depends only on its current input.

4.24 Prove the combining theorem T10 without using perfect induction, but assuming that theorems T1−T9 and T1′−T9′ are true.

4.25 Show that the combining theorem, T10, is just a special case of consensus (T11) used with covering (T9).

4.26 Prove that \((X + Y) \cdot Y = X \cdot Y\) without using perfect induction. You may assume that theorems T1−T11 and T1′−T11′ are true.

4.27 Prove that \((X+Y) \cdot (X'+Z) = X \cdot Z + X' \cdot Y\) without using perfect induction. You may assume that theorems T1−T11 and T1′−T11′ are true.

4.28 Show that an \(n\)-input AND gate can be replaced by \(n−1\) 2-input AND gates. Can the same statement be made for NAND gates? Justify your answer.

4.29 How many physically different ways are there to realize \(V \cdot W \cdot X \cdot Y \cdot Z\) using four 2-input AND gates (4/4 of a 74LS08)? Justify your answer.

4.30 Use switching algebra to prove that tying together two inputs of an \(n + 1\)-input AND or OR gate gives it the functionality of an \(n\)-input gate.

4.31 Prove DeMorgan’s theorems (T13 and T13′) using finite induction.

4.32 Which logic symbol more closely approximates the internal realization of a TTL NOR gate, Figure 4-4(c) or (d)? Why?

4.33 Use the theorems of switching algebra to rewrite the following expression using as few inversions as possible (complemented parentheses are allowed):
\[B' \cdot C + A \cdot C \cdot D' + A' \cdot C + E \cdot B' + E \cdot (A + C) \cdot (A' + D')\]

4.34 Prove or disprove the following propositions:
(a) Let A and B be switching-algebra variables. Then \(A \cdot B = 0\) and \(A + B = 1\) implies that \(A = B'\).
(b) Let X and Y be switching-algebra expressions. Then \(X \cdot Y = 0\) and \(X + Y = 1\) implies that \(X = Y'\).

4.35 Prove Shannon’s expansion theorems. (Hint: Don’t get carried away; it’s easy.)

4.36 Shannon’s expansion theorems can be generalized to “pull out” not just one but \(i\) variables so that a logic function can be expressed as a sum or product of \(2^i\) terms. State the generalized Shannon expansion theorems.

4.37 Show how the generalized Shannon expansion theorems lead to the canonical sum and canonical product representations of logic functions.

4.38 An Exclusive OR (XOR) gate is a 2-input gate whose output is 1 if and only if exactly one of its inputs is 1. Write a truth table, sum-of-products expression, and corresponding AND-OR circuit for the Exclusive OR function.

4.39 From the point of view of switching algebra, what is the function of a 2-input XOR gate whose inputs are tied together? How might the output behavior of a real XOR gate differ?

4.40 After completing the design and fabrication of a digital system, a designer finds that one more inverter is required. However, the only spare gates in the system are
a 3-input OR, a 2-input AND, and a 2-input XOR. How should the designer realize the inverter function without adding another IC?

4.41 Any set of logic-gate types that can realize any logic function is called a complete set of logic gates. For example, 2-input AND gates, 2-input OR gates, and inverters are a complete set, because any logic function can be expressed as a sum of products of variables and their complements, and AND and OR gates with any number of inputs can be made from 2-input gates. Do 2-input NAND gates form a complete set of logic gates? Prove your answer.

4.42 Do 2-input NOR gates form a complete set of logic gates? Prove your answer.

4.43 Do 2-input XOR gates form a complete set of logic gates? Prove your answer.

4.44 Define a two-input gate, other than NAND, NOR, or XOR, that forms a complete set of logic gates if the constant inputs 0 and 1 are allowed. Prove your answer.

4.45 Some people think that there are four basic logic functions, AND, OR, NOT, and BUT. Figure X4.45 is a possible symbol for a 4-input, 2-output BUT gate. Invent a useful, nontrivial function for the BUT gate to perform. The function should have something to do with the name (BUT). Keep in mind that, due to the symmetry of the symbol, the function should be symmetric with respect to the A and B inputs of each section and with respect to sections 1 and 2. Describe your BUT’s function and write its truth table.

4.46 Write logic expressions for the Z1 and Z2 outputs of the BUT gate you designed in the preceding exercise, and draw a corresponding logic diagram using AND gates, OR gates, and inverters.

4.47 Most students have no problem using theorem T8 to “multiply out” logic expressions, but many develop a mental block if they try to use theorem T8’ to “add out” a logic expression. How can duality be used to overcome this problem?

4.48 How many different logic functions are there of n variables?

4.49 How many different 2-variable logic functions F(X,Y) are there? Write a simplified algebraic expression for each of them.

4.50 A self-dual logic function is a function F such that F = F^D. Which of the following functions are self-dual? (The symbol ⊕ denotes the Exclusive OR (XOR) operation.)

(a) F = X
(b) F = \Sigma_{X,Y,Z}(0,3,5,6)
(c) F = X \cdot Y' + X' \cdot Y
(d) F = W \cdot (X\oplus Y\oplus Z) + W' \cdot (X\oplus Y\oplus Z)'
(e) A function F of 7 variables such that F = 1 if and only if 4 or more of the variables are 1
(f) A function F of 10 variables such that F = 1 if and only if 5 or more of the variables are 1

4.51 How many self-dual logic functions of n input variables are there? (Hint: Consider the structure of the truth table of a self-dual function.)
4.52 Prove that any n-input logic function \( F(X_1, \ldots, X_n) \) that can be written in the form
\[
F = X_1 \cdot G(X_2, \ldots, X_n) + X_1' \cdot G'(X_2, \ldots, X_n)
\]
is self-dual.

4.53 Assuming that an inverting gate has a propagation delay of 5 ns, and a noninverting gate has a propagation delay of 8 ns, compare the speeds of the circuits in Figure 4-24(a), (c), and (d).

4.54 Find the minimal product-of-sums expressions for the logic functions in Figures 4-27 and 4-29.

4.55 Use switching algebra to show that the logic functions obtained in Exercise 4.54 equal the AND-OR functions obtained in Figures 4-27 and 4-29.

4.56 Determine whether the product-of-sums expressions obtained by “adding out” the minimal sums in Figure 4-27 and 4-29 are minimal.

4.57 Prove that the rule for combining 2'1-cells in a Karnaugh map is true, using the axioms and theorems of switching algebra.

4.58 An irredundant sum for a logic function \( F \) is a sum of prime implicants for \( F \) such that if any prime implicant is deleted, the sum no longer equals \( F \). This sounds a lot like a minimal sum, but an irredundant sum is not necessarily minimal. For example, the minimal sum of the function in Figure 4-35 has only three product terms, but there is an irredundant sum with four product terms. Find the irredundant sum and draw a map of the function, circling only the prime implicants in the irredundant sum.

4.59 Find another logic function in Section 4.3 that has one or more nonminimal irredundant sums, and draw its map, circling only the prime implicants in the irredundant sum.

4.60 Derive the minimal product-of-sums expression for the prime BCD-digit detector function of Figure 4-37. Determine whether or not the expression algebraically equals the minimal sum-of-products expression and explain your result.

4.61 Draw a Karnaugh map and assign variables to the inputs of the AND-XOR circuit in Figure X4.61 so that its output is \( F = \Sigma_{W, X, Y, Z}(6, 7, 12, 13) \). Note that the output gate is a 2-input XOR rather than an OR.

4.62 The text indicates that a truth table or equivalent is the starting point for traditional combinational minimization methods. A Karnaugh map itself contains the same information as a truth table. Given a sum-of-products expression, it is possible to write the 1s corresponding to each product term directly on the map without developing an explicit truth table or minterm list, and then proceed with
4.63 Repeat Exercise 4-60, finding a minimal product-of-sums expression for each logic function.

A Karnaugh map for a 5-variable function can be drawn as shown in Figure X4.64. In such a map, cells that occupy the same relative position in the V = 0 and V = 1 submaps are considered to be adjacent. (Many worked examples of 5-variable Karnaugh maps appear in Sections \ref{synD} and \ref{synJK}.) Find a minimal sum-of-products expression for each of the following functions using a 5-variable map:

(a) \( F = X' \cdot Z + X \cdot Y + X \cdot Y' \cdot Z \)
(b) \( F = A' \cdot C' \cdot D + B' \cdot C \cdot D + A \cdot C' \cdot D + B \cdot C \cdot D \)
(c) \( F = W \cdot X \cdot Z' + W \cdot X' \cdot Y \cdot Z + X \cdot Z \)
(d) \( F = (X' \cdot Y') \cdot (W' + X' + Y) \cdot (W' + X + Z) \)
(e) \( F = A \cdot B \cdot C' \cdot D' + A' \cdot B \cdot C' + A \cdot B \cdot D + A' \cdot C \cdot D + B \cdot C \cdot D' \)

4.64 A Karnaugh map for a 6-variable function can be drawn as shown in Figure X4.66. In such a map, cells that occupy the same relative position in adjacent submaps are considered to be adjacent. Minimize the following functions using 6-variable maps:

(a) \( F = \Sigma_{UVWXYZ}(1,5,9,13,21,23,29,31,37,45,53,61) \)
(b) \( F = \Sigma_{UVWXYZ}(0,4,8,16,24,32,34,36,37,39,40,48,50,56) \)
4.67 A 3-bit “comparator” circuit receives two 3-bit numbers, \( P = P_2 P_1 P_0 \) and \( Q = Q_2 Q_1 Q_0 \). Design a minimal sum-of-products circuit that produces a 1 output if and only if \( P > Q \).

4.68 Find minimal multiple-output sum-of-products expressions for
\[
F = \Sigma_{X,Y,Z}(0,1,2),
\]
\[
G = \Sigma_{X,Y,Z}(1,4,6), \text{ and } H = \Sigma_{X,Y,Z}(0,1,2,4,6).
\]

4.69 Prove whether or not the following expression is a minimal sum. Do it the easiest way possible (algebraically, not using maps).
\[
F = T' \cdot U \cdot V \cdot W \cdot X + T' \cdot U \cdot V' \cdot X \cdot Z + T' \cdot U \cdot W \cdot X \cdot Y' \cdot Z
\]

4.70 There are \( 2^n \) \( m \)-subcubes of an \( n \)-cube for the value \( m = n - 1 \). Show their text representations and the corresponding product terms. (You may use ellipses as required, e.g., 1, 2, ..., \( n \).)

4.71 There is just one \( m \)-subcube of an \( n \)-cube for the value \( m = n \); its text representation is \( xx ... xx \). Write the product term corresponding to this cube.

4.72 The C program in Table 4-9 uses memory inefficiently because it allocates memory for a maximum number of cubes at each level, even if this maximum is never used. Redesign the program so that the cubes and used arrays are one-dimensional arrays, and each level uses only as many array entries as needed. (Hint: You can still allocate cubes sequentially, but keep track of the starting point in the array for each level.)

4.73 As a function of \( m \), how many times is each distinct \( m \)-cube rediscovered in Table 4-9, only to be found in the inner loop and thrown away? Suggest some ways to eliminate this inefficiency.
4.74 The third for-loop in Table 4-9 tries to combine all \( m \)-cubes at a given level with all other \( m \)-cubes at that level. In fact, only \( m \)-cubes with x’s in the same positions can be combined, so it is possible to reduce the number of loop iterations by using a more sophisticated data structure. Design a data structure that segregates the cubes at a given level according to the position of their x’s, and determine the maximum size required for various elements of the data structure. Rewrite Table 4-9 accordingly.

4.75 Estimate whether the savings in inner-loop iterations achieved in Exercise 4.75 outweighs the overhead of maintaining a more complex data structure. Try to make reasonable assumptions about how cubes are distributed at each level, and indicate how your results are affected by these assumptions.

4.76 Optimize the \( \text{ones} \) function in Table 4-8. An obvious optimization is to drop out of the loop early, but other optimizations exist that eliminate the for loop entirely. One is based on table look-up and another uses a tricky computation involving complementing, exclusive ORing, and addition.

4.77 Extend the C program in Table 4-9 to handle don’t-care conditions. Provide another data structure, \( \text{dc}[\text{MAX_VARS}+1][\text{MAX_CUBES}] \), that indicates whether a given cube contains only don’t-cares, and update it as cubes are read and generated.

4.78 (Hamlet circuit.) Complete the timing diagram and explain the function of the circuit in Figure X4.78. Where does the circuit get its name?

4.79 Prove that a two-level AND-OR circuit corresponding to the complete sum of a logic function is always hazard free.

4.80 Find a four-variable logic function whose minimal sum-of-products realization is not hazard free, but where there exists a hazard-free sum-of-products realization with fewer product terms than the complete sum.

4.81 Starting with the WHEN statements in the ABEL program in Table 4-14, work out the logic equations for variables \( X4 \) through \( X10 \) in the program. Explain any discrepancies between your results and the equations in Table 4-15.

4.82 Draw a circuit diagram corresponding to the minimal two-level sum-of-products equations for the alarm circuit, as given in Table 4-12. On each inverter, \( \text{AND} \) gate, and \( \text{OR} \) gate input and output, write a pair of numbers \( (t0,t1) \), where \( t0 \) is the test number from Table 4-25 that detects a stuck-at-0 fault on that line, and \( t1 \) is the test number that detects a stuck-at-1 fault.
he preceding chapter described the theoretical principles used in combinational logic design. In this chapter, we will build on that foundation and describe many of the devices, structures, and methods used by engineers to solve practical digital design problems.

A practical combinational circuit may have dozens of inputs and outputs and could require hundreds, thousands, even millions of terms to describe as a sum of products, and billions and billions of rows to describe in a truth table. Thus, most real combinational logic design problems are too large to solve by “brute-force” application of theoretical techniques.

But wait, you say, how could any human being conceive of such a complex logic circuit in the first place? The key is structured thinking. A complex circuit or system is conceived as a collection of smaller subsystems, each of which has a much simpler description.

In combinational logic design, there are several straightforward structures—decoders, multiplexers, comparators, and the like—that turn up quite regularly as building blocks in larger systems. The most important of these structures are described in this chapter. We describe each structure generally and then give examples and applications using 74-series components, ABEL, and VHDL.

Before launching into these combinational building blocks, we need to discuss several important topics. The first topic is documentation standards
5. Documentation Standards

Good documentation is essential for correct design and efficient maintenance of digital systems. In addition to being accurate and complete, documentation must be somewhat instructive, so that a test engineer, maintenance technician, or even the original design engineer (six months after designing the circuit) can figure out how the system works just by reading the documentation.

Although the type of documentation depends on system complexity and the engineering and manufacturing environments, a documentation package should generally contain at least the following six items:

1. A specification describes exactly what the circuit or system is supposed to do, including a description of all inputs and outputs (“interfaces”) and the functions that are to be performed. Note that the “spec” doesn’t have to specify how the system achieves its results, just what the results are supposed to be. However, in many companies it is common practice also to incorporate one or more of the documents below into the spec to describe how the system works at the same time.

2. A block diagram is an informal pictorial description of the system’s major functional modules and their basic interconnections.

3. A schematic diagram is a formal specification of the electrical components of the system, their interconnections, and all of the details needed to construct the system, including IC types, reference designators, and pin numbers. We’ve been using the term logic diagram for an informal drawing that does not have quite this level of detail. Most schematic drawing...
Section 5.1 Documentation Standards

Professional engineering documentation nowadays is carefully maintained on corporate intranets, so it’s very useful to include URLs in circuit specifications and descriptions so that references can be easily located. On-line documentation is so important and authoritative in one company that the footer on every page of every specification contains the warning that “A printed version of this document is an uncontrolled copy.” That is, a printed copy could very well be obsolete.

Programs have the ability to generate a bill of materials (BOM) from the schematic; this tells the purchasing department what electrical components they have to order to build the system.

4. A timing diagram shows the values of various logic signals as a function of time, including the cause-and-effect delays between critical signals.

5. A structured logic device description describes the internal function of a programmable logic device (PLD), field-programmable gate array (FPGA), or application-specific integrated circuit (ASIC). It is normally written in a hardware description language (HDL) such as ABEL or VHDL, but it may be in the form of logic equations, state tables, or state diagrams. In some cases, a conventional programming language such as C may be used to model the operation of a circuit or to specify its behavior.

6. A circuit description is a narrative text document that, in conjunction with the other documentation, explains how the circuit works internally. The circuit description should list any assumptions and potential pitfalls in the circuit’s design and operation, and point out the use of any nonobvious design “tricks.” A good circuit description also contains definitions of acronyms and other specialized terms, and has references to related documents.

You’ve probably already seen block diagrams in many contexts. We present a few rules for drawing them in the next subsection, and then we concentrate on schematics for combinational logic circuits in the rest of this section. Section 5.2.1 introduces timing diagrams. Structured logic descriptions in the form of ABEL and VHDL programs were covered in Sections 4.6 and 4.7. In Section 11.1.6, we’ll show how a C program can be used to generate the contents of a read-only memory.

The last area of documentation, the circuit description, is very important in practice. Just as an experienced programmer creates a program design document before beginning to write code, an experienced logic designer starts writing the circuit description before drawing the schematic. Unfortunately, the circuit description is sometimes the last document to be created, and sometimes it’s never written at all. A circuit without a description is difficult to debug, manufacture, test, maintain, modify, and enhance.
5.1.1 Block Diagrams

A block diagram shows the inputs, outputs, functional modules, internal data paths, and important control signals of a system. In general, it should not be so detailed that it occupies more than one page, yet it must not be too vague. A small block diagram may have three to six blocks, while a large one may have 10 to 15, depending on system complexity. In any case, the block diagram must
show the most important system elements and how they work together. Large systems may require additional block diagrams of individual subsystems, but there should always be a “top-level” diagram showing the entire system.

Figure 5-1 shows a sample block diagram. Each block is labeled with the function of the block, not the individual chips that comprise it. As another example, Figure 5-2(a) shows the block-diagram symbol for a 32-bit register. If the register is to be built using four 74x377 8-bit registers, and this information is important to someone reading the diagram (e.g., for cost reasons), then it can be conveyed as shown in (b). However, splitting the block to show individual chips as in (c) is incorrect.

A bus is a collection of two or more related signal lines. In a block diagram, buses are drawn with a double or heavy line. A slash and a number may indicate how many individual signal lines are contained in a bus. Alternatively, size denoted in the bus name (e.g., INBUS[31..0] or INBUS[31:0]). Active levels (defined later) and inversion bubbles may or may not appear in block diagrams; in most cases, they are unimportant at this level of detail. However, important control signals and buses should have names, usually the same names that appear in the more detailed schematic.

The flow of control and data in a block diagram should be clearly indicated. Logic diagrams are generally drawn with signals flowing from left to right, but in block diagrams this ideal is more difficult to achieve. Inputs and outputs may be on any side of a block, and the direction of signal flow may be arbitrary. Arrowheads are used on buses and ordinary signal lines to eliminate ambiguity.
5.1.2 Gate Symbols

The symbol shapes for AND and OR gates and buffers are shown in Figure 5-3(a). (Recall from Chapter 3 that a buffer is a circuit that simply converts “weak” logic signals into “strong” ones.) To draw logic gates with more than a few inputs, we expand the AND and OR symbols as shown in (b). A small circle, called an inversion bubble, denotes logical inversion or complementing and is used in the symbols for NAND and NOR gates and inverters in (c).

Using the generalized DeMorgan’s theorem, we can manipulate the logic expressions for gates with complemented outputs. For example, if \( X \) and \( Y \) are the inputs of a NAND gate with output \( Z \), then we can write

\[
Z = (X \cdot Y)'
\]

\[
= X' + Y'
\]

This gives rise to two different but equally correct symbols for a NAND gate, as we demonstrated in Figure 4-3 on page 199. In fact, this sort of manipulation may be applied to gates with uncomplemented inputs as well. For example, consider the following equations for an AND gate:

\[
Z = X \cdot Y
\]

\[
= ((X \cdot Y)')'
\]

\[
= (X' + Y')'
\]
Thus, an AND gate may be symbolized as an OR gate with inversion bubbles on its inputs and output.

Equivalent symbols for standard gates that can be obtained by these manipulations are summarized in Figure 5-4. Even though both symbols in a pair represent the same logic function, the choice of one symbol or the other in a logic diagram is not arbitrary, at least not if we are adhering to good documentation standards. As we’ll show in the next three subsections, proper choices of signal names and gate symbols can make logic diagrams much easier to use and understand.

5.1.3 Signal Names and Active Levels

Each input and output signal in a logic circuit should have a descriptive alphanumeric label, the signal’s name. Most computer-aided design systems for drawing logic circuits also allow certain special characters, such as *, _, and !, to be included in signal names. In the analysis and synthesis examples in Chapter 4, we used mostly single-character signal names (X, Y, etc.) because the circuits didn’t do much. However, in a real system, well-chosen signal names convey information to someone reading the logic diagram the same way that variable names in a software program do. A signal’s name indicates an action that is controlled (GO, PAUSE), a condition that it detects (READY, ERROR), or data that it carries (INBUS[31:0]).

Each signal name should have an active level associated with it. A signal is active high if it performs the named action or denotes the named condition when it is HIGH or 1. (Under the positive-logic convention, which we use throughout this book, “HIGH” and “1” are equivalent.) A signal is active low if it performs the named action or denotes the named condition when it is LOW or 0. A signal is said to be asserted when it is at its active level. A signal is said to be negated (or, sometimes, deasserted) when it is not at its active level.

Figure 5-4
Equivalent gate symbols under the generalized DeMorgan’s theorem.
Chapter 5 Combinational Logic Design Practices

The active level of each signal in a circuit is normally specified as part of its name, according to some convention. Examples of several different active-level naming conventions are shown in Table 5-1. The choice of one of these or other signal naming conventions is sometimes just a matter of personal preference, but more often it is constrained by the engineering environment. Since the active-level designation is part of the signal name, the naming convention must be compatible with the input requirements of any computer-aided design tools that will process the signal names, such as schematic editors, HDL compilers, and simulators. In this text, we’ll use the last convention in the table: An active-low signal name has a suffix of \(_L\), and an active-high signal has no suffix. The \(_L\) suffix may be read as if it were a prefix “not.”

It’s extremely important for you to understand the difference between signal names, expressions, and equations. A signal name is just a name—an alphanumeric label. A logic expression combines signal names using the operators of switching algebra—\(\text{AND}\), \(\text{OR}\), and \(\text{NOT}\)—as we explained and used throughout Chapter 4. A logic equation is an assignment of a logic expression to a signal name—it describes one signal’s function in terms of other signals.

The distinction between signal names and logic expressions can be related to a concept used in computer programming languages: The left-hand side of an assignment statement contains a variable name, and the right-hand side contains an expression whose value will be given to the named variable (e.g., \(Z = -(X+Y)\) in C). In a programming language, you can’t put an expression on the left-hand side of an assignment statement. In logic design, you can’t use a logic expression as a signal name.

Logic signals may have names like \(X\), \(\text{READY}\), and \(\text{GO}_L\). The “\(_L\)” in \(\text{GO}_L\) is just part of the signal’s name, like an underscore in a variable name in a C program. There is no signal whose name is \(\text{READY}’\)—this is an expression, since ‘’ is an operator. However, there may be two signals named \(\text{READY}\) and \(\text{READY}_L\) such that \(\text{READY}_L = \text{READY}’\) during normal operation of the circuit. We are very careful in this book to distinguish between signal names, which are always printed in black, and logic expressions, which are always printed in color when they are written near the corresponding signal lines.

Table 5-1

<table>
<thead>
<tr>
<th>Active Low</th>
<th>Active High</th>
</tr>
</thead>
<tbody>
<tr>
<td>READY–</td>
<td>READY+</td>
</tr>
<tr>
<td>ERROR.L</td>
<td>ERROR.H</td>
</tr>
<tr>
<td>ADDR15(L)</td>
<td>ADDR15(H)</td>
</tr>
<tr>
<td>RESET*</td>
<td>RESET</td>
</tr>
<tr>
<td>ENABLE~</td>
<td>ENABLE</td>
</tr>
<tr>
<td>~GO</td>
<td>GO</td>
</tr>
<tr>
<td>/RECEIVE</td>
<td>RECEIVE</td>
</tr>
<tr>
<td>TRANSMIT_L</td>
<td>TRANSMIT</td>
</tr>
</tbody>
</table>

active-level naming convention

active-level naming convention

_L suffix

signal name

logic expression

logic equation

Copyright © 1999 by John F. Wakerly

Copying Prohibited
5.1.4 Active Levels for Pins

When we draw the outline of an AND or OR symbol, or a rectangle representing a larger-scale logic element, we think of the given logic function as occurring inside that symbolic outline. In Figure 5-5(a), we show the logic symbols for an AND and OR gate and for a larger-scale element with an ENABLE input. The AND and OR gates have active-high inputs—they require 1s on the input to assert their outputs. Likewise, the larger-scale element has an active-high ENABLE input, which must be 1 to enable the element to do its thing. In (b), we show the same logic elements with active-low input and output pins. Exactly the same logic functions are performed inside the symbolic outlines, but the inversion bubbles indicate that 0s must now be applied to the input pins to activate the logic functions, and that the outputs are 0 when they are “doing their thing.”

Thus, active levels may be associated with the input and output pins of gates and larger-scale logic elements. We use an inversion bubble to indicate an active-low pin and the absence of a bubble to indicate an active-high pin. For example, the AND gate in Figure 5-6(a) performs the logical AND of two active-high inputs and produces an active-high output: if both inputs are asserted (1), the output is asserted (1). The NAND gate in (b) also performs the AND function, but it produces an active-low output. Even a NOR or OR gate can be construed to perform the AND function using active-low inputs and outputs, as shown in (c) and (d). All four gates in the figure can be said to perform the same function: the output of each gate is asserted if both of its inputs are asserted. Figure 5-7 shows the same idea for the OR function: The output of each gate is asserted if either of its inputs is asserted.

**Figure 5-5** Logic symbols: (a) AND, OR, and a larger-scale logic element; (b) the same elements with active-low inputs and outputs.

**Figure 5-6** Four ways of obtaining an AND function: (a) AND gate (74x08); (b) NAND gate (74x00); (c) NOR gate (74x02); (d) OR gate (74x32).
Sometimes a noninverting buffer is used simply to boost the fanout of a logic signal without changing its function. Figure 5-8 shows the possible logic symbols for both inverters and noninverting buffers. In terms of active levels, all of the symbols perform exactly the same function: Each asserts its output signal if and only if its input is asserted.

5.1.5 Bubble-to-Bubble Logic Design

Experienced logic circuit designers formulate their circuits in terms of the logic functions performed inside the symbolic outlines. Whether you’re designing with discrete gates or in an HDL like ABEL or VHDL, it’s easiest to think of logic signals and their interactions using active-high names. However, once you’re ready to realize your circuit, you may have to deal with active-low signals due to the requirements of the environment.

When you design with discrete gates, either at board or ASIC level, a key requirement is often speed. As we showed in Section 3.3.6, inverting gates are typically faster than noninverting ones, so there’s often a significant performance payoff in carrying some signals in active-low form.

When you design with larger-scale elements, many of them may be off-the-shelf chips or other existing components that already have some inputs and outputs fixed in active-low form. The reasons that they use active-low signals may range from performance improvement to years of tradition, but in any case, you still have to deal with it.

NAME THAT SIGNAL!

Although it is absolutely necessary to name only a circuit’s main inputs and outputs, most logic designers find it useful to name internal signals as well. During circuit debugging, it’s nice to have a name to use when pointing to an internal signal that’s behaving strangely. Most computer-aided design systems automatically generate labels for unnamed signals, but a user-chosen name is preferable to a computer-generated one like XSIG1057.
Bubble-to-bubble logic design is the practice of choosing logic symbols and signal names, including active-level designators, that make the function of a logic circuit easier to understand. Usually, this means choosing signal names and gate types and symbols so that most of the inversion bubbles “cancel out” and the logic diagram can be analyzed as if all of the signals were active high.

For example, suppose we need to produce a signal that tells a device to “GO” when we are “READY” and we get a “REQUEST.” Clearly from the problem statement, an AND function is required; in switching algebra, we would write $GO = READY \cdot REQUEST$. However, we can use different gates to perform the AND function, depending on the active level required for the GO signal and the active levels of the available input signals.

Figure 5-9(a) shows the simplest case, where GO must be active-high and the available input signals are also active-high; we use an AND gate. If, on the other hand, the device that we’re controlling requires an active-low GO_L signal, we can use a NAND gate as shown in (b). If the available input signals are active-low, we can use a NOR or OR gate as shown in (c) and (d).

The active levels of available signals don’t always match the active levels of available gates. For example, suppose we are given input signals $READY_L$ (active-low) and $REQUEST$ (active-high). Figure 5-10 shows two different ways to generate GO using an inverter to generate the active level needed for the AND function. The second way is generally preferred, since inverting gates like NOR are generally faster than noninverting ones like AND. We drew the inverter differently in each case to make the output’s active level match its signal name.

**Figure 5-9** Many ways to GO: (a) active-high inputs and output; (b) active-high inputs, active-low output; (c) active-low inputs, active-high output; (d) active-low inputs and outputs.

**Figure 5-10** Two more ways to GO, with mixed input levels: (a) with an AND gate; (b) with a NOR gate.
To understand the benefits of bubble-to-bubble logic design, consider the circuit in Figure 5-11(a). What does it do? In Section 4.2 we showed several ways to analyze such a circuit, and we could certainly obtain a logic expression for the DATA output using these techniques. However, when the circuit is redrawn in Figure 5-11(b), the output function can be read directly from the logic diagram, as follows. The DATA output is asserted when either ADATA_L or BDATA_L is asserted. If ASEL is asserted, then ADATA_L is asserted if and only if A is asserted; that is, ADATA_L is a copy of A. If ASEL is negated, BSEL is asserted and BDATA_L is a copy of B. In other words, DATA is a copy of A if ASEL is asserted, and DATA is a copy of B if ASEL is negated. Even though there are five inversion bubbles in the logic diagram, we mentally had to perform only one negation to understand the circuit—that BSEL is asserted if ASEL is not asserted.

If we wish, we can write an algebraic expression for the DATA output. We use the technique of Section 4.2, simply propagating expressions through gates toward the output. In doing so, we can ignore pairs of inversion bubbles that cancel, and directly write the expression shown in color in the figure.

**Figure 5-11** A 2-input multiplexer (you’re not supposed to know what that is yet): (a) cryptic logic diagram; (b) proper logic diagram using active-level designators and alternate logic symbols.

**Figure 5-12** Another properly drawn logic diagram.
Another example is shown in Figure 5-12. Reading directly from the logic diagram, we see that ENABLE_L is asserted if READY_L and REQUEST_L are asserted or if TEST is asserted. The HALT output is asserted if READY_L and REQUEST_L are not both asserted or if LOCK_L is asserted. Once again, this example has only one place where a gate input’s active level does not match the input signal level, and this is reflected in the verbal description of the circuit.

We can, if we wish, write algebraic equations for the ENABLE_L and HALT outputs. As we propagate expressions through gates towards the output, we obtain expressions like \( \text{READY}_L' \cdot \text{REQUEST}'\). However, we can use our active-level naming convention to simplify terms like \( \text{READY}_L' \). The circuit contains no signal with the name \( \text{READY} \); but if it did, it would satisfy the relationship \( \text{READY} = \text{READY}_L' \) according to the naming convention. This allows us to write the ENABLE_L and HALT equations as shown. Complementing both sides of the ENABLE_L equation, we obtain an equation that describes a hypothetical active-high ENABLE output in terms of hypothetical active-high inputs.

We’ll see more examples of bubble-to-bubble logic design in this and later chapters, especially as we begin to use larger-scale logic elements.

5.1.6 Drawing Layout

Logic diagrams and schematics should be drawn with gates in their “normal” orientation with inputs on the left and outputs on the right. The logic symbols for larger-scale logic elements are also normally drawn with inputs on the left and outputs on the right.

A complete schematic page should be drawn with system inputs on the left and outputs on the right, and the general flow of signals should be from left to right. If an input or output appears in the middle of a page, it should be extended to the left or right edge, respectively. In this way, a reader can find all inputs and outputs by looking at the edges of the page only. All signal paths on the page...
should be connected when possible; paths may be broken if the drawing gets crowded, but breaks should be flagged in both directions, as described later.

Sometimes block diagrams are drawn without crossing lines for a neater appearance, but this is never done in logic diagrams. Instead, lines are allowed to cross and connections are indicated clearly with a dot. Still, some computer-aided design systems (and some designers) can't draw legible connection dots. To distinguish between crossing lines and connected lines, they adopt the convention that only "T"-type connections are allowed, as shown in Figure 5-13. This is a good convention to follow in any case.

Schematics that fit on a single page are the easiest to work with. The largest practical paper size for a schematic might be E-size (34” × 44”). Although its drawing capacity is great, such a large paper size is unwieldy to work with. The best compromise of drawing capacity and practicality is B-size (11” × 17”). It can be easily folded for storage and quick reference in standard 3-ring notebooks, and it can be copied on most office copiers. Regardless of paper size, schematics

Figure 5-13
Line crossings and connections.

Figure 5-14
Flat schematic structure.
come out best when the page is used in landscape format, that is, with its long
dimension oriented from left to right, the direction of most signal flow.

Schematics that don’t fit on a single page should be broken up into individ-
ual pages in a way that minimizes the connections (and confusion) between
pages. They may also use a coordinate system, like that of a road map, to flag the
sources and destinations of signals that travel from one page to another. An out-
going signal should have flags referring to all of the destinations of that signal,
while an incoming signal should have a flag referring to the source only. That is,
an incoming signal should be flagged to the place where it is generated, not to a
place somewhere in the middle of a chain of destinations that use the signal.

A multiple-page schematic usually has a “flat” structure. As shown in
Figure 5-14, each page is carved out from the complete schematic and can con-
nect to any other page as if all the pages were on one large sheet. However, much
like programs, schematics can also be constructed hierarchically, as illustrated in
Figure 5-15. In this approach, the “top-level” schematic is just a single page that
may take the place of a block diagram. Typically, the top-level schematic con-

---

**Figure 5-15**
Hierarchical schematic structure.
tains no gates or other logic elements; it only shows blocks corresponding to the major subsystems, and their interconnections. The blocks or subsystems are turn on lower-level pages, which may contain ordinary gate-level descriptions, or may themselves use blocks defined in lower-level hierarchies. If a particular lower-level hierarchy needs to be used more than once, it may be reused (or “called,” in the programming sense) multiple times by the higher-level pages.

Most computer-aided logic design systems support both flat and hierarchical schematics. Proper signal naming is very important in both styles, since there are a number of common errors that can occur:

- Like any other program, a schematic-entry program does what you say, not what you mean. If you use slightly different names for what you intend to be the same signal on different pages, they won’t be connected.
- Conversely, if you inadvertently use the same name for different signals on different pages of a flat schematic, many programs will dutifully connect them together, even if you haven’t connected them with an off-page flag. (In a hierarchical schematic, reusing a name at different places in the hierarchy is generally OK, because the program qualifies each name with its position in the hierarchy.)
- In a hierarchical schematic, you have to be careful in naming the external interface signals on pages in the lower levels of the hierarchy. These are the names that will appear inside the blocks corresponding to these pages when they are used at higher levels of the hierarchy. It’s very easy to transpose signal names or use a name with the wrong active level, yielding incorrect results when the block is used.
- This is not usually a naming problem, but all schematic programs seem to have quirks in which signals that appear to be connected are not. Using the “T” convention in Figure 5-13 can help minimize this problem.

Fortunately, most schematic programs have error-checking facilities that can catch many of these errors, for example, by searching for signal names that have no inputs, no outputs, or multiple outputs associated with them. But most logic designers learn the importance of careful, manual schematic double-checking only through the bitter experience of building a printed-circuit board or an ASIC based on a schematic containing some dumb error.

5.1.7 Buses
As defined previously, a bus is a collection of two or more related signal lines. For example, a microprocessor system might have an address bus with 16 lines, ADDR0–ADDR15, and a data bus with 8 lines, DATA0–DATA7. The signal names in a bus are not necessarily related or ordered as in these first examples. For example, a microprocessor system might have a control bus containing five signals, ALE, MIO, RD_L, WR_L, and RDY.
Logic diagrams use special notation for buses in order to reduce the amount of drawing and to improve readability. As shown in Figure 5-16, a bus has its own descriptive name, such as ADDR[15:0], DATA[7:0], or CONTROL. A bus name may use brackets and a colon to denote a range. Buses are drawn with thicker lines than ordinary signals. Individual signals are put into or pulled out of the bus by connecting an ordinary signal line to the bus and writing the signal name. Often a special connection dot is also used, as in the example.

A computer-aided design system keeps track of the individual signals in a bus. When it actually comes time to build a circuit from the schematic, signal lines in a bus are treated just as though they had all been drawn individually.

The symbols at the right-hand edge of Figure 5-16 are interpage signal flags. They indicate that LA goes out to page 2, DB is bidirectional and connects to page 2, and CONTROL is bidirectional and connects to pages 2 and 3.
5.1.8 Additional Schematic Information

Complete schematic diagrams indicate IC types, reference designators, and pin numbers, as in Figure 5-17. The IC type is a part number identifying the integrated circuit that performs a given logic function. For example, a 2-input NAND gate might be identified as a 74HCT00 or a 74LS00. In addition to the logic function, the IC type identifies the device’s logic family and speed.

The reference designator for an IC identifies a particular instance of that IC type installed in the system. In conjunction with the system’s mechanical documentation, the reference designator allows a particular IC to be located during assembly, test, and maintenance of the system. Traditionally, reference designators for ICs begin with the letter U (for “unit”).

Once a particular IC is located, pin numbers are used to locate individual logic signals on its pins. The pin numbers are written near the corresponding inputs and outputs of the standard logic symbol, as shown in Figure 5-17.

In the rest of this book, just to make you comfortable with properly drawn schematics, we’ll include reference designators and pin numbers for all of the logic circuit examples that use SSI and MSI parts.

Figure 5-18 shows the pinouts of many different SSI ICs that are used in examples throughout this book. Some special graphic elements appear in a few of the symbols:

- Symbols for the 74x14 Schmitt-trigger inverter has a special element inside the symbol to indicate hysteresis.
- Symbols for the 74x03 quad NAND and the 74x266 quad Exclusive NOR have a special element to indicate an open-drain or open-collector output.
Figure 5-18 Pinouts for SSI ICs in standard dual-inline packages.
When you prepare a schematic diagram for a board-level design using a schematic drawing program, the program automatically provides the pin numbers for the devices that you select from its component library. Note that an IC’s pin numbers may differ depending on package type, so you have to be careful to select the right version of the component from the library. Figure 5-18 shows the pin numbers that are used in a dual-inline package, the type of package that you would use in a digital design laboratory course or in a low-density, “thru-hole” commercial printed-circuit board.

5.2 Circuit Timing

“Timing is everything”—in investing, in comedy, and yes, in digital design. As we studied in Section 3.6, the outputs of real circuits take time to react to their inputs, and many of today’s circuits and systems are so fast that even the speed-of-light delay in propagating an output signal to an input on the other side of a board or chip is significant. Most digital systems are sequential circuits that operate step-by-step under the control of a periodic clock signal, and the speed of the clock is limited by the worst-case time that it takes for the operations in one step to complete. Thus, digital designers need to be keenly aware of timing behavior in order to build fast circuits that operate correctly under all conditions.

The last several years have seen great advances in the number and quality of CAD tools for analyzing circuit timing. Still, quite often the greatest challenge in completing a board-level or especially an ASIC design is achieving the required timing performance. In this section, we start with the basics, so you can understand what the tools are doing when you use them, and so you can figure out how to fix your circuits when their timing isn’t quite making it.

5.2.1 Timing Diagrams

A timing diagram illustrates the logical behavior of signals in a digital circuit as a function of time. Timing diagrams are an important part of the documentation of any digital system. They can be used both to explain the timing relationships among signals within a system, and to define the timing requirements of external signals that are applied to the system.

Figure 5-19(a) is the block diagram of a simple combinational circuit with two inputs and two outputs. Assuming that the ENB input is held at a constant value, (b) shows the delay of the two outputs with respect to the GO input. In each waveform, the upper line represents a logic 1, and the lower line a logic 0. Signal transitions are drawn as slanted lines to remind us that they do not occur in zero time in real circuits. (Also, slanted lines look nicer than vertical ones.) Arrows are sometimes drawn, especially in complex timing diagrams, to show causality—which input transitions cause which output transitions. In any case, the most important information provided by a timing diagram is a specification of the delay between transitions.
Different paths through a circuit may have different delays. For example, Figure 5-19(b) shows that the delay from GO to READY is shorter than the delay from GO to DAT. Similarly, the delays from the ENB input to the outputs may vary, and could be shown in another timing diagram. And, as we'll discuss later, the delay through any given path may vary depending on whether the output is changing from LOW to HIGH or from HIGH to LOW (this phenomenon is not shown in the figure).

Delay in a real circuit is normally measured between the centerpoints of transitions, so the delays in a timing diagram are marked this way. A single timing diagram may contain many different delay specifications. Each different delay is marked with a different identifier, such as $t_{\text{RDY}}$ and $t_{\text{DAT}}$ in the figure. In large timing diagrams, the delay identifiers are usually numbered for easier reference (e.g., $t_1$, $t_2$, ..., $t_{42}$). In either case, the timing diagram is normally accompanied by a timing table that specifies each delay amount and the conditions under which it applies.

Since the delays of real digital components can vary depending on voltage, temperature, and manufacturing parameters, delay is seldom specified as a single number. Instead, a timing table may specify a range of values by giving minimum, typical, and maximum values for each delay. The idea of a range of delays is sometimes carried over into the timing diagram itself by showing the transitions to occur at uncertain times, as in Figure 5-19(c).
For some signals, the timing diagram needn’t show whether the signal changes from 1 to 0 or from 0 to 1 at a particular time, only that a transition occurs then. Any signal that carries a bit of “data” has this characteristic—the actual value of the data bit varies according to circumstances but, regardless of value, the bit is transferred, stored, or processed at a particular time relative to “control” signals in the system. Figure 5-20(a) is a timing diagram that illustrates this concept. The “data” signal is normally at a steady 0 or 1 value, and transitions occur only at the times indicated. The idea of an uncertain delay time can also be used with “data” signals, as shown for the DATAOUT signal.

Quite often in digital systems, a group of data signals in a bus is processed by identical circuits. In this case, all signals in the bus have the same timing, and can be represented by a single line in the timing diagram and corresponding specifications in the timing table. If the bus bits are known to take on a particular combination at a particular time, this is sometimes shown in the timing diagram using binary, octal, or hexadecimal numbers, as in Figure 5-20(b).

5.2.2 Propagation Delay

In Section 3.6.2, we formally defined the propagation delay of a signal path as the time that it takes for a change at the input of the path to produce a change at the output of the path. A combinational circuit with many inputs and outputs has many different paths, and each one may have a different propagation delay. Also, the propagation delay when the output changes from LOW to HIGH ($t_{PLH}$) may be different from the delay when it changes from HIGH to LOW ($t_{PHL}$).

The manufacturer of a combinational-logic IC normally specifies all of these different propagation delays, or at least the delays that would be of interest.
in typical applications. A logic designer who combines ICs in a larger circuit uses the individual device specifications to analyze the overall circuit timing. The delay of a path through the overall circuit is the sum of the delays through subpaths in the individual devices.

5.2.3 Timing Specifications

The timing specification for a device may give minimum, typical, and maximum values for each propagation-delay path and transition direction:

- **Maximum.** This specification is the one that is most often used by experienced designers, since a path “never” has a propagation delay longer than the maximum. However, the definition of “never” varies among logic families and manufacturers. For example, “maximum” propagation delays of 74LS and 74S TTL devices are specified with $V_{CC} = 5$ V, $T_A = 25^\circ C$, and almost no capacitive load. If the voltage or temperature is different, or if the capacitive load is more than 15 pF, the delay may be longer. On the other hand, a “maximum” propagation delay is specified for 74AC and 74ACT devices over the full operating voltage and temperature range, and with a heavier capacitive load of 50 pF.

- **Typical.** This specification is the one that is most often used by designers who don’t expect to be around when their product leaves the friendly environment of the engineering lab and is shipped to customers. The “typical” delay is what you see from a device that was manufactured on a good day and is operating under near-ideal conditions.

- **Minimum.** This is the smallest propagation delay that a path will ever exhibit. Most well-designed circuits don’t depend on this number; that is, they will work properly even if the delay is zero. That’s good because manufacturers don’t specify minimum delay in most moderate-speed logic families, including 74LS and 74S TTL. However, in high-speed families, including ECL and 74AC and 74ACT CMOS, a nonzero minimum delay is specified to help the designer ensure that timing requirements of latches and flip-flops discussed in 

Table 5-2 lists the typical and maximum delays of several 74-series CMOS and TTL gates. Table 5-3 does the same thing for most of the CMOS and TTL MSI parts that are introduced later in this chapter.

### HOW TYPICAL IS TYPICAL?

Most ICs, perhaps 99%, really are manufactured on “good” days and exhibit delays near the “typical” specifications. However, if you design a system that works only if all of its 100 ICs meet the “typical” timing specs, probability theory suggests that 63% ($1 - 0.99^{100}$) of the systems won’t work. But see the next box....
Table 5-2 Propagation delay in nanoseconds of selected 5-V CMOS and TTL SSI parts.

<table>
<thead>
<tr>
<th>Part number</th>
<th>74HCT Typical</th>
<th>74HCT Maximum</th>
<th>74AHCT Typical</th>
<th>74AHCT Maximum</th>
<th>74LS Typical</th>
<th>74LS Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>$t_{pLH}$</td>
<td>$t_{pHL}$</td>
<td>$t_{pLH}$</td>
<td>$t_{pHL}$</td>
<td>$t_{pLH}$</td>
<td>$t_{pHL}$</td>
</tr>
<tr>
<td>'00, '10</td>
<td>11</td>
<td>35</td>
<td>5.5</td>
<td>5.5</td>
<td>9.0</td>
<td>9.0</td>
</tr>
<tr>
<td>'02</td>
<td>9</td>
<td>29</td>
<td>3.4</td>
<td>4.5</td>
<td>8.5</td>
<td>8.5</td>
</tr>
<tr>
<td>'04</td>
<td>11</td>
<td>35</td>
<td>5.5</td>
<td>5.5</td>
<td>8.5</td>
<td>8.5</td>
</tr>
<tr>
<td>'08, '11</td>
<td>11</td>
<td>35</td>
<td>5.5</td>
<td>5.5</td>
<td>9.0</td>
<td>9.0</td>
</tr>
<tr>
<td>'14</td>
<td>16</td>
<td>48</td>
<td>5.5</td>
<td>5.5</td>
<td>9.0</td>
<td>9.0</td>
</tr>
<tr>
<td>'20</td>
<td>11</td>
<td>35</td>
<td>9</td>
<td>10</td>
<td>15</td>
<td>15</td>
</tr>
<tr>
<td>'21</td>
<td>11</td>
<td>35</td>
<td>8</td>
<td>10</td>
<td>15</td>
<td>20</td>
</tr>
<tr>
<td>'27</td>
<td>9</td>
<td>29</td>
<td>5.6</td>
<td>5.6</td>
<td>9.0</td>
<td>9.0</td>
</tr>
<tr>
<td>'30</td>
<td>11</td>
<td>35</td>
<td>8</td>
<td>13</td>
<td>15</td>
<td>20</td>
</tr>
<tr>
<td>'32</td>
<td>9</td>
<td>30</td>
<td>5.3</td>
<td>5.3</td>
<td>8.5</td>
<td>8.5</td>
</tr>
<tr>
<td>'86 (2 levels)</td>
<td>13</td>
<td>40</td>
<td>5.5</td>
<td>5.5</td>
<td>10</td>
<td>10</td>
</tr>
<tr>
<td>'86 (3 levels)</td>
<td>13</td>
<td>40</td>
<td>5.5</td>
<td>5.5</td>
<td>10</td>
<td>10</td>
</tr>
</tbody>
</table>

A COROLLARY OF MURPHY’S LAW

Murphy’s law states, “If something can go wrong, it will.” A corollary to this is, “If you want something to go wrong, it won’t.”

In the boxed example on the previous page, you might think that you have a 63% chance of detecting the potential timing problems in the engineering lab. The problems aren’t spread out evenly, though, since all ICs from a given batch tend to behave about the same. Murphy’s Corollary says that all of the engineering prototypes will be built with ICs from the same, “good” batches. Therefore, everything works fine for a while, just long enough for the system to get into volume production and for everyone to become complacent and self-congratulatory.

Then, unbeknownst to the production department, a “slow” batch of some IC type arrives from a supplier and gets used in every system that is built, so that nothing works. The production engineers scurry around trying to analyze the problem (not easy, because the designer is long gone and didn’t bother to write a circuit description), and in the meantime the company loses big bucks because it is unable to ship its product.
Table 5-3  Propagation delay in nanoseconds of selected CMOS and TTL MSI parts.

<table>
<thead>
<tr>
<th>Part</th>
<th>From</th>
<th>To</th>
</tr>
</thead>
<tbody>
<tr>
<td>'138</td>
<td>any select output (2)</td>
<td>23 45</td>
</tr>
<tr>
<td></td>
<td>any select output (3)</td>
<td>23 45</td>
</tr>
<tr>
<td></td>
<td>G2A, G2B output</td>
<td>22 42</td>
</tr>
<tr>
<td></td>
<td>G1 output</td>
<td>22 42</td>
</tr>
<tr>
<td>'139</td>
<td>any select output (2)</td>
<td>14 43</td>
</tr>
<tr>
<td></td>
<td>any select output (3)</td>
<td>14 43</td>
</tr>
<tr>
<td></td>
<td>enable output</td>
<td>11 43</td>
</tr>
<tr>
<td>'151</td>
<td>any select Y</td>
<td>17 51</td>
</tr>
<tr>
<td></td>
<td>any select Y</td>
<td>18 54</td>
</tr>
<tr>
<td></td>
<td>any data Y</td>
<td>16 48</td>
</tr>
<tr>
<td></td>
<td>any data Y</td>
<td>15 45</td>
</tr>
<tr>
<td></td>
<td>enable Y</td>
<td>12 36</td>
</tr>
<tr>
<td></td>
<td>enable Y</td>
<td>15 45</td>
</tr>
<tr>
<td>'153</td>
<td>any select output</td>
<td>14 43</td>
</tr>
<tr>
<td></td>
<td>any data output</td>
<td>12 43</td>
</tr>
<tr>
<td></td>
<td>enable output</td>
<td>11 34</td>
</tr>
<tr>
<td>'157</td>
<td>select output</td>
<td>15 46</td>
</tr>
<tr>
<td></td>
<td>any data output</td>
<td>12 38</td>
</tr>
<tr>
<td></td>
<td>enable output</td>
<td>12 38</td>
</tr>
<tr>
<td>'182</td>
<td>any G1, Pi C1–3</td>
<td>13 41</td>
</tr>
<tr>
<td></td>
<td>any G1, Pi G</td>
<td>13 41</td>
</tr>
<tr>
<td></td>
<td>any Pi</td>
<td>11 35</td>
</tr>
<tr>
<td></td>
<td>C0 C1–3</td>
<td>17 50</td>
</tr>
<tr>
<td>'280</td>
<td>any input EVEN</td>
<td>18 53</td>
</tr>
<tr>
<td></td>
<td>any input ODD</td>
<td>19 56</td>
</tr>
<tr>
<td>'283</td>
<td>C0 any Si</td>
<td>22 66</td>
</tr>
<tr>
<td></td>
<td>any Ai, Bi any Si</td>
<td>21 61</td>
</tr>
<tr>
<td></td>
<td>C0 C4</td>
<td>19 58</td>
</tr>
<tr>
<td></td>
<td>any Ai, Bi C4</td>
<td>20 60</td>
</tr>
<tr>
<td>'381</td>
<td>CIN any Fi</td>
<td>18 14</td>
</tr>
<tr>
<td></td>
<td>any Ai, Bi G</td>
<td>21 61</td>
</tr>
<tr>
<td></td>
<td>any Ai, Bi P</td>
<td>21 33</td>
</tr>
<tr>
<td></td>
<td>any Ai, Bi any Fi</td>
<td>20 15</td>
</tr>
<tr>
<td></td>
<td>any select any Fi</td>
<td>35 34</td>
</tr>
<tr>
<td></td>
<td>any select G, P</td>
<td>31 32</td>
</tr>
<tr>
<td>'682</td>
<td>any Pi PEQQ</td>
<td>26 69</td>
</tr>
<tr>
<td></td>
<td>any Qi PEQQ</td>
<td>26 69</td>
</tr>
<tr>
<td></td>
<td>any Pi PGTO</td>
<td>26 69</td>
</tr>
<tr>
<td></td>
<td>any Qi PGTO</td>
<td>26 69</td>
</tr>
</tbody>
</table>
298 Chapter 5 Combinational Logic Design Practices

All inputs of an SSI gate have the same propagation delay to the output. Note that TTL gates usually have different delays for LOW-to-HIGH and HIGH-to-LOW transitions ($t_{pLH}$ and $t_{pHL}$), but CMOS gates usually do not. CMOS gates have a more symmetrical output driving capability, so any difference between the two cases is usually not worth noting.

The delay from an input transition to the corresponding output transition depends on the internal path taken by the changing signal, and in larger circuits the path may be different for different input combinations. For example, the 74LS86 2-input XOR gate is constructed from four NAND gates as shown in Figure 5-70 on page 372, and has two different-length paths from either input to the output. If one input is LOW, and the other is changed, the change propagates through two NAND gates, and we observe the first set of delays shown in Table 5-2. If one input is HIGH, and the other is changed, the change propagates through three NAND gates internally, and we observe the second set of delays. Similar behavior is exhibited by the 74LS138 and 74LS139 in Table 5-3. However, the corresponding CMOS parts do not show these differences; they are small enough to be ignored.

5.2.4 Timing Analysis

To accurately analyze the timing of a circuit containing multiple SSI and MSI devices, a designer may have to study its logical behavior in excruciating detail. For example, when TTL inverting gates (NAND, NOR, etc.) are placed in series, a LOW-to-HIGH change at one gate’s output causes a HIGH-to-LOW change at the next one’s, and so the differences between $t_{pLH}$ and $t_{pHL}$ tend to average out. On the other hand, when noninverting gates (AND, OR, etc.) are placed in series, a transition causes all outputs to change in the same direction, and so the gap between $t_{pLH}$ and $t_{pHL}$ tends to widen. As a student, you’ll have the privilege of carrying out this sort of analysis in Drills 5.8–5.13.

The analysis gets more complicated if there are MSI devices in the delay path, or if there are multiple paths from a given input signal to a given output signal. Thus, in large circuits, analysis of all of the different delay paths and transition directions can be very complex.

ESTIMATING MINIMUM DELAYS

If the minimum delay of an IC is not specified, a conservative designer assumes that it has a minimum delay of zero.

Some circuits won’t work if the propagation delay actually goes to zero, but the cost of modifying a circuit to handle the zero-delay case may be unreasonable, especially since this case is expected never to occur. To obtain a design that always works under “reasonable” conditions, logic designers often estimate that ICs have minimum delays of one-fourth to one-third of their published typical delays.
To permit a simplified “worst-case” analysis, designers often use a single worst-case delay specification that is the maximum of \( t_{\text{plH}} \) and \( t_{\text{phL}} \) specifications. The worst-case delay through a circuit is then computed as the sum of the worst-case delays through the individual components, independent of the transition direction and other circuit conditions. This may give an overly pessimistic view of the overall circuit delay, but it saves design time and it’s guaranteed to work.

5.2.5 Timing Analysis Tools

Sophisticated CAD tools for logic design make timing analysis even easier. Their component libraries typically contain not only the logic symbols and functional models for various logic elements, but also their timing models. A simulator allows you to apply input sequences and observe how and when outputs are produced in response. You typically can control whether minimum, typical, maximum, or some combination of delay values are used.

Even with a simulator, you’re not completely off the hook. It’s usually up the designer to supply the input sequences for which the simulator should produce outputs. Thus, you’ll need to have a good feel for what to look for and how to stimulate your circuit to produce and observe the worst-case delays.

Some timing analysis programs can automatically find all possible delay paths in a circuit, and print out a sorted list of them, starting with the slowest. These results may be overly pessimistic, however, as some paths may actually not be used in normal operations of the circuit; the designer must still use some intelligence to interpret the results properly.

5.3 Combinational PLDs

5.3.1 Programmable Logic Arrays

Historically, the first PLDs were programmable logic arrays (PLAs). A PLA is a combinational, two-level AND-OR device that can be programmed to realize any sum-of-products logic expression, subject to the size limitations of the device. Limitations are

- the number of inputs \( (n) \),
- the number of outputs \( (m) \), and
- the number of product terms \( (p) \).

We might describe such a device as “an \( n \times m \) PLA with \( p \) product terms.” In general, \( p \) is far less than the number of \( n \)-variable minterms \( (2^n) \). Thus, a PLA cannot perform arbitrary \( n \)-input, \( m \)-output logic functions; its usefulness is limited to functions that can be expressed in sum-of-products form using \( p \) or fewer product terms.

An \( n \times m \) PLA with \( p \) product terms contains \( p \) \( 2n \)-input AND gates and \( m \) \( p \)-input OR gates. Figure 5-21 shows a small PLA with four inputs, six AND
gates, and three OR gates and outputs. Each input is connected to a buffer that produces both a true and a complemented version of the signal for use within the array. Potential connections in the array are indicated by X’s; the device is programmed by establishing only the connections that are actually needed. The needed connections are made by fuses, which are actual fusible links or non-volatile memory cells, depending on technology as we explain in Sections 5.3.4 and 5.3.5. Thus, each AND gate’s inputs can be any subset of the primary input signals and their complements. Similarly, each OR gate’s inputs can be any subset of the AND-gate outputs.

As shown in Figure 5-22, a more compact diagram can be used to represent a PLA. Moreover, the layout of this diagram more closely resembles the actual internal layout of a PLA chip (e.g., Figure 5-28 on page 308).

**Figure 5-21** A 4 x 3 PLA with six product terms.

**Figure 5-22**
Compact representation of a 4 x 3 PLA with six product terms.
The PLA in Figure 5-22 can perform any three 4-input combinational logic functions that can be written as sums of products using a total of six or fewer distinct product terms, for example:

\[
\begin{align*}
O_1 &= I_1 \cdot I_2 + I_1' \cdot I_2' \cdot I_3' \cdot I_4' \\
O_2 &= I_1 \cdot I_3' + I_1' \cdot I_3 \cdot I_4 + I_2 \\
O_3 &= I_1 \cdot I_2 + I_1 \cdot I_3' + I_1' \cdot I_2' \cdot I_4'
\end{align*}
\]

These equations have a total of eight product terms, but the first two terms in the O3 equation are the same as the first terms in the O1 and O2 equations. The programmed connection pattern in Figure 5-23 matches these logic equations.

Sometimes a PLA output must be programmed to be a constant 1 or a constant 0. That’s no problem, as shown in Figure 5-24. Product term P1 is always 1 because its product line is connected to no inputs and is therefore always pulled HIGH; this constant-1 term drives the O1 output. No product term drives the O2 output, which is therefore always 0. Another method of obtaining a constant-0 output is shown for O3. Product term P2 is connected to each input variable and its complement; therefore, it’s always 0 (X \cdot X' = 0).
Our example PLA has too few inputs, outputs, and AND gates (product terms) to be very useful. An \( n \)-input PLA could conceivably use as many as \( 2^n \) product terms, to realize all possible \( n \)-variable minterms. The actual number of product terms in typical commercial PLAs is far fewer, on the order of 4 to 16 per output, regardless of the value of \( n \).

The Signetics 82S100 was a typical example of the PLAs that were introduced in the mid-1970s. It had 16 inputs, 48 AND gates, and 8 outputs. Thus, it had \( 2 \times 16 \times 48 = 1536 \) fuses in the AND array and \( 8 \times 48 = 384 \) in the OR array. Off-the-shelf PLAs like the 82S100 have since been supplanted by PALs, CPLDs, and FPGAs, but custom PLAs are often synthesized to perform complex combinational logic within a larger ASIC.

### 5.3.2 Programmable Array Logic Devices

A special case of a PLA, and today’s most commonly used type of PLD, is the **programmable array logic (PAL) device**. Unlike a PLA, in which both the AND and OR arrays are programmable, a PAL device has a fixed OR array.

The first PAL devices used TTL-compatible bipolar technology and were introduced in the late 1970s. Key innovations in the first PAL devices, besides the introduction of a catchy acronym, were the use of a fixed OR array and bidirectional input/output pins.

These ideas are well illustrated by the **PAL16L8**, shown in Figures 5-25 and 5-26 and one of today’s most commonly used combinational PLD structures. Its programmable AND array has 64 rows and 32 columns, identified for programming purposes by the small numbers in the figure, and \( 64 \times 32 = 2048 \) fuses. Each of the 64 AND gates in the array has 32 inputs, accommodating 16 variables and their complements; hence, the “16” in “PAL16L8”.

**FRIENDS AND FOES**

PAL is a registered trademark of Advanced Micro Devices, Inc. Like other trademarks, it should be used only as an adjective. Use it as a noun or without a trademark notice at your own peril (as I learned in a letter from AMD’s lawyers in February 1989).

To get around AMD’s trademark, I suggest that you use a descriptive name that is more indicative of the device’s internal structure: a **fixed-OR element (FOE)**.
Figure 5-25  Logic diagram of the PAL16L8.
Eight AND gates are associated with each output pin of the PAL16L8. Seven of them provide inputs to a fixed 7-input OR gate. The eighth, which we call the output-enable gate, is connected to the three-state enable input of the output buffer; the buffer is enabled only when the output-enable gate has a 1 output. Thus, an output of the PAL16L8 can perform only logic functions that can be written as sums of seven or fewer product terms. Each product term can be a function of any or all 16 inputs, but only seven such product terms are available.

Although the PAL16L8 has up to 16 inputs and up to 8 outputs, it is housed in a dual in-line package with only 20 pins, including two for power and ground (the corner pins, 10 and 20). This magic is the result of six bidirectional pins (13–18) that may be used as inputs or outputs or both. This and other differences between the PAL16L8 and a PLA structure are summarized below:

- The PAL16L8 has a fixed OR array, with seven AND gates permanently connected to each OR gate. AND-gate outputs cannot be shared; if a product term is needed by two OR gates, it must be generated twice.
- Each output of the PAL16L8 has an individual three-state output enable signal, controlled by a dedicated AND gate (the output-enable gate). Thus, outputs may be programmed as always enabled, always disabled, or enabled by a product term involving the device inputs.

**HOW USEFUL ARE SEVEN PRODUCT TERMS?**

The worst-case logic function for two-level AND-OR design is an $n$-input XOR (parity) function, which requires $2^{n-1}$ product terms. However, less perverse functions with more than seven product terms of a PAL16L8 can often be built by decomposing them into a 4-level structure (AND-OR-AND-OR) that can be realized with two passes through the AND-OR array. Unfortunately, besides using up PLD outputs for the first-pass terms, this doubles the delay, since a first-pass input must pass through the PLD twice to propagate to the output.
There is an inverter between the output of each OR gate and the external pin of the device.

Six of the output pins, called I/O pins, may also be used as inputs. This provides many possibilities for using each I/O pin, depending on how the device is programmed:

- If an I/O pin’s output-control gate produces a constant 0, then the output is always disabled and the pin is used strictly as an input.
- If the input signal on an I/O pin is not used by any gates in the AND array, then the pin may be used strictly as an output. Depending on the programming of the output-enable gate, the output may always be enabled, or it may be enabled only for certain input conditions.
- If an I/O pin’s output-control gate produces a constant 1, then the output is always enabled, but the pin may still be used as an input too. In this way, outputs can be used to generate first-pass “helper terms” for logic functions that cannot be performed in a single pass with the limited number of AND terms available for a single output. We’ll show an example of this case on page 325.
- In another case with an I/O pin always output-enabled, the output may be used as an input to AND gates that affect the very same output. That is, we can embed a feedback sequential circuit in a PAL16L8. We’ll discuss this case in 

The PAL20L8 is another combinational PLD similar to the PAL16L8, except that its package has four more input-only pins and each of its AND gates has eight more inputs to accommodate them. Its output structure is the same as the PAL16L8’s.

5.3.3 Generic Array Logic Devices

In ChapRef{SeqPLDs} we’ll introduce sequential PLDs, programmable logic devices that provide flip-flops at some or all OR-gate outputs. These devices can be programmed to perform a variety of useful sequential-circuit functions.
One type of sequential PLD, first introduced by Lattice Semiconductor, is called generic array logic or a GAL device, and is particularly popular. A single GAL device type, the GAL16V8, can be configured (via programming and a corresponding fuse pattern) to emulate the AND-OR, flip-flop, and output structure of any of a variety of combinational and sequential PAL devices, including the PAL16L8 introduced previously. What’s more, the GAL device can be erased electrically and reprogrammed.

Figure 5-27 shows the logic diagram for a GAL16V8 when it has been configured as a strictly combinational device similar to the PAL16L8. This configuration is achieved by programming two “architecture-control” fuses, not shown. In this configuration, the device is called a GAL16V8C.

The most important thing to note about the GAL16V8C logic diagram, compared to that of a PAL16L8 on page 303, is that an XOR gate has been inserted between each OR output and the three-state output driver. One input of the XOR gate is “pulled up” to a logic 1 value but connected to ground (0) via a fuse. If this fuse is intact, the XOR gate simply passes the OR-gate’s output unchanged, but if the fuse is blown the XOR gate inverts the OR-gate’s output. This fuse is said to control the output polarity of the corresponding output pin.

Output-polarity control is a very important feature of modern PLDs, including the GAL16V8. As we discussed in Section 4.6.2, given a logic function to minimize, an ABEL compiler finds minimal sum-of-products expressions for both the function and its complement. If the complement yields fewer product terms, it can be used if the GAL16V8’s output polarity fuse is set to invert. Unless overridden, the compiler automatically makes the best selection and sets up the fuse patterns appropriately.

Several companies make a part that is equivalent to the GAL16V8, called the PALCE16V8. There is also a 24-pin GAL device, the GAL20V8 or PALCE20V8, that can be configured to emulate the structure of the PAL20L8 or any of a variety of sequential PLDs, as described in \secref{seqGAL}.

GAL is a trademark of Lattice Semiconductor, Hillsboro, OR 97124.
Figure 5-27  Logic diagram of the GAL16V8C.
*5.3.4 Bipolar PLD Circuits*

There are several different circuit technologies for building and physically programming a PLD. Early commercial PLAs and PAL devices used bipolar circuits. For example, Figure 5-28 shows how the example $4 \times 3$ PLA circuit of the preceding section might be built in a bipolar, TTL-like technology. Each potential connection is made by a diode in series with a metal link that may be present or absent. If the link is present, then the diode connects its input into a diode-AND function. If the link is missing, then the corresponding input has no effect on that AND function.

A diode-AND function is performed because each and every horizontal "input" line that is connected via a diode to a particular vertical “AND” line must be HIGH in order for that AND line to be HIGH. If an input line is LOW, it pulls LOW all of the AND lines to which it is connected. This first matrix of circuit elements that perform the AND function is called the **AND plane**.

Each AND line is followed by an inverting buffer, so overall a NAND function is obtained. The outputs of the first-level NAND functions are combined by another set of programmable diode AND functions, once again followed by inverters. The result is a two-level NAND-NAND structure that is functionally equivalent to the AND-OR PLA structure described in the preceding section. The matrix of circuit elements that perform the OR function (or the second NAND function, depending on how you look at it) is called the **OR plane**.

A bipolar PLD chip is manufactured with all of its diodes present, but with a tiny *fusible link* in series with each one (the little squiggles in Figure 5-28). By

---

* Throughout this book, optional sections are marked with an asterisk.
applying special input patterns to the device, it is possible to select individual links, apply a high voltage (10–30 V), and thereby vaporize selected links.

Early bipolar PLDs had reliability problems. Sometimes the stored patterns changed because of incompletely vaporized links that would “grow back,” and sometimes intermittent failures occurred because of floating shrapnel inside the IC package. However, these problems have been largely worked out, and reliable fusible-link technology is used in today’s bipolar PLDs.

*5.3.5 CMOS PLD Circuits*

Although they’re still available, bipolar PLDs have been largely supplanted by CMOS PLDs with a number of advantages, including reduced power consumption and reprogrammability. Figure 5-29 shows a CMOS design for the 4 × 3 PLA circuit of Section 5.3.1.

Instead of a diode, an n-channel transistor with a programmable connection is placed at each intersection between an input line and a word line. If the input is LOW, then the transistor is “off,” but if the input is HIGH, then the transistor is “on,” which pulls the AND line LOW. Overall, an inverted-input AND (i.e., NOR) function is obtained. This is similar in structure and function to a normal CMOS k-input NOR gate, except that the usual series connection of k p-channel pull-up transistors has been replaced with a passive pull-up resistor (in practice, the pull-up is a single p-channel transistor with a constant bias).

As shown in color on Figure 5-29, the effects of using an inverted-input AND gate are canceled by using the opposite (complemented) input lines for each input, compared with Figure 5-28. Also notice that the connection between
the AND plane and the OR plane is noninverting, so the AND plane performs a true AND function.

The outputs of the first-level AND functions are combined in the OR plane by another set of NOR functions with programmable connections. The output of each NOR function is followed by an inverter, so a true OR function is realized, and overall the PLA performs an AND-OR function as desired.

In CMOS PLD technologies, the programmable links shown in Figure 5-29 are not normally fuses. In non-field-programmable devices, such as custom VLSI chips, the presence or absence of each link is simply established as part of the metal mask pattern for the manufacture of the device. By far the most common programming technology, however, is used in CMOS EPLDs, as discussed next.

An erasable programmable logic device (EPLD) can be programmed with any desired link configuration, as well as “erased” to its original state, either electronically or by exposing it to ultraviolet light. No, erasing does not cause links to suddenly appear or disappear! Rather, EPLDs use a different technology, called “floating-gate MOS.”

As shown in Figure 5-30, an EPLD uses floating-gate MOS transistors. Such a transistor has two gates. The “floating” gate is unconnected and is surrounded by extremely high-impedance insulating material. In the original, manufactured state, the floating gate has no charge on it and has no effect on circuit operation. In this state, all transistors are effectively “connected”; that is, there is a logical link present at every crosspoint in the AND and OR planes.

To program an EPLD, the programmer applies a high voltage to the non-floating gate at each location where a logical link is not wanted. This causes a
temporary breakdown in the insulating material and allows a negative charge to accumulate on the floating gate. When the high voltage is removed, the negative charge remains on the floating gate. During subsequent operations, the negative charge prevents the transistor from turning “on” when a HIGH signal is applied to the nonfloating gate; the transistor is effectively disconnected from the circuit.

EPLD manufacturers claim that a properly programmed bit will retain 70% of its charge for at least 10 years, even if the part is stored at 125°C, so for most applications the programming can be considered to be permanent. However, EPLDs can also be erased.

Although some early EPLDs were packaged with a transparent lid and used light for erasing, today’s devices are popular are *electrically erasable PLDs*. The floating gates in an electrically erasable PLD are surrounded by an extremely thin insulating layer, and can be erased by applying a voltage of the opposite polarity as the charging voltage to the nonfloating gate. Thus, the same piece of equipment that is normally used to program a PLD can also be used to erase an EPLD before programming it.

Larger-scale, “complex” PLDs (CPLDs), also use floating-gate programming technology. Even larger devices, often called *field-programmable gate arrays (FPGAs)*, use read/write memory cells to control the state of each connection. The read/write memory cells are volatile—they do not retain their state when power is removed. Therefore, when power is first applied to the FPGA, all of its read/write memory must be initialized to a state specified by a separate, external nonvolatile memory. This memory is typically either a programmable read-only memory (PROM) chip attached directly to the FPGA or it’s part of a microprocessor subsystem that initializes the FPGA as part of overall system initialization.

### 5.3.6 Device Programming and Testing

A special piece of equipment is used to vaporize fuses, charge up floating-gate transistors, or do whatever else is required to program a PLD. This piece of equipment, found nowadays in almost all digital design labs and production facilities, is called a *PLD programmer* or a *PROM programmer*. (It can be used

---

**CHANGING HARDWARE ON THE FLY**

PROMs are normally used to supply the connection pattern for a read/write-memory-based FPGA, but there are also applications where the pattern is actually read from a floppy disk. You just received a floppy with a new software version? Guess what, you just got a new hardware version too!

This concept leads us to the intriguing idea, already being applied in some applications, of “reconfigurable hardware,” where a hardware subsystem is redefined, on the fly, to optimize its performance for the particular task at hand.
with programmable read-only memories, “PROMs,” as well as for PLDs.) A typical PLD programmer includes a socket or sockets that physically accept the devices to be programmed, and a way to “download” desired programming patterns into the programmer, typically by connecting the programmer to a PC.

PLD programmers typically place a PLD into a special mode of operation in order to program it. For example, a PLD programmer typically programs the PLDs described in this chapter eight fuses at a time as follows:

1. Raise a certain pin to a predetermined, high voltage (such as 14 V) to put the device into programming mode.
2. Select a group of eight fuses by applying a binary “address” to certain inputs of the device. (For example, the 82S100 has 1920 fuses, and would therefore require 8 inputs to select one of 240 groups of 8 fuses.)
3. Apply an 8-bit value to the outputs of the device to specify the desired programming for each fuse (the outputs are used as inputs in programming mode).
4. Raise a second predetermined pin to the high voltage for a predetermined length of time (such as 100 microseconds) to program the eight fuses.
5. Lower the second predetermined pin to a low voltage (such as 0 V) to read out and verify the programming of the eight fuses.
6. Repeat steps 1–5 for each group of eight fuses.

Many PLDs, especially larger CPLDs, feature in-system programmability. This means that the device can be programmed after it is already soldered into the system. In this case, the fuse patterns are applied to the device serially using four extra signals and pins, called the JTAG port, defined by IEEE standard 1149.1. These signals are defined so that multiple devices on the same printed-circuit board can be “daisy chained” and selected and programmed during the board manufacturing process using just one JTAG port on a special connector. No special high-voltage power supply is needed; each device uses a charge-pump circuit internally to generate the high voltage needed for programming.

As noted in step 5 above, fuse patterns are verified as they are programmed into a device. If a fuse fails to program properly the first time, the operation can be retried; if it fails to program properly after a few tries, the device is discarded (often with great prejudice and malice aforethought). While verifying the fuse pattern of a programmed device proves that its fuses are programmed properly, it does not prove that the device will perform the logic function specified by those fuses. This is true because the device may have unrelated internal defects such as missing connections between the fuses and elements of the AND-OR array.

The only way to test for all defects is to put the device into its normal operational mode, apply a set of normal logic inputs, and observe the outputs. The
required input and output patterns, called test vectors, can be specified by the
designer as we showed in Section 4.6.7, or can be generated automatically by a
special test-vector-generation program. Regardless of how the test vectors are
generated, most PLD programmers have the ability to apply test-vector inputs to
a PLD and to check its outputs against the expected results.

Most PLDs have a security fuse which, when programmed, disables the
ability to read fuse patterns from the device. Manufacturers can program this
fuse to prevent others from reading out the PLD fuse patterns in order to copy the
product design. Even if the security fuse is programmed, test vectors still work,
so the PLD can still be checked.

5.4 Decoders

A decoder is a multiple-input, multiple-output logic circuit that converts coded
inputs into coded outputs, where the input and output codes are different. The
input code generally has fewer bits than the output code, and there is a one-to-
one mapping from input code words into output code words. In a one-to-one
mapping, each input code word produces a different output code word.

The general structure of a decoder circuit is shown in Figure 5-31. The
enable inputs, if present, must be asserted for the decoder to perform its normal
mapping function. Otherwise, the decoder maps all input code words into a
single, “disabled,” output code word.

The most commonly used input code is an n-bit binary code, where an n-bit
word represents one of 2^n different coded values, normally the integers from 0
through 2^n–1. Sometimes an n-bit binary code is truncated to represent fewer
than 2^n values. For example, in the BCD code, the 4-bit combinations 0000
through 1001 represent the decimal digits 0–9, and combinations 1010 through
1111 are not used.

The most commonly used output code is a 1-out-of-m code, which contains
m bits, where one bit is asserted at any time. Thus, in a 1-out-of-4 code with
active-high outputs, the code words are 0001, 0010, 0100, and 1000. With
active-low outputs, the code words are 1110, 1101, 1011, and 0111.

![Figure 5-31](Decoder circuit structure.)
5.4.1 Binary Decoders

The most common decoder circuit is an \( n \)-to-2\(^n \) decoder or binary decoder. Such a decoder has an \( n \)-bit binary input code and a 1-out-of-2\(^n \) output code. A binary decoder is used when you need to activate exactly one of 2\(^n \) outputs based on an \( n \)-bit input value.

For example, Figure 5-32(a) shows the inputs and outputs and Table 5-4 is the truth table of a 2-to-4 decoder. The input code word \( I_1, I_0 \) represents an integer in the range 0–3. The output code word \( Y_3, Y_2, Y_1, Y_0 \) has \( Y_i \) equal to 1 if and only if the input code word is the binary representation of \( i \) and the enable input \( EN \) is 1. If \( EN \) is 0, then all of the outputs are 0. A gate-level circuit for the 2-to-4 decoder is shown in Figure 5-32(b). Each AND gate decodes one combination of the input code word \( I_1, I_0 \).

The binary decoder’s truth table introduces a “don’t-care” notation for input combinations. If one or more input values do not affect the output values for some combination of the remaining inputs, they are marked with an “x” for that input combination. This convention can greatly reduce the number of rows in the truth table, as well as make the functions of the inputs more clear.

The input code of an \( n \)-bit binary decoder need not represent the integers from 0 through 2\(^n\)–1. For example, Table 5-5 shows the 3-bit Gray-code output...
of a mechanical encoding disk with eight positions. The eight disk positions can be decoded with a 3-bit binary decoder with the appropriate assignment of signals to the decoder outputs, as shown in Figure 5-33.

Also, it is not necessary to use all of the outputs of a decoder, or even to decode all possible input combinations. For example, a decimal or BCD decoder decodes only the first ten binary input combinations 0000–1001 to produce outputs Y0–Y9.

### 5.4.2 Logic Symbols for Larger-Scale Elements

Before describing some commercially available 74-series MSI decoders, we need to discuss general guidelines for drawing logic symbols for larger-scale logic elements.

The most basic rule is that logic symbols are drawn with inputs on the left and outputs on the right. The top and bottom edges of a logic symbol are not normally used for signal connections. However, explicit power and ground connections are sometimes shown at the top and bottom, especially if these connections are made on “nonstandard” pins. (Most MSI parts have power and ground connected to the corner pins, e.g., pins 8 and 16 of a 16-pin DIP package.)
Like gate symbols, the logic symbols for larger-scale elements associate an active level with each pin. With respect to active levels, it’s important to use a consistent convention to naming the internal signals and external pins. Larger-scale elements almost always have their signal names defined in terms of the functions performed inside their symbolic outline, as explained in Section 5.1.4. For example, Figure 5-34(a) shows the logic symbol for one section of a 74x139 dual 2-to-4 decoder, an MSI part that we’ll fully describe in the next subsection. When the G input is asserted, one of the outputs Y0–Y3 is asserted, as selected by a 2-bit code applied to the A and B inputs. It is apparent from the symbol that the G input pin and all of the output pins are active low.

When the 74x139 symbol appears in the logic diagram for a real application, its inputs and outputs have signals connected to other devices, and each such signal has a name that indicates its function in the application. However, when we describe the 74x139 in isolation, we might still like to have a name for the signal on each external pin. Figure 5-34(b) shows our naming convention in this case. Active-high pins are given the same name as the internal signal, while active-low pins have the internal signal name followed by the suffix “_L”.

Figure 5-34
Logic symbol for one-half of a 74x139 dual 2-to-4 decoder: (a) conventional symbol; (b) default signal names associated with external pins.
5.4.3 The 74x139 Dual 2-to-4 Decoder

Two independent and identical 2-to-4 decoders are contained in a single MSI part, the 74x139. The gate-level circuit diagram for this IC is shown in Figure 5-35(a). Notice that the outputs and the enable input of the '139 are active-low. Most MSI decoders were originally designed with active-low outputs, since TTL inverting gates are generally faster than noninverting ones. Also notice that the '139 has extra inverters on its select inputs. Without these inverters, each select input would present three AC or DC loads instead of one, consuming much more of the fanout budget of the device that drives it.

Figure 5-35 The 74x139 dual 2-to-4 decoder: (a) logic diagram, including pin numbers for a standard 16-pin dual in-line package; (b) traditional logic symbol; (c) logic symbol for one decoder.
A logic symbol for the 74x139 is shown in Figure 5-35(b). Notice that all of the signal names inside the symbol outline are active-high (no "_L"), and that inversion bubbles indicate active-low inputs and outputs. Often a schematic may use a generic symbol for just one decoder, one-half of a 139, as shown in (c). In this case, the assignment of the generic function to one half or the other of a particular 139 package can be deferred until the schematic is completed.

Table 5-6 is the truth table for a 74x139-type decoder. The truth tables in some manufacturers’ data books use L and H to denote the input and output signal voltage levels, so there can be no ambiguity about the electrical function of the device; a truth table written this way is sometimes called a function table. However, since we use positive logic throughout this book, we can use 0 and 1 without ambiguity. In any case, the truth table gives the logic function in terms of the external pins of the device. A truth table for the function performed inside the symbol outline would look just like Table 5-4, except that the input signal names would be G, B, A.

Some logic designers draw the symbol for 74x139s and other logic functions without inversion bubbles. Instead, they use an overbar on signal names inside the symbol outline to indicate negation, as shown in Figure 5-36(a). This notation is self-consistent, but it is inconsistent with our drawing standards for bubble-to-bubble logic design. The symbol shown in (b) is absolutely incorrect: according to this symbol, a logic 1, not 0, must be applied to the enable pin to enable the decoder.

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>G_L</td>
<td>Y3_L</td>
</tr>
<tr>
<td>B</td>
<td>Y2_L</td>
</tr>
<tr>
<td>A</td>
<td>Y1_L</td>
</tr>
<tr>
<td>x</td>
<td>1</td>
</tr>
<tr>
<td>x</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 5-6
Truth table for one-half of a 74x139 dual 2-to-4 decoder.
5.4.4 The 74x138 3-to-8 Decoder

The 74x138 is a commercially available MSI 3-to-8 decoder whose gate-level circuit diagram and symbol are shown in Figure 5-37; its truth table is given in Table 5-7. Like the 74x139, the 74x138 has active-low outputs, and it has three enable inputs (G1, /G2A, /G2B), all of which must be asserted for the selected output to be asserted.

The logic function of the '138 is straightforward—an output is asserted if and only if the decoder is enabled and the output is selected. Thus, we can easily write logic equations for an internal output signal such as Y5 in terms of the internal input signals:

\[
Y5 = G1 \cdot G2A \cdot G2B \cdot C \cdot B' \cdot A
\]

However, because of the inversion bubbles, we have the following relations between internal and external signals:

\[
\begin{align*}
G2A &= G2A' \\
G2B &= G2B' \\
Y5 &= Y5'
\end{align*}
\]

Therefore, if we're interested, we can write the following equation for the external output signal Y5_L in terms of external input signals:

\[
Y5_L = Y5' = (G1 \cdot G2A_L' \cdot G2B_L' \cdot C \cdot B' \cdot A)' = G1' + G2A_L + G2B_L + C' + B + A'
\]
On the surface, this equation doesn’t resemble what you might expect for a decoder, since it is a logical sum rather than a product. However, if you practice bubble-to-bubble logic design, you don’t have to worry about this; you just give the output signal an active-low name and remember that it’s active low when you connect it to other inputs.

### 5.4.5 Cascading Binary Decoders

Multiple binary decoders can be used to decode larger code words. Figure 5-38 shows how two 3-to-8 decoders can be combined to make a 4-to-16 decoder. The availability of both active-high and active-low enable inputs on the 74x138 makes it possible to enable one or the other directly based on the state of the most significant input bit. The top decoder (U1) is enabled when N3 is 0, and the bottom one (U2) is enabled when N3 is 1.

To handle even larger code words, binary decoders can be cascaded hierarchically. Figure 5-39 shows how to use half of a 74x139 to decode the two high-order bits of a 5-bit code word, thereby enabling one of four 74x138s that decode the three low-order bits.

### 5.4.6 Decoders in ABEL and PLDs

Nothing in logic design is much easier than writing the PLD equations for a decoder. Since the logic expression for each output is typically just a single product term, decoders are very easily targeted to PLDs and use few product-term resources.
Figure 5-37
The 74x138 3-to-8 decoder: (a) logic diagram, including pin numbers for a standard 16-pin dual in-line package; (b) traditional logic symbol.

Figure 5-38
Design of a 4-to-16 decoder using 74x138s.
Figure 5-39 Design of a 5-to-32 decoder using 74x138s and a 74x139.
Table 5-8 An ABEL program for a 74x138-like 3-to-8 binary decoder.

<table>
<thead>
<tr>
<th>Module</th>
<th>Title</th>
<th>Device</th>
</tr>
</thead>
<tbody>
<tr>
<td>Z74X138</td>
<td>'74x138 Decoder PLD</td>
<td>PAL16L8</td>
</tr>
</tbody>
</table>

J. Wakerly, Stanford University

Z74X138 device 'P16L8';

" Input pins
A, B, C, !G2A, !G2B, G1
   pin 1, 2, 3, 4, 5, 6;

" Output pins
!Y0, !Y1, !Y2, !Y3
   pin 19, 18, 17, 16 istype 'com';
!Y4, !Y5, !Y6, !Y7
   pin 15, 14, 13, 12 istype 'com';

" Constant expression
ENB = G1 & G2A & G2B;

equations
Y0 = ENB & !C & !B & !A;
Y1 = ENB & !C & !B & A;
Y2 = ENB & !C & B & !A;
Y3 = ENB & !C & B & A;
Y4 = ENB & C & !B & !A;
Y5 = ENB & C & !B & A;
Y6 = ENB & C & B & !A;
Y7 = ENB & C & B & A;

end Z74X138

For example, Table 5-8 is an ABEL program for a 74x138-like 3-to-8 binary decoder as realized in a PAL16L8. A corresponding logic diagram with signal names is shown in Figure 5-40. In the ABEL program, notice the use of the "!" prefix in the pin declarations to specify active-low inputs and outputs, even though the equations are written in terms of active-high signals.

Figure 5-40
Logic diagram for the PAL16L8 used as a 74x138 decoder.
Also note that this example defines a constant expression for ENB. Here, ENB is not an input or output signal, but merely a user-defined name. In the equations section, the compiler substitutes the expression \((G1 \& G2A \& G2B)\) everywhere that “ENB” appears. Assigning the constant expression to a user-defined name improves the program’s readability and maintainability.

If all you needed was a ’138, you’d be better off using a real ’138 than a PLD. However, if you need nonstandard functionality, then the PLD can usually achieve it much more cheaply and easily than an MSISSI-based solution. For example, if you need the functionality of a ’138 but with active-high outputs, you need only to change two lines in the pin declarations of Table 5-8:

\[
\begin{align*}
Y0, Y1, Y2, Y3 & \quad \text{pin 19, 18, 17, 16 istype 'com';} \\
Y4, Y5, Y6, Y7 & \quad \text{pin 15, 14, 13, 12 istype 'com';}
\end{align*}
\]

Since each of the equations required a single product of six variables (including the three in the ENB expression), each complemented equation requires a sum of six product terms, less than the seven available in a PAL16L8. If you use a PAL16V8 or other device with output polarity selection, then the compiler selects non-inverted output polarity to use only one product term per output.

Another easy change is to provide alternate enable inputs that are ORed with the main enable inputs. To do this, you need only define additional pins and modify the definition of ENB:

\[
EN1, \neg EN2 \quad \text{pin 7, 8;}
\]

\[
ENB = G1 \& G2A \& G2B \# EN1 \# EN2;
\]

This change expands the number of product terms per output to three, each having a form similar to

\[
Y0 = G1 \& G2A \& G2B \& \neg C \& \neg B \& \neg A \\
\# EN1 \& \neg C \& \neg B \& \neg A \\
\# EN2 \& \neg C \& \neg B \& \neg A;
\]

(Remember that the PAL16L8 has a fixed inverter and the PAL16V8 has a selectable inverter between the AND-OR array and the output of the PLD, so the actual output is active low as desired.)

If you add the extra enables to the version of the program with active-high outputs, then the PLD must realize the complement of the sum-of-products expression above. It’s not immediately obvious how many product terms this expression will have, and whether it will fit in a PAL16L8, but we can use the ABEL compiler to get the answer for us:

\[
\neg Y0 = C \# B \# A \# \neg G2B \& \neg EN1 \& \neg EN2 \\
\# \neg G2A \& \neg EN1 \& \neg EN2 \\
\# \neg G1 \& \neg EN1 \& \neg EN2;
\]

The expression has a total of six product terms, so it fits in a PAL16L8.
As a final tweak, we can add an input to dynamically control whether the output is active high or active low, and modify all of the equations as follows:

\[
\begin{align*}
POL & \quad \text{pin 9;} \\
P0 & = \text{POL} \ (\text{ENB} \ & \ !C \ & \ !B \ & \ !A); \\
P1 & = \text{POL} \ (\text{ENB} \ & \ !C \ & \ !B \ & \ A); \\
... \\
P7 & = \text{POL} \ (\text{ENB} \ & \ C \ & \ B \ & \ A); \\
\end{align*}
\]

As a result of the XOR operation, the number of product terms needed per output increases to 9, in either output-pin polarity. Thus, even a PAL16V8 cannot implement the function as written.

The function can still be realized if we create a helper output to reduce the product term explosion. As shown in Table 5-9, we allocate an output pin for the ENB expression, and move the ENB equation into the equations section of the program. This reduces the product-term requirement to 5 in either polarity.

Besides sacrificing a pin for the helper output, this realization has the disadvantage of being slower. Any changes in the inputs to the helper expression must propagate through the PLD twice before reaching the final output. This is called two-pass logic. Many PLD and FPGA synthesis tools can automatically

<table>
<thead>
<tr>
<th>Table 5-10</th>
<th>Truth table for a customized decoder function.</th>
</tr>
</thead>
<tbody>
<tr>
<td>(CS_L)</td>
<td>(RD_L)</td>
</tr>
<tr>
<td>1</td>
<td>x</td>
</tr>
<tr>
<td>x</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
generate logic with two or more passes if a required expression cannot be
realized in just one pass through the logic array.

Decoders can be customized in other ways. A common customization is
for a single output to decode more than one input combination. For example,
suppose you needed to generate a set of enable signals according to Table 5-10
on the preceding page. A 74x138 MSI decoder can be augmented as shown in
Figure 5-41 to perform the required function. This approach, while potentially
less expensive than a PLD, has the disadvantages that it requires extra compo-
nents and delay to create the required outputs, and it is not easily modified.

Table 5-11  ABEL equations for a customized decoder.

<table>
<thead>
<tr>
<th>module CUSTMDEC</th>
</tr>
</thead>
<tbody>
<tr>
<td>title 'Customized Decoder PLD'</td>
</tr>
<tr>
<td>J. Wakerly, Stanford University'</td>
</tr>
<tr>
<td>CUSTMDEC device 'P16L8';</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>&quot; Input pins</td>
</tr>
<tr>
<td>!CS, !RD, A0, A1, A2  pin 1, 2, 3, 4, 5;</td>
</tr>
<tr>
<td>&quot; Output pins</td>
</tr>
<tr>
<td>!BILL, !MARY, !JOAN, !PAUL  pin 19, 18, 17, 16 istype 'com';</td>
</tr>
<tr>
<td>!ANNA, !FRED, !DAVE, !KATE  pin 15, 14, 13, 12 istype 'com';</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>equations</td>
</tr>
<tr>
<td>BILL = CS &amp; RD &amp; (!A2 &amp; !A1 &amp; !A0);</td>
</tr>
<tr>
<td>MARY = CS &amp; RD &amp; (!A2 &amp; !A1 &amp; !A0 # !A2 &amp; !A1 &amp; A0);</td>
</tr>
<tr>
<td>KATE = CS &amp; RD &amp; (!A2 &amp; !A1 &amp; A0 # A2 &amp; A1 &amp; A0);</td>
</tr>
<tr>
<td>JOAN = CS &amp; RD &amp; (!A2 &amp; A1 # !A0);</td>
</tr>
<tr>
<td>PAUL = CS &amp; RD &amp; (!A2 &amp; A1 &amp; A0);</td>
</tr>
<tr>
<td>ANNA = CS &amp; RD &amp; ( A2 # !A1 &amp; !A0);</td>
</tr>
<tr>
<td>FRED = CS &amp; RD &amp; ( A2 &amp; !A1 &amp; A0);</td>
</tr>
<tr>
<td>DAVE = CS &amp; RD &amp; ( A2 &amp; A1 # !A0);</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>end CUSTMDEC</td>
</tr>
</tbody>
</table>

Copyright © 1999 by John F. Wakerly  Copying Prohibited
A PLD solution to the same problem is shown in Table 5-11. Each of the last six equations uses a single AND gate in the PLD. The ABEL compiler will also minimize the MARY equation to use just one AND gate. Once again, active-high output signals could be obtained just by changing two lines in the declaration section:

```
BILL, MARY, JOAN, PAUL       pin 19, 18, 17, 16 istype 'com';
ANNA, FRED, DAVE, KATE       pin 15, 14, 13, 12 istype 'com';
```

Another way of writing the equations is shown in Table 5-12. In most applications, this style is more clear, especially if the select inputs have numeric significance.

### Table 5-12 Equivalent ABEL equations for a customized decoder.

```
ADDR = [A2,A1,A0];
equations
BILL = CS & RD & (ADDR == 0);
MARY = CS & RD & (ADDR == 0) # (ADDR == 1);
KATE = CS & RD & (ADDR == 1) # (ADDR == 7);
JOAN = CS & RD & (ADDR == 2);
PAUL = CS & RD & (ADDR == 3);
ANNA = CS & RD & (ADDR == 4);
FRED = CS & RD & (ADDR == 5);
DAVE = CS & RD & (ADDR == 6);
```

### 5.4.7 Decoders in VHDL

There are several ways to approach the design of decoders in VHDL. The most primitive approach would be to write a structural equivalent of a decoder logic circuit, as Table 5-13 does for the 2-to-4 binary decoder of Figure 5-32 on page 314. Of course, this mechanical conversion of an existing design into the equivalent of a netlist defeats the purpose of using VHDL in the first place.

Instead, we would like to write a program that uses VHDL to make our decoder design more understandable and maintainable. Table 5-14 shows one approach to writing code for a 3-to-8 binary decoder equivalent to the 74x138, using the dataflow style of VHDL. The address inputs \(A(2 \text{ downto } 0)\) and the active-low decoded outputs \(Y_L(0 \text{ to } 7)\) are declared using vectors to improve readability. A `select` statement enumerates the eight decoding cases and assigns the appropriate active-low output pattern to an 8-bit internal signal \(Y_L_i\). This value is assigned to the actual circuit output \(Y_L\) only if all of the enable inputs are asserted.

This design is a good start, and it works, but it does have a potential pitfall. The adjustments that handle the fact that two inputs and all the outputs are active-low happen to be buried in the final assignment statement. While it’s true...
Table 5-13 VHDL structural program for the decoder in Figure 5-32.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity V2to4dec is
    port (I0, I1, EN: in STD_LOGIC;
          Y0, Y1, Y2, Y3: out STD_LOGIC);
end V2to4dec;

architecture V2to4dec_s of V2to4dec is
    signal NOTI0, NOTI1: STD_LOGIC;
    component inv port (I: in STD_LOGIC; O: out STD_LOGIC ); end component;
    component and3 port (I0, I1, I2: in STD_LOGIC; O: out STD_LOGIC ); end component;
    begin
        U1: inv port map (I0,NOTI0);
        U2: inv port map (I1,NOTI1);
        U3: and3 port map (NOTI0,NOTI1,EN,Y0);
        U4: and3 port map ( I0,NOTI1,EN,Y1);
        U5: and3 port map (NOTI0, I1,EN,Y2);
        U6: and3 port map ( I0, I1,EN,Y3);
    end V2to4dec_s;
```

Table 5-14 Dataflow-style VHDL program for a 74x138-like 3-to-8 binary decoder.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity V74x138 is
    port (G1, G2A_L, G2B_L: in STD_LOGIC;      -- enable inputs
          A: in STD_LOGIC_VECTOR (2 downto 0);   -- select inputs
          Y_L: out STD_LOGIC_VECTOR (0 to 7) );  -- decoded outputs
end V74x138;

architecture V74x138_a of V74x138 is
    signal Y_L_i: STD_LOGIC_VECTOR (0 to 7);
    begin
        with A select Y_L_i <=
            "01111111" when "000",
            "10111111" when "001",
            "11011111" when "010",
            "11101111" when "011",
            "11110111" when "100",
            "11111011" when "101",
            "11111101" when "110",
            "11111110" when "111",
            "11111111" when others;
        Y_L <= Y_L_i when (G1 and not G2A_L and not G2B_L)=1' else "11111111";
    end V74x138_a;
```
that most VHDL programs are written almost entirely with active-high signals, if we’re defining a device with active-low external pins, we really should handle them in a more systematic and easily maintainable way.

Table 5-15 shows such an approach. No changes are made to the entity declarations. However, active-high versions of the active-low external pins are defined within the \texttt{V74x138\textunderscore a} architecture, and explicit assignment statements are used to convert between the active-high and active-low signals. The decoder function itself is defined in terms of only the active-high signals, probably the biggest advantage of this approach. Another advantage is that the design can be easily modified in just a few well-defined places if changes are required in the external active levels.

<table>
<thead>
<tr>
<th>Table 5-15</th>
<th>VHDL architecture with a maintainable approach to active-level handling.</th>
</tr>
</thead>
<tbody>
<tr>
<td>architecture \texttt{V74x138\textunderscore b} of \texttt{V74x138} is</td>
<td></td>
</tr>
<tr>
<td>signal \texttt{G2A}, \texttt{G2B}: \texttt{STD_LOGIC}; -- active-high version of inputs</td>
<td></td>
</tr>
<tr>
<td>signal \texttt{Y}: \texttt{STD_LOGIC_VECTOR (0 to 7)}; -- active-high version of outputs</td>
<td></td>
</tr>
<tr>
<td>signal \texttt{Y_s}: \texttt{STD_LOGIC_VECTOR (0 to 7)}; -- internal signal</td>
<td></td>
</tr>
<tr>
<td>begin</td>
<td></td>
</tr>
<tr>
<td>\texttt{G2A} &lt;= \texttt{not G2A_L}; -- convert inputs</td>
<td></td>
</tr>
<tr>
<td>\texttt{G2B} &lt;= \texttt{not G2B_L}; -- convert inputs</td>
<td></td>
</tr>
<tr>
<td>\texttt{Y_L} &lt;= \texttt{Y}; -- convert outputs</td>
<td></td>
</tr>
<tr>
<td>with \texttt{A} select \texttt{Y_s} &lt;=</td>
<td></td>
</tr>
<tr>
<td>&quot;10000000&quot; when &quot;000&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;01000000&quot; when &quot;001&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;00100000&quot; when &quot;010&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;00010000&quot; when &quot;011&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;00001000&quot; when &quot;100&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;00000100&quot; when &quot;101&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;00000010&quot; when &quot;110&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;00000001&quot; when &quot;111&quot;,</td>
<td></td>
</tr>
<tr>
<td>&quot;00000000&quot; when others;</td>
<td></td>
</tr>
<tr>
<td>\texttt{Y} &lt;= \texttt{not Y_s} when (\texttt{G1} and \texttt{G2A} and \texttt{G2B})='1' else &quot;00000000&quot;;</td>
<td></td>
</tr>
<tr>
<td>end \texttt{V74x138\textunderscore b};</td>
<td></td>
</tr>
</tbody>
</table>

OUT-OF-ORDER EXECUTION In Table 5-15, we’ve grouped all three of the active-level conversion statements together at the beginning of program, even a value isn’t assigned to \texttt{Y\_L} until after a value is assigned to \texttt{Y}, later in the program. Remember that this is OK because the assignment statements in the architecture body are executed “concurrently.” That is, an assignment to any signal causes all the other statements that use that signal to be re-evaluated, regardless of their position in the architecture body.

You could put the “\texttt{Y\_L} <= \texttt{Y}” statement at the end of the body if its current position bothers you, but the program is a bit more maintainable in its present form, with all the active-level conversions together.
Active levels can be handled in an even more structured way. As shown in Table 5-16, the 74x138 architecture can be defined hierarchically, using a fully active-high V3to8dec component that has its own dataflow-style definition in Table 5-17. Once again, no changes are required in the top-level definition of the 74x138 entity. Figure 5-42 shows the relationship between the entities.

Still another approach to decoder design is shown in Table 5-18, which can replace the V3to8dec_a architecture of Table 5-17. Instead of concurrent state-
ments, this architecture uses a process and sequential statements to define the decoder’s operation in a behavioral style. However, a close comparison of the two architectures shows that they’re really not that different except for syntax.

```vhdl
architecture V3to8dec_b of V3to8dec is
  signal Y_s: STD_LOGIC_VECTOR (0 to 7);
begin
  process(A, G1, G2, G3, Y_s)
  begin
    case A is
      when "000" => Y_s <= "10000000";
      when "001" => Y_s <= "01000000";
      when "010" => Y_s <= "00100000";
      when "011" => Y_s <= "00010000";
      when "100" => Y_s <= "00001000";
      when "101" => Y_s <= "00000100";
      when "110" => Y_s <= "00000010";
      when "111" => Y_s <= "00000001";
      when others => Y_s <= "00000000";
    end case;
    if (G1 and G2 and G3)='1' then Y <= Y_s;
    else Y <= "00000000";
    end if;
  end process;
end V3to8dec_b;
```

**Table 5-18**

Behavioral-style architecture definition for a 3-to-8 decoder.
As a final example, a more truly behavioral, process-based architecture for the 3-to-8 decoder is shown in Table 5-19. (Recall that the CONV_INTEGER function was defined in \secref{VHDLconv}.) Of the examples we’ve given, this is the only one that describes the decoder function without essentially embedding a truth table in the VHDL program. In that respect, it is more flexible because it can be easily adapted to make a binary decoder of any size. In another respect, it is less flexible in that it does not have a truth table that can be easily modified to make custom decoders like the one we specified in Table 5-10 on page 325.

### 5.4.8 Seven-Segment Decoders

Look at your wrist and you’ll probably see a seven-segment display. This type of display, which normally uses light-emitting diodes (LEDs) or liquid-crystal display (LCD) elements, is used in watches, calculators, and instruments to display decimal data. A digit is displayed by illuminating a subset of the seven line segments shown in Figure 5-43(a).

A seven-segment decoder has 4-bit BCD as its input code and the “seven-segment code,” which is graphically depicted in Figure 5-43(b), as its output code. Figure 5-44 and Table 5-20 are the logic diagram truth table and for a 74x49 seven-segment decoder. Except for the strange (clever?) connection of the “blanking input” Bl_L, each output of the 74x49 is a minimal product-of-sums.
Figure 5-44 The 74x49 seven-segment decoder: (a) logic diagram, including pin numbers; (b) traditional logic symbol.
realization for the corresponding segment, assuming “don’t-cares” for the non-decimal input combinations. The INVERT-OR-AND structure used for each output may seem a little strange, but it is equivalent under the generalized DeMorgan’s theorem to an AND-OR-INVERT gate, which is a fairly fast and compact structure to build in CMOS or TTL.

Most modern seven-segment display elements have decoders built into them, so that a 4-bit BCD word can be applied directly to the device. Many of the older, discrete seven-segment decoders have special high-voltage or high-current outputs that are well suited for driving large, high-powered display elements.

Table 5-21 is an ABEL program for a seven-segment decoder. Sets are used to define the digit patterns to make the program more readable.
Table 5-21  ABEL program for a 74x49-like seven-segment decoder.

module Z74X49H
  title 'Seven-Segment_Decoder
  J. Wakerly, Micro Design Resources, Inc.'
Z74X49H device 'P16L8';

  " Input pins
  A, B, C, D                  pin 1, 2, 3, 4;
  !BI                         pin 5;

  " Output pins
  SEGA, SEGB, SEGC, SEGD      pin 19, 18, 17, 16 istype 'com';
  SEGE, SEGF, SEGG            pin 15, 14, 13     istype 'com';

  " Set definitions
  DIGITIN = [D,C,B,A];
  SEGOUT = [SEGA,SEGB,SEGC,SEGD,SEGE,SEGF,SEGG];

  " Segment encodings for digits
  DIG0 = [1,1,1,1,1,1,0];  " 0
  DIG1 = [0,1,1,0,0,0,0];  " 1
  DIG2 = [1,1,0,1,1,0,1];  " 2
  DIG3 = [1,1,1,0,0,1,1];  " 3
  DIG4 = [0,1,1,0,0,1,1];  " 4
  DIG5 = [1,0,1,1,0,1,1];  " 5
  DIG6 = [1,0,1,1,1,1,1];  " 6 'tail' included
  DIG7 = [1,1,1,0,0,0,0];  " 7
  DIG8 = [1,1,1,1,1,1,1];  " 8
  DIG9 = [1,1,1,1,0,1,1];  " 9 'tail' included
  DIGA = [1,1,1,0,1,1,1];  " A
  DIGB = [0,0,1,1,1,1,1];  " b
  DIGC = [1,0,0,1,1,1,0];  " C
  DIGD = [0,1,1,1,1,0,1];  " d
  DIGE = [1,0,0,1,1,1,1];  " E
  DIGF = [1,0,0,0,1,1,1];  " F

equations

  SEGOUT = !BI & ( (DIGITIN ==  0) & DIG0 # (DIGITIN ==  1) & DIG1
  # (DIGITIN ==  2) & DIG2 # (DIGITIN ==  3) & DIG3
  # (DIGITIN ==  4) & DIG4 # (DIGITIN ==  5) & DIG5
  # (DIGITIN ==  6) & DIG6 # (DIGITIN ==  7) & DIG7
  # (DIGITIN ==  8) & DIG8 # (DIGITIN ==  9) & DIG9
  # (DIGITIN == 10) & DIGA # (DIGITIN == 11) & DIGB
  # (DIGITIN == 12) & DIGC # (DIGITIN == 13) & DIGD
  # (DIGITIN == 14) & DIGE # (DIGITIN == 15) & DIGF );

end Z74X49H
5.5 Encoders

A decoder’s output code normally has more bits than its input code. If the device’s output code has fewer bits than the input code, the device is usually called an encoder. For example, consider a device with eight input bits representing an unsigned binary number, and two output bits indicating whether the number is prime or divisible by 7. We might call such a device a lucky/prime encoder.

Probably the simplest encoder to build is a $2^n$-to-$n$ or binary encoder. As shown in Figure 5-45(a), it has just the opposite function as a binary decoder—its input code is the 1-out-of-$2^n$ code and its output code is $n$-bit binary. The equations for an 8-to-3 encoder with inputs $I_0$–$I_7$ and outputs $Y_0$–$Y_2$ are given below:

\[
\begin{align*}
Y_0 &= I_1 + I_3 + I_5 + I_7 \\
Y_1 &= I_2 + I_3 + I_6 + I_7 \\
Y_2 &= I_4 + I_5 + I_6 + I_7
\end{align*}
\]

The corresponding logic circuit is shown in (b). In general, a $2^n$-to-$n$ encoder can be built from $n$ $2^{n-1}$-input OR gates. Bit $i$ of the input code is connected to OR gate $j$ if bit $j$ in the binary representation of $i$ is 1.

**Figure 5-45**
Binary encoder:
(a) general structure;
(b) 8-to-3 encoder.

5.5.1 Priority Encoders

The 1-out-of-$2^n$ coded outputs of an $n$-bit binary decoder are generally used to control a set of $2^n$ devices, where at most one device is supposed to be active at any time. Conversely, consider a system with $2^n$ inputs, each of which indicates a request for service, as in Figure 5-46. This structure is often found in microprocessor input/output subsystems, where the inputs might be interrupt requests.

In this situation, it may seem natural to use a binary encoder of the type shown in Figure 5-45 to observe the inputs and indicate which one is requesting service at any time. However, this encoder works properly only if the inputs are guaranteed to be asserted at most one at a time. If multiple requests can be made
simultaneously, the encoder gives undesirable results. For example, suppose that inputs \(I_2\) and \(I_4\) of the 8-to-3 encoder are both 1; then the output is 110, the binary encoding of 6.

Either 2 or 4, not 6, would be a useful output in the preceding example, but how can the encoding device decide which? The solution is to assign priority to the input lines, so that when multiple requests are asserted, the encoding device produces the number of the highest-priority requestor. Such a device is called a \textit{priority encoder}.

The logic symbol for an 8-input priority encoder is shown in Figure 5-47. Input \(I_7\) has the highest priority. Outputs \(A_2–A_0\) contain the number of the highest-priority asserted input, if any. The \textit{IDLE} output is asserted if no inputs are asserted.

In order to write logic equations for the priority encoder’s outputs, we first define eight intermediate variables \(H_0–H_7\), such that \(H_i\) is 1 if and only if \(I_i\) is the highest priority 1 input:

\[
\begin{align*}
H_7 & = I_7 \\
H_6 & = I_6 \cdot I_7' \\
H_5 & = I_5 \cdot I_6' \cdot I_7' \\
& \vdots \\
H_0 & = I_0 \cdot I_1' \cdot I_2' \cdot I_3' \cdot I_4' \cdot I_5' \cdot I_6' \cdot I_7' 
\end{align*}
\]

Using these signals, the equations for the \(A_2–A_0\) outputs are similar to the ones for a simple binary encoder:

\[
\begin{align*}
A_2 & = H_4 + H_5 + H_6 + H_7 \\
A_1 & = H_2 + H_3 + H_6 + H_7 \\
A_0 & = H_1 + H_3 + H_5 + H_7
\end{align*}
\]

The \textit{IDLE} output is 1 if no inputs are 1:

\[
\text{IDLE} = (I_0 + I_1 + I_2 + I_3 + I_4 + I_5 + I_6 + I_7')' = I_0' \cdot I_1' \cdot I_2' \cdot I_3' \cdot I_4' \cdot I_5' \cdot I_6' \cdot I_7'
\]
5.5.2 The 74x148 Priority Encoder

The 74x148 is a commercially available, MSI 8-input priority encoder. Its logic symbol is shown in Figure 5-48 and its schematic is shown in Figure 5-49. The main difference between this IC and the “generic” priority encoder of Figure 5-47 is that its inputs and outputs are active low. Also, it has an enable input, EI_L, that must be asserted for any of its outputs to be asserted. The complete truth table is given in Table 5-22.

Instead of an IDLE output, the ‘148 has a GS_L output that is asserted when the device is enabled and one or more of the request inputs is asserted. The manufacturer calls this “Group Select,” but it’s easier to remember as “Got Something.” The EO_L signal is an enable output designed to be connected to the EI_L input of another ‘148 that handles lower-priority requests. EO is asserted if EI_L is asserted but no request input is asserted; thus, a lower-priority ‘148 may be enabled.

Figure 5-50 shows how four 74x148s can be connected in this way to accept 32 request inputs and produce a 5-bit output, RA4–RA0, indicating the highest-priority requestor. Since the A2–A0 outputs of at most one ‘148 will be enabled at any time, the outputs of the individual ‘148s can be ORed to produce RA2–RA0. Likewise, the individual GS_L outputs can be combined in a 4-to-2 encoder to produce RA4 and RA3. The RGS output is asserted if any GS output is asserted.

Table 5-22 Truth table for a 74x148 8-input priority encoder.

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 x x x x x x x x</td>
<td>1 1 1 1 1</td>
</tr>
<tr>
<td>0 x x x x x x x 0</td>
<td>0 0 0 0 1</td>
</tr>
<tr>
<td>0 x x x x x x 0 1</td>
<td>0 0 1 0 1</td>
</tr>
<tr>
<td>0 x x x x x 0 1 1</td>
<td>0 1 0 0 1</td>
</tr>
<tr>
<td>0 x x x x 0 1 1 1</td>
<td>0 1 1 0 1</td>
</tr>
<tr>
<td>0 x x x 0 1 1 1 1</td>
<td>1 0 0 0 1</td>
</tr>
<tr>
<td>0 x x 0 1 1 1 1 1</td>
<td>1 1 0 0 1</td>
</tr>
<tr>
<td>0 0 1 1 1 1 1 1 1</td>
<td>1 1 1 0 1</td>
</tr>
<tr>
<td>0 1 1 1 1 1 1 1 1</td>
<td>1 1 1 1 0</td>
</tr>
</tbody>
</table>
Figure 5-49  Logic diagram for the 74x148 8-input priority encoder, including pin numbers for a standard 16-pin dual in-line package.
Figure 5-50 Four 74x148s cascaded to handle 32 requests.
5.5.3 Encoders in ABEL and PLDs

Encoders can be designed in ABEL using an explicit equation for each input combinations, as in Table 5-8 on page 323, or using truth tables. However, since the number of inputs is usually large, the number of input combinations is very large, and this method often is not practical.

For example, how would we specify a 15-input priority encoder for inputs $P_0$–$P_{14}$? We obviously don’t want to deal with all $2^{15}$ possible input combinations! One way to do it is to decompose the priority function into two parts. First, we write equations for 15 variables $H_i$ $(0 \leq i \leq 14)$ such that $H_i$ is 1 if $P_i$ is the highest-priority asserted input. Since by definition at most one $H_i$ variable is 1 at any time, we can combine the $H_i$’s in a binary encoder to obtain a 4-bit number identifying the highest-priority asserted input.

An ABEL program using this approach is shown in Table 5-23, and a logic diagram for the encoder using a single PAL20L8 or GAL20V8 is given in Figure 5-51. Inputs $P_0$–$P_{14}$ are asserted to indicate requests, with $P_{14}$ having the highest priority. If $EN_L$ (Enable) is asserted, then the $Y_3_L$–$Y_0_L$ outputs give the number (active low) of the highest-priority request, and $GS$ is asserted if any request is present. If $EN_L$ is negated, then the $Y_3_L$–$Y_0_L$ outputs are negated and $GS$ is negated. $ENOUT_L$ is asserted if $EN_L$ is asserted and no request is present.

Notice that in the ABEL program, the equations for the $H_i$ variables are written as “constant expressions,” before the equations declaration. Thus, these signals will not be generated explicitly. Rather, they will be incorporated in the subsequent equations for $Y_0$–$Y_3$, which the compiler cranks on to obtain

![Figure 5-51](image-url)
DO NOT COPY

minimal sum-of-products expressions. As it turns out, each Yi output has only seven product terms, as you can see from the structure of the equations.

The priority encoder can be designed even more intuitively use ABEL’s WHEN statement. As shown in Table 5-24, a deeply nested series of WHEN statements expresses precisely the logical function of the priority encoder. This program yields exactly the same set of output equations as the previous program.
The approach to specifying encoders in VHDL is similar to the ABEL approach. We could embed the equivalent of a truth table or explicit equations into the VHDL program, but a behavioral description is far more intuitive. Since VHDL’s `IF-THEN-ELSE` construct best describes prioritization and is available only within a process, we use the process-based behavioral approach.

Table 5-25 is a behavioral VHDL program for a priority encoder whose function is equivalent to the 74x148. It uses a `FOR` loop to look for an asserted
Table 5-25  Behavioral VHDL program for a 74x148-like 8-input priority encoder.

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;

entity V74x148 is
  port (EI_L: in STD_LOGIC;
        I_L: in STD_LOGIC_VECTOR (7 downto 0);
        A_L: out STD_LOGIC_VECTOR (2 downto 0);
        EO_L, GS_L: out STD_LOGIC);
end V74x148;

architecture V74x148p of V74x148 is
  signal EI: STD_LOGIC; -- active-high version of input
  signal I: STD_LOGIC_VECTOR (7 downto 0); -- active-high version of inputs
  signal EO, GS: STD_LOGIC; -- active-high version of outputs
  signal A: STD_LOGIC_VECTOR (2 downto 0); -- active-high version of outputs
  begin
  process (EI_L, I_L, EI, EO, GS, I, A)
    variable j: INTEGER range 7 downto 0;
  begin
    EI <= not EI_L; -- convert input
    I <= not I_L; -- convert inputs
    EO <= '1'; GS <= '0'; A <= "000";
    if (EI='0') then EO <= '0';
    else for j in 7 downto 0 loop
      if GS = '1' then null;
      elsif I(j)='1' then
        GS <= '1';
        EO <= '0';
        A <= CONV_STD_LOGIC_VECTOR(j,3);
      end if;
    end loop;
    end if;
    EO_L <= not EO; -- convert output
    GS_L <= not GS; -- convert output
    A_L <= not A; -- convert outputs
  end process;
end V74x148p;
```

input, starting with the highest-priority input. Like some of our previous programs, it performs explicit active-level conversion at the beginning and end. Also recall that the CONV_STD_LOGIC_VECTOR(j,n) function was defined in \ref{VHDLconv} to convert from an integer j to a STD_LOGIC_VECTOR of a specified length n. This program is easily modified to use a different priority order or a different number of inputs, or to add more functionality such as finding a second-highest-priority input, as explored in Exercises \ref{exref}–\ref{exref}.
5.6 Three-State Devices

In Sections 3.7.3 and 3.10.5, we described the electrical design of CMOS and TTL devices whose outputs may be in one of three states—0, 1, or Hi-Z. In this section, we’ll show how to use them.

5.6.1 Three-State Buffers

The most basic three-state device is a *three-state buffer*, often called a *three-state driver*. The logic symbols for four physically different three-state buffers are shown in Figure 5-52. The basic symbol is that of a noninverting buffer (a, b) or an inverter (c, d). The extra signal at the top of the symbol is a *three-state enable* input, which may be active high (a, c) or active low (b, d). When the enable input is asserted, the device behaves like an ordinary buffer or inverter. When the enable input is negated, the device output “floats”; that is, it goes to a high-impedance (Hi-Z), disconnected state and functionally behaves as if it weren’t even there.

Three-state devices allow multiple sources to share a single “party line,” as long as only one device “talks” on the line at a time. Figure 5-53 gives an example of how this can be done. Three input bits, SSRC2–SSRC0, select one of eight sources of data that may drive a single line, SDATA. A 3-to-8 decoder, the 74x138, ensures that only one of the eight SEL lines is asserted at a time, enabling only one three-state buffer to drive SDATA. However, if not all of the EN lines are asserted, then none of the three-state buffers is enabled. The logic value on SDATA is undefined in this case.

![Figure 5-52](image-url)

**Figure 5-52** Various three-state buffers: (a) noninverting, active-high enable; (b) non-inverting, active-low enable; (c) inverting, active-high enable; (d) inverting, active-low enable.

---

**DEFINING “UNDEFINED”**

The actual voltage level of a floating signal depends on circuit details, such as resistive and capacitive load, and may vary over time. Also, the interpretation of this level by other circuits depends on the input characteristics of those circuits, so it’s best not to count on a floating signal as being anything other than “undefined.” Sometimes a pull-up resistor is used on three-state party lines to ensure that a floating value is pulled to a HIGH voltage and interpreted as logic 1. This is especially important on party lines that drive CMOS devices, which may consume excessive current when their input voltage is halfway between logic 0 and 1.
Typical three-state devices are designed so that they go into the Hi-Z state faster than they come out of the Hi-Z state. (In terms of the specifications in a data book, $t_{pLZ}$ and $t_{pHZ}$ are both less than $t_{pZL}$ and $t_{pZH}$; also see Section 3.7.3.) This means that if the outputs of two three-state devices are connected to the same party line, and we simultaneously disable one and enable the other, the first device will get off the party line before the second one gets on. This is important because, if both devices were to drive the party line at the same time, and if both were trying to maintain opposite output values (0 and 1), then excessive current would flow and create noise in the system, as discussed in Section 3.7.7. This is often called fighting.

Unfortunately, delays and timing skews in control circuits make it difficult to ensure that the enable inputs of different three-state devices change “simultaneously.” Even when this is possible, a problem arises if three-state devices from different-speed logic families (or even different ICs manufactured on different days) are connected to the same party line. The turn-on time ($t_{pLZ}$ or $t_{pZH}$) of a “fast” device may be shorter than the turn-off time ($t_{pZL}$ or $t_{pZH}$) of a “slow” one, and the outputs may still fight.

The only really safe way to use three-state devices is to design control logic that guarantees a dead time on the party line during which no one is driving it.
The dead time must be long enough to account for the worst-case differences between turn-off and turn-on times of the devices and for skews in the three-state control signals. A timing diagram that illustrates this sort of operation for the party line of Figure 5-53 is shown in Figure 5-54. This timing diagram also illustrates a drawing convention for three-state signals—when in the Hi-Z state, they are shown at an “undefined” level halfway between 0 and 1.

5.6.2 Standard SSI and MSI Three-State Buffers

Like logic gates, several independent three-state buffers may be packaged in a single SSI IC. For example, Figure 5-55 shows the pinouts of 74x125 and 74x126, each of which contains four independent noninverting three-state buffers in a 14-pin package. The three-state enable inputs in the '125 are active low, and in the ’126 they are active high.

Most party-line applications use a bus with more than one bit of data. For example, in an 8-bit microprocessor system, the data bus is eight bits wide, and peripheral devices normally place data on the bus eight bits at a time. Thus, a peripheral device enables eight three-state drivers to drive the bus, all at the same time. Independent enable inputs, as in the ’125 and ’126, are not necessary.

Thus, to reduce the package size in wide-bus applications, most commonly used MSI parts contain multiple three-state buffers with common enable inputs. For example, Figure 5-56 shows the logic diagram and symbol for a 74x541 octal noninverting three-state buffer. Octal means that the part contains eight...
Figure 5-56  The 74x541 octal three-state buffer: (a) logic diagram, including pin numbers for a standard 20-pin dual in-line package; (b) traditional logic symbol.

Figure 5-57  Using a 74x541 as a microprocessor input port.
individual buffers. Both enable inputs, \( G_{1\_L} \) and \( G_{2\_L} \), must be asserted to enable the device’s three-state outputs. The little rectangular symbols inside the buffer symbols indicate \textit{hysteresis}, an electrical characteristic of the inputs that improves noise immunity, as we explained in Section 3.7.2. The 74x541 inputs typically have 0.4 volts of hysteresis.

Figure 5-57 shows part of a microprocessor system with an 8-bit data bus, DB[0–7], and a 74x541 used as an input port. The microprocessor selects Input Port 1 by asserting INSEL1 and requests a read operation by asserting READ. The selected 74x541 responds by driving the microprocessor data bus with user-supplied input data. Other input ports may be selected when a different INSEL line is asserted along with READ.
Many other varieties of octal three-state buffers are commercially available. For example, the 74x540 is identical to the 74x541 except that it contains inverting buffers. The 74x240 and 74x241 are similar to the '540 and '541, except that they are split into two 4-bit sections, each with a single enable line.

A bus transceiver contains pairs of three-state buffers connected in opposite directions between each pair of pins, so that data can be transferred in either direction. For example, Figure 5-58 on the preceding page shows the logic diagram and symbol for a 74x245 octal three-state transceiver. The DIR input...
determines the direction of transfer, from A to B (DIR = 1) or from B to A (DIR = 0). The three-state buffer for the selected direction is enabled only if \( G_L \) is asserted.

A bus transceiver is typically used between two *bidirectional buses*, as shown in Figure 5-59. Three different modes of operation are possible, depending on the state of \( G_L \) and \( DIR \), as shown in Table 5-26. As usual, it is the designer’s responsibility to ensure that neither bus is ever driven simultaneously by two devices. However, independent transfers where both buses are driven at the same time may occur when the transceiver is disabled, as indicated in the last row of the table.

### 5.6.3 Three-State Outputs in ABEL and PLDs

The combinational-PLD applications in previous sections have used the bidirectional I/O pins (IO2–IO7 on a PAL16L8 or GAL16V8) statically, that is, always output-enabled or always output-disabled. In such applications, the compiler can take care of programming the output-enable gates appropriately—all fuses blown, or all fuses intact. By default in ABEL, a three-state output pin is programmed to be always enabled if its signal name appears on the left-hand side of an equation, and always disabled otherwise.

Three-state output pins can also be controlled dynamically, by a single input, by a product term, or, using two-pass logic, by a more complex logic expression. In ABEL, an *attribute suffix* \(.OE\) is attached to a signal name on the left-hand side of an equation to indicate that the equation applies to the output-enable for the signal. In a PAL16L8 or GAL16V8, the output enable is controlled by a single AND gate, so the right-hand side of the enable equation must reduce to a single product term.

Table 5-27 shows a simple PLD program fragment with three-state control. Adapted from the program for a 74x138-like decoder on Table 5-8, this program includes a three-state output control \( OE \) for all eight decoder outputs. Notice that a set \( Y \) is defined to allow all eight output enables to be specified in a single equation; the \(.OE\) suffix is applied to each member of the set.

In the preceding example, the output pins Y0–Y7 are always either enabled or floating, and are used strictly as “output pins.” I/O pins (IO2–IO7 in a 16L8 or 16V8) can be used as “bidirectional pins”; that is, they can be used dynamically.

---

**Table 5-26** Modes of operation for a pair of bidirectional buses.

<table>
<thead>
<tr>
<th>ENTFR_L</th>
<th>ATOB</th>
<th>Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Transfer data from a source on bus B to a destination on bus A.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Transfer data from a source on bus A to a destination on bus B.</td>
</tr>
<tr>
<td>1</td>
<td>x</td>
<td>Transfer data on buses A and B independently.</td>
</tr>
</tbody>
</table>
As inputs or outputs depending on whether the output-enable gate is producing a 0 or a 1. An example application of I/O pins is a four-way, 2-bit bus transceiver with the following specifications:

- The transceiver handles four 2-bit bidirectional buses, A[1:2], B[1:2], C[1:2], and D[1:2].
- The source of data to drive the buses is selected by three select inputs, S[2:0], according to Table 5-28. If S2 is 0, the buses are driven with a constant value, otherwise they are driven with one of the other buses. However, when the selected source is a bus, the source bus is driven with 00.

### Table 5-27
ABEL program for a 74x138-like 3-to-8 binary decoder with three-state output control.

```ABEL
module Z74X138T
    title '74x138 Decoder with Three-State Output Enable'
    Z74X138T device 'P16L8';
    " Input pins
    A, B, C, !G2A, !G2B, G1, !OE  pin 1, 2, 3, 4, 5, 6, 7;
    " Output pins
    !Y0, !Y1, !Y2, !Y3  pin 19, 18, 17, 16 istype 'com';
    !Y4, !Y5, !Y6, !Y7  pin 15, 14, 13, 12 istype 'com';
    " Constant expression
    ENB = G1 & G2A & G2B;
    Y = [Y0..Y7];
    equations
    Y.OE = OE;
    Y0 = ENB & !C & !B & !A;
    ...
    Y7 = ENB & C & B & A;
end Z74X138T
```

### Table 5-28
Bus selection codes for a four-way bus transceiver.

<table>
<thead>
<tr>
<th>S2</th>
<th>S1</th>
<th>S0</th>
<th>Source selected</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>00</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>01</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>10</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>11</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>A bus</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>B bus</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>C bus</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>D bus</td>
</tr>
</tbody>
</table>
Each bus has its own output-enable signal, AOE_L, BOE_L, COE_L, or DOE_L. There is also a “master” output-enable signal, MOE_L. The transceiver drives a particular bus if and only if MOE_L and the output-enable signal for that bus are both asserted.

Table 5-29 is an ABEL program that performs the transceiver function. According to the enable (.OE) equations, each bus is output-enabled if MOE and its own OE are asserted. Each bus is driven with S1 and S0 if S2 is 0, and with
the selected bus if a different bus is selected. If the bus itself is selected, the output equation evaluates to 0, and the bus is driven with 00 as required.

Figure 5-60 is a logic diagram for a PAL16L8 (or GAL16V8) with the required inputs and outputs. Since the device has only six bidirectional pins and the specification requires eight, the A bus uses one pair of pins for input and another for output. This is reflected in the program by the use of separate signals and sets for the A-bus input and output.

Table 5-30 IEEE 1164 package declarations for STD_ULOGIC and STD_LOGIC.

```vhdl
PACKAGE std_logic_1164 IS
  -- logic state system (unresolved)
  TYPE std_ulogic IS ('U', -- Uninitialized
                      'X', -- Forcing Unknown
                      '0', -- Forcing 0
                      '1', -- Forcing 1
                      'Z', -- High Impedance
                      'W', -- Weak Unknown
                      'L', -- Weak 0
                      'H', -- Weak 1
                      '-'   -- Don't care
  );

  -- unconstrained array of std_ulogic
  TYPE std_ulogic_vector IS ARRAY (NATURAL RANGE <>) OF std_ulogic;

  -- resolution function
  FUNCTION resolved (s : std_ulogic_vector) RETURN std_ulogic;

  -- *** industry standard logic type ***
  SUBTYPE std_logic IS resolved std_ulogic;

  ...
```

Copyright © 1999 by John F. Wakerly

Copying Prohibited
Section 5.6 Three-State Devices

5.6.4 Three-State Outputs in VHDL

VHDL itself does not have built-in types and operators for three-state outputs. However, it does have primitives which can be used to create signals and systems with three-state behavior; the IEEE 1164 package uses these primitives. As a start, as we described in \secref{VHDL1164}, the IEEE 1164 STD_LOGIC type defines 'Z' as one of its nine possible signal values; this value is used for the high-impedance state. You can assign this value to any STD_LOGIC signal, and the definitions of the standard logic functions account for the possibility of 'Z' inputs (generally a 'Z' input will cause a 'U' output).
Given the availability of three-state signals, how do we create three-state buses in VHDL? A three-state bus generally has two or more drivers, although the mechanisms we discuss work fine with just one driver. In VHDL, there is no explicit language construct for joining three-state outputs into a bus. Instead, the compiler automatically joins together signals that are driven in two or more different processes, that is, signals that appear on the left-hand side of a signal assignment statement in two or more processes. However, the signals must have the appropriate type, as explained below.

The IEEE 1164 STD_LOGIC type is actually defined as a subtype of an unresolved type, STD_ULOGIC. In VHDL, an unresolved type is used for any signal that may be driven in two or more processes. The definition of an unresolved type includes a resolution function that is called every time an assignment is made to a signal having that type. As the name implies, this function resolves the value of the signal when it has multiple drivers.

Tables 5-30 and 5-31 show the IEEE 1164 definitions of STD_ULOGIC, STD_LOGIC and the resolution function “resolved”. This code uses a two-dimensional array resolution_table to determine the final STD_LOGIC value produced by \( n \) processes that drive a signal to \( n \) possibly different values passed in the input vector \( s \). If, for example, a signal has four drivers, the VHDL compiler automatically constructs a 4-element vector containing the four driven values, and passes this vector to resolved every time that any one of those values changes. The result is passed back to the simulation.

Notice that the order in which the driven signal values appear in \( s \) does not affect the result produced by resolved, due to the strong ordering of “strengths” in the resolution_table: 'U' > 'X' > '0,1' > 'W' > 'L,H' > '-'. That is, once a signal is partially resolved to a particular value, it never further resolves to a “weaker” value; and 0/1 and L/H conflicts always resolve to a stronger undefined value ('X' or 'W').

So, do you need to know all of this in order to use three-state outputs in VHDL? Well, usually not, but it can help if your simulations don’t match up with reality. All that’s normally required to use three-state outputs within VHDL is to declare the corresponding signals as type STD_ULOGIC.

For example, Table 5-32 describes a system that uses four 8-bit three-state drivers (in four processes) to select one of four 8-bit buses, A, B, C, and D, to drive onto a result bus \( X \). Within each process, the IEEE 1164 standard function To_StdULogicVector is used to convert the input type of STD_LOGIC_VECTOR to STD_ULOGIC_VECTOR as required to make a legal assignment to result bus \( X \).

VHDL is flexible enough that you can use it to define other types of bus operation. For example, you could define a subtype and resolution function for open-drain outputs such that a wired-AND function is obtained. However, the definitions for specific output types in PLDs, FPGAs, and ASICs are usually already done for you in libraries provided by the component vendors.
library IEEE;
use IEEE.std_logic_1164.all;

entity V3statex is
  port (
    G_L: in STD_LOGIC;                        -- Global output enable
    SEL: in STD_LOGIC_VECTOR (1 downto 0);    -- Input select 0,1,2,3 ==> A,B,C,D
    A, B, C, D: in STD_LOGIC_VECTOR (1 to 8); -- Input buses
    X: out STD_ULOGIC_VECTOR (1 to 8)         -- Output bus (three-state)
  );
end V3statex;

architecture V3states of V3statex is
  constant ZZZZZZZZ: STD_ULOGIC_VECTOR := ('Z','Z','Z','Z','Z','Z','Z','Z');
  begin
  process (G_L, SEL, A)
  begin
    if G_L='0' and SEL = "00" then X <= To_StdULogicVector(A);
    else X <= ZZZZZZZZ;
    end if;
  end process;

  process (G_L, SEL, B)
  begin
    if G_L='0' and SEL = "01" then X <= To_StdULogicVector(B);
    else X <= ZZZZZZZZ;
    end if;
  end process;

  process (G_L, SEL, C)
  begin
    if G_L='0' and SEL = "10" then X <= To_StdULogicVector(C);
    else X <= ZZZZZZZZ;
    end if;
  end process;

  process (G_L, SEL, D)
  begin
    if G_L='0' and SEL = "11" then X <= To_StdULogicVector(D);
    else X <= ZZZZZZZZ;
    end if;
  end process;
end V3states;

Table 5-32 VHDL program with four 8-bit three-state drivers.
5.7 Multiplexers

A multiplexer is a digital switch—it connects data from one of \( n \) sources to its output. Figure 5-61(a) shows the inputs and outputs of an \( n \)-input, \( b \)-bit multiplexer. There are \( n \) sources of data, each of which is \( b \) bits wide, and there are \( b \) output bits. In typical commercially available multiplexers, \( n = 1, 2, 4, 8, \) or 16, and \( b = 1, 2, \) or 4. There are \( s \) inputs that select among the \( n \) sources, so \( s = \lceil \log_2 n \rceil \). An enable input \( \text{EN} \) allows the multiplexer to “do its thing”; when \( \text{EN} = 0 \), all of the outputs are 0. A multiplexer is often called a \textit{mux} for short.

Figure 5-61(b) shows a switch circuit that is roughly equivalent to the multiplexer. However, unlike a mechanical switch, a multiplexer is a unidirectional device: information flows only from inputs (on the left) to outputs (on the right).

We can write a general logic equation for a multiplexer output:

\[
iY = \sum_{j=0}^{n-1} \text{EN} \cdot M_j \cdot iD_j
\]

Here, the summation symbol represents a logical sum of product terms. Variable \( iY \) is a particular output bit \( (1 \leq i \leq b) \), and variable \( iD_j \) is input bit \( i \) of source \( j \) \( (0 \leq j \leq n-1) \). \( M_j \) represents minterm \( j \) of the \( s \) select inputs. Thus, when the multiplexer is enabled and the value on the select inputs is \( j \), each output \( iY \) equals the corresponding bit of the selected input, \( iD_j \).

Multiplexers are obviously useful devices in any application in which data must be switched from multiple sources to a destination. A common application in computers is the multiplexer between the processor’s registers and its arithmetic logic unit (ALU). For example, consider a 16-bit processor in which
each instruction has a 3-bit field that specifies one of eight registers to use. This 3-bit field is connected to the select inputs of an 8-input, 16-bit multiplexer. The multiplexer’s data inputs are connected to the eight registers, and its data outputs are connected to the ALU to execute the instruction using the selected register.

5.7.1 Standard MSI Multiplexers

The sizes of commercially available MSI multiplexers are limited by the number of pins available in an inexpensive IC package. Commonly used muxes come in 16-pin packages. At one extreme is the 74x151, shown in Figure 5-62, which selects among eight 1-bit inputs. The select inputs are named C, B, and A, where C is most significant numerically. The enable input EN_L is active low; both active-high (Y) and active-low (Y_L) versions of the output are provided.
### Table 5-33
Truth table for a 74x151 8-input, 1-bit multiplexer.

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN_L</td>
<td>C</td>
</tr>
<tr>
<td>1</td>
<td>x</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### Figure 5-63
The 74x157 2-input, 4-bit multiplexer: (a) logic diagram, including pin numbers for a standard 16-pin dual in-line package; (b) traditional logic symbol.
The 74x151’s truth table is shown in Table 5-33. Here we have once again extended our notation for truth tables. Up until now, our truth tables have specified an output of 0 or 1 for each input combination. In the 74x151’s table, only a few of the inputs are listed under the “Inputs” heading. Each output is specified as 0, 1, or a simple logic function of the remaining inputs (e.g., D0 or D0’). This notation saves eight columns and eight rows in the table, and presents the logic function more clearly than a larger table would.

At the other extreme of muxes in 16-pin packages, we have the 74x157, shown in Figure 5-63, which selects between two 4-bit inputs. Just to confuse things, the manufacturer has named the select input S and the active-low enable input G_L. Also note that the data sources are named A and B instead of D0 and D1 as in our generic example. Our extended truth-table notation makes the 74x157’s description very compact, as shown in Table 5-34.

Intermediate between the 74x151 and 74x157 is the 74x153, a 4-input, 2-bit multiplexer. This device, whose logic symbol is shown in Figure 5-64, has separate enable inputs (1G, 2G) for each bit. As shown in Table 5-35, its function is very straightforward.

### Table 5-34
**Truth table for a 74x157 2-input, 4-bit multiplexer.**

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>G_L</td>
<td>S</td>
</tr>
<tr>
<td>1</td>
<td>x</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

### Table 5-35
**Truth table for a 74x153 4-input, 2-bit multiplexer.**

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>1G_L</td>
<td>2G_L</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

### Figure 5-64
**Traditional logic symbol for the 74x153.**
Some multiplexers have three-state outputs. The enable input of such a multiplexer, instead of forcing the outputs to zero, forces them to the Hi-Z state. For example, the 74x251 is identical to the '151 in its pinout and its internal logic design, except that Y and Y_L are three-state outputs. When the EN_L input is negated, instead of forcing the outputs to be negated, it forces the outputs into the high-Z state. Similarly, the 74x253 and 74x257 are three-state versions of the '153 and '157. The three-state outputs are especially useful when n-input muxes are combined to form larger muxes, as suggested in the next subsection.

5.7.2 Expanding Multiplexers

Seldom does the size of an MSI multiplexer match the characteristics of the problem at hand. For example, we suggested earlier that an 8-input, 16-bit multiplexer might be used in the design of a computer processor. This function could be performed by 16 74x151 8-input, 1-bit multiplexers or equivalent ASIC cells, each handling one bit of all the inputs and the output. The processor’s 3-bit register-select field would be connected to the A, B, and C inputs of all 16 muxes, so they would all select the same register source at any given time.

The device that produces the 3-bit register-select field in this example must have enough fanout to drive 16 loads. With 74LS-series ICs this is possible because typical devices have a fanout of 20 LS-TTL loads.

Still, it is fortunate that the '151 was designed so that each of the A, B, and C inputs presents only one LS-TTL load to the circuit driving it. Theoretically, the '151 could have been designed without the first rank of three inverters shown on the select inputs in Figure 5-62, but then each select input would have presented five LS-TTL loads, and the drivers in the register-select application would need a fanout of 80.

Another dimension in which multiplexers can be expanded is the number of data sources. For example, suppose we needed a 32-input, 1-bit multiplexer. Figure 5-65 shows one way to build it. Five select bits are required. A 2-to-4 decoder (one-half of a 74x139) decodes the two high-order select bits to enable one of four 74x151 8-input multiplexers. Since only one '151 is enabled at a time, the '151 outputs can simply be ORed to obtain the final output.
Figure 5-65
Combining 74x151s
to make a 32-to-1 multiplexer.
The 32-to-1 multiplexer can also be built using 74x251s. The circuit is identical to Figure 5-65, except that the output NAND gate is eliminated. Instead, the Y (and, if desired, Y_L) outputs of the four ’251s are simply tied together. The ’139 decoder ensures that at most one of the ’251s has its three-state outputs enabled at any time. If the ’139 is disabled (XEN_L is negated), then all of the ’251s are disabled, and the XOUT and XOUT_L outputs are undefined. However, if desired, resistors may be connected from each of these signals to +5 volts to pull the output HIGH in this case.

Bubble-to-bubble design also provides two options for the final OR function in Figure 5-65. The most obvious design would have used a 4-input OR gate connected to the Y outputs. However, for faster operation, we used an inverting gate, a 4-input NAND connected to the /Y outputs. This eliminated the delay of two inverters—the one used inside the ’151 to generate Y from /Y, and the extra inverter circuit that is used to obtain an OR function from a basic NOR circuit in a CMOS or TTL OR gate.

The use of bubble-to-bubble logic design should help your understanding of these multiplexer design examples. Since the decoder outputs and the multiplexer enable inputs are all active low, they can be hooked up directly. You can ignore the inversion bubbles when thinking about the logic function that is performed—you just say that when a particular decoder output is asserted, the corresponding multiplexer is enabled.

Bubble-to-bubble design also provides two options for the final OR function in Figure 5-65. The most obvious design would have used a 4-input OR gate connected to the Y outputs. However, for faster operation, we used an inverting gate, a 4-input NAND connected to the /Y outputs. This eliminated the delay of two inverters—the one used inside the ’151 to generate Y from /Y, and the extra inverter circuit that is used to obtain an OR function from a basic NOR circuit in a CMOS or TTL OR gate.

**Figure 5-66**
A multiplexer driving a bus and a demultiplexer receiving the bus:
(a) switch equivalent;
(b) block diagram symbols.
5.7.3 Multiplexers, Demultiplexers, and Buses

A multiplexer can be used to select one of \( n \) sources of data to transmit on a bus. At the far end of the bus, a demultiplexer can be used to route the bus data to one of \( m \) destinations. Such an application, using a 1-bit bus, is depicted in terms of our switch analogy in Figure 5-66(a). In fact, block diagrams for logic circuits often depict multiplexers and demultiplexers using the wedge-shaped symbols in (b), to suggest visually how a selected one of multiple data sources gets directed onto a bus and routed to a selected one of multiple destinations.

The function of a demultiplexer is just the inverse of a multiplexer’s. For example, a 1-bit, \( n \)-output demultiplexer has one data input and \( s \) inputs to select one of \( n = 2^s \) data outputs. In normal operation, all outputs except the selected one are 0; the selected output equals the data input. This definition may be generalized for a \( b \)-bit, \( n \)-output demultiplexer; such a device has \( b \) data inputs, and its \( s \) select inputs choose one of \( n = 2^s \) sets of \( b \) data outputs.

A binary decoder with an enable input can be used as a demultiplexer, as shown in Figure 5-67. The decoder’s enable input is connected to the data line, and its select inputs determine which of its output lines is driven with the data bit. The remaining output lines are negated. Thus, the 74x139 can be used as a 2-bit, 4-output demultiplexer with active-low data inputs and outputs, and the 74x138 can be used as a 1-bit, 8-output demultiplexer. In fact, the manufacturer’s catalog typically lists these ICs as “decoders/demultiplexers.”

![Figure 5-67 Using a 2-to-4 binary decoder as a 1-bit, 4-output demultiplexer: (a) generic decoder; (b) 74x139.](image)

5.7.4 Multiplexers in ABEL and PLDs

Multiplexers are very easy to design using ABEL and combinational PLDs. For example, the function of a 74x153 4-input, 2-bit multiplexer can be duplicated in a PAL16L8 as shown in Figure 5-68 and Table 5-36. Several characteristics of the PLD-based design and program are worth noting:

- Signal names in the ABEL program are changed slightly from the signal names shown for a 74x153 in Figure 5-64 on page 361, since ABEL does not allow a number to be used as the first character of a signal name.
- A 74x153 has twelve inputs, while a PAL16L8 has only ten inputs. Therefore, two of the 153 inputs are assigned to 16L8 I/O pins, which are no longer usable as outputs.

Copyright © 1999 by John F. Wakerly  Copying Prohibited
• The '153 outputs (1Y and 2Y) are assigned to pins 19 and 12 on the 16L8, which are usable only as outputs. This is preferable to assigning them to I/O pins; given a choice, it’s better to leave I/O pins than output-only pins as spares.

• Although the multiplexer equations in the table are written quite naturally in sum-of-products form, they don’t map directly onto the 16L8’s structure.

\[
Y_1 = G_1 & ( \neg B & \neg A & C_{10} \\
# \neg B & A & C_{11} \\
# \quad \quad \quad \quad B & \neg A & C_{12} \\
# \quad \quad \quad \quad B & A & C_{13})
\]

\[
Y_2 = G_2 & ( \neg B & \neg A & C_{20} \\
# \quad \quad \quad \quad B & \neg A & C_{21} \\
# \quad \quad \quad \quad B & \quad \quad \quad \quad A & C_{22} \\
# \quad \quad \quad \quad B & A & C_{23})
\]

Figure 5-68
Logic diagram for the PAL16L8 used as a 74x153-like multiplexer.

Table 5-36
ABEL program for a 74x153-like 4-input, 2-bit multiplexer.

```ABEL
module Z74X153
title '74x153-like multiplexer PLD'
J. Wakerly, Stanford University'
Z74X153 device 'P16L8';

" Input pins
A, B, !G1, !G2            pin 17, 18, 1, 6;
C10, C11, C12, C13        pin 2, 3, 4, 5;
C20, C21, C22, C23        pin 7, 8, 9, 11;

" Output pins
Y1, Y2                    pin 19, 12 istype 'com';

equations
Y1 = G1 & ( \neg B & \neg A & C_{10} \\
# \neg B & A & C_{11} \\
# \quad \quad \quad \quad B & \neg A & C_{12} \\
# \quad \quad \quad \quad B & A & C_{13})
\]

Y2 = G2 & ( \neg B & \neg A & C_{20} \\
# \quad \quad \quad \quad B & \neg A & C_{21} \\
# \quad \quad \quad \quad B & \quad \quad \quad \quad A & C_{22} \\
# \quad \quad \quad \quad B & A & C_{23})
end Z74X153
```
because of the inverter between the AND-OR array and the actual output pins. Therefore, the ABEL compiler must complement the equations in the table and then reduce the result to sum-of-products form. With a GAL16V8, either version of the equations could be used.

Multiplexer functions are even easier to expression using ABEL's sets and relations. For example, Table 5-38 shows the ABEL program for a 4-input, 8-bit multiplexer. No device statement is included, because this function has too many inputs and outputs to fit in any of the PLDs we've described so far. However, it's quite obvious that a multiplexer of any size can be specified in just a few lines of code in this way.

### Table 5-37

Inverted, reduced equations for 74x153-like 4-input, 2-bit multiplexer.

<table>
<thead>
<tr>
<th>Equation</th>
</tr>
</thead>
</table>

### Table 5-38

ABEL program for a 4-input, 8-bit multiplexer.

```ABEL
module mux4in8b
title '4-input, 8-bit wide multiplexer PLD'

" Input and output pins
!G pin; " Output enable for Y bus
S1..S0 pin; " Select inputs, 0-3 => A-D
A1..A8, B1..B8, C1..C8, D1..D8 pin; " 8-bit input buses A, B, C, D
Y1..Y8 pin istype 'com'; " 8-bit three-state output bus

" Sets
SEL = [S1..S0];
A = [A1..A8];
B = [B1..B8];
C = [C1..C8];
D = [D1..D8];
Y = [Y1..Y8];

equations
Y.OE = G;
WHEN (SEL == 0) THEN Y = A;
ELSE WHEN (SEL == 1) THEN Y = B;
ELSE WHEN (SEL == 2) THEN Y = C;
ELSE WHEN (SEL == 3) THEN Y = D;
end mux4in8b
```
Likewise, it is easy to customize multiplexer functions using ABEL. For example, suppose that you needed a circuit that selects one of four 18-bit input buses, A, B, C, or D, to drive a 18-bit output bus F, as specified in Table 5-39 by three control bits. There are more control-bit combinations than multiplexer inputs, so a standard 4-input multiplexer doesn’t quite fit the bill (but see Exercise \exref). A 4-input, 3-bit multiplexer with the required behavior can be designed to fit into a single PAL16L8 or GAL16V8 as shown in Figure 5-69 and Table 5-40, and six copies of this device can be used to make the 18-bit mux. Alternatively, a single, larger PLD could be used. In any case, the ABEL program is very easily modified for different selection criteria.

Since this function uses all of the available pins on the PAL16L8, we had to make the pin assignment in Figure 5-69 carefully. In particular, we had to assign two output signals to the two output-only pins (O1 and O8), to maximize the number of input pins available.

**Table 5-39**

Function table for a specialized 4-input, 18-bit multiplexer.

<table>
<thead>
<tr>
<th>S2</th>
<th>S1</th>
<th>S0</th>
<th>Input to Select</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>B</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>C</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>D</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>B</td>
</tr>
</tbody>
</table>

**Figure 5-69**

Logic diagram for the PAL16L8 used as a specialized 4-input, 3-bit multiplexer.
Section 5.7 Multiplexers

5.7.5 Multiplexers in VHDL

Multiplexers are very easy to describe in VHDL. In the dataflow style of architecture, the SELECT statement provides the required functionality, as shown in Table 5-41, the VHDL description of 4-input, 8-bit multiplexer.

In a behavioral architecture, a CASE statement is used. For example, Table 5-42 shows a process-based architecture for the same mux4in8b entity.

As in ABEL, it is very easy to customize the selection criteria in a VHDL multiplexer program. For example, Table 5-43 is a behavioral-style program for a specialized 4-input, 18-bit multiplexer with the selection criteria of Table 5-39.

In each example, if the select inputs are not valid (e.g., contain U’s or X’s), the output bus is set to “unknown” to help catch errors during simulation.

---

**Table 5-40** ABEL program for a specialized 4-input, 3-bit multiplexer.

```ABEL
module mux4in3b
  title 'Specialized 4-input, 3-bit Multiplexer'
  mux4in3b device 'P16L8';

  " Input and output pins
  S2..S0                  pin 16..18;             " Select inputs
  A0..A2, B0..B2, C0..C2, D0..D2 pin 1..9, 11, 13, 14; " Bus inputs
  F0..F2                  pin 19, 15, 12 istype 'com'; " Bus outputs

  " Sets
  SEL = [S2..S0];
  A = [A0..A2];
  B = [B0..B2];
  C = [C0..C2];
  D = [D0..D2];
  F = [F0..F2];

  equations
  WHEN (SEL== 0) # (SEL== 2) # (SEL== 4) # (SEL== 6) THEN F = A;
  ELSE WHEN (SEL== 1) # (SEL== 7) THEN F = B;
  ELSE WHEN (SEL== 3) THEN F = C;
  ELSE WHEN (SEL== 5) THEN F = D;
end mux4in3b
```

---

**EASIEST, BUT NOT CHEAPEST** As you’ve seen, it’s very easy to program a PLD to perform decoder and multiplexer functions. Still, if you need the logic function of a standard decoder or multiplexer, it’s usually less costly to use a standard MSI chip than it is to use a PLD. The PLD-based approach is best if the multiplexer has some nonstandard functional requirements, or if you think you may have to change its function as a result of debugging.

---

Copyright © 1999 by John F. Wakerly  Copying Prohibited
5.8 EXCLUSIVE OR Gates and Parity Circuits

5.8.1 EXCLUSIVE OR (XOR) and EXCLUSIVE NOR (XNOR) Gates

An EXCLUSIVE OR (XOR) gate is a 2-input gate whose output is 1 if exactly one of its inputs is 1. Stated another way, an XOR gate produces a 1 output if its inputs are different. An EXCLUSIVE NOR (XNOR) or Equivalence gate is just the opposite—it produces a 1 output if its inputs are the same. A truth table for these
Section 5.8  EXCLUSIVE OR Gates and Parity Circuits  371

Table 5-43  Behavioral VHDL program for a specialized 4-input, 3-bit multiplexer.

| library IEEE; |
| use IEEE.std_logic_1164.all; |

entity mux4in3b is
  port (  
    S: in STD_LOGIC_VECTOR (2 downto 0); -- Select inputs, 0-7 => ABACADAB  
    A, B, C, D: in STD_LOGIC_VECTOR (1 to 18); -- Data bus inputs  
    Y: out STD_LOGIC_VECTOR (1 to 18) -- Data bus output  
  );
end mux4in3b;

architecture mux4in3p of mux4in3b is
begin
  process(S, A, B, C, D)
  variable i: INTEGER;
  begin
    case S is
      when "000" | "010" | "100" | "110" => Y <= A;
      when "001" | "111" => Y <= B;
      when "011" => Y <= C;
      when "101" => Y <= D;
      when others => Y <= (others => 'U'); -- 18-bit vector of 'U'
    end case;
  end process;
end mux4in3p;

functions is shown in Table 5-44. The XOR operation is sometimes denoted by the symbol “⊕”, that is,

\[ X \oplus Y = X' \cdot Y + X \cdot Y' \]

Although EXCLUSIVE OR is not one of the basic functions of switching algebra, discrete XOR gates are fairly commonly used in practice. Most switching technologies cannot perform the XOR function directly; instead, they use multigate designs like the ones shown in Figure 5-70.

<table>
<thead>
<tr>
<th>Table 5-44  Truth table for XOR and XNOR functions.</th>
</tr>
</thead>
<tbody>
<tr>
<td>( X )</td>
</tr>
<tr>
<td>---</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>1</td>
</tr>
</tbody>
</table>
The logic symbols for \( \text{XOR} \) and \( \text{XNOR} \) functions are shown in Figure 5-71. There are four equivalent symbols for each function. All of these alternatives are a consequence of a simple rule:

- Any two signals (inputs or output) of an \( \text{XOR} \) or \( \text{XNOR} \) gate may be complemented without changing the resulting logic function.

In bubble-to-bubble logic design, we choose the symbol that is most expressive of the logic function being performed.

Four \( \text{XOR} \) gates are provided in a single 14-pin SSI IC, the 74x86 shown in Figure 5-72. New SSI logic families do not offer \( \text{XNOR} \) gates, although they are readily available in FPGA and ASIC libraries and as primitives in HDLs.

**Figure 5-71** Equivalent symbols for (a) \( \text{XOR} \) gates; (b) \( \text{XNOR} \) gates.

The logic symbols for \( \text{XOR} \) and \( \text{XNOR} \) functions are shown in Figure 5-71. There are four equivalent symbols for each function. All of these alternatives are a consequence of a simple rule:

- Any two signals (inputs or output) of an \( \text{XOR} \) or \( \text{XNOR} \) gate may be complemented without changing the resulting logic function.

In bubble-to-bubble logic design, we choose the symbol that is most expressive of the logic function being performed.

Four \( \text{XOR} \) gates are provided in a single 14-pin SSI IC, the 74x86 shown in Figure 5-72. New SSI logic families do not offer \( \text{XNOR} \) gates, although they are readily available in FPGA and ASIC libraries and as primitives in HDLs.

**Figure 5-72** Pinouts of the 74x86 quadruple 2-input Exclusive OR gate.
5.8.2 Parity Circuits
As shown in Figure 5-73(a), $n$ XOR gates may be cascaded to form a circuit with $n + 1$ inputs and a single output. This is called an odd-parity circuit, because its output is 1 if an odd number of its inputs are 1. The circuit in (b) is also an odd-parity circuit, but it’s faster because its gates are arranged in a tree-like structure. If the output of either circuit is inverted, we get an even-parity circuit, whose output is 1 if an even number of its inputs are 1.

5.8.3 The 74x280 9-Bit Parity Generator
Rather than build a multibit parity circuit with discrete XOR gates, it is more economical to put all of the XORs in a single MSI package with just the primary inputs and outputs available at the external pins. The 74x280 9-bit parity generator, shown in Figure 5-74, is such a device. It has nine inputs and two outputs that indicate whether an even or odd number of inputs are 1.

5.8.4 Parity-Checking Applications
In Section 2.15, we described error-detecting codes that use an extra bit, called a parity bit, to detect errors in the transmission and storage of data. In an even-parity code, the parity bit is chosen so that the total number of 1 bits in a code word is even. Parity circuits like the 74x280 are used both to generate the correct value of the parity bit when a code word is stored or transmitted, and to check the parity bit when a code word is retrieved or received.
Figure 5-75 shows how a parity circuit might be used to detect errors in the memory of a microprocessor system. The memory stores 8-bit bytes, plus a parity bit for each byte. The microprocessor uses a bidirectional bus \(\text{D}[0:7]\) to transfer data to and from the memory. Two control lines, \(\text{RD}\) and \(\text{WR}\), are used to indicate whether a read or write operation is desired, and an \(\text{ERROR}\) signal is asserted to indicate parity errors during read operations. Complete details of the memory chips, such as addressing inputs, are not shown; memory chips are described in detail in \chapref{MEMORY}.

**Figure 5-74** The 74x280 9-bit odd/even parity generator: (a) logic diagram, including pin numbers for a standard 16-pin dual in-line package; (b) traditional logic symbol.

SPEEDING UP THE XOR TREE

If each XOR gate in Figure 5-74 were built using discrete NAND gates as in Figure 5-70(b), the 74x280 would be pretty slow, having a propagation delay equivalent to \(4 \cdot 3 + 1\), or 13, NAND gates. Instead, a typical implementation of the 74x280 uses a 4-wide \(\text{AND-OR-INVERT}\) gate to perform the function of each shaded pair of XOR gates in the figure with about the same delay as a single NAND gate. The A–I inputs are buffered through two levels of inverters so that each input presents just one unit load to the circuit driving it. Thus, the total propagation delay through this implementation of the 74x280 is about the same as five inverting gates, not 13.
To store a byte into the memory chips, we specify an address (not shown), place the byte on D[0–7], generate its parity bit on PIN, and assert WR. The AND gate on the I input of the 74x280 ensures that I is 0 except during read operations, so that during writes the `280’s output depends only on the parity of the D-bus data. The `280’s ODD output is connected to PIN, so that the total number of 1s stored is even.

To retrieve a byte, we specify an address (not shown) and assert RD; the byte value appears on DOUT[0–7] and its parity appears on POUT. A 74x541 drives the byte onto the D bus, and the `280 checks its parity. If the parity of the 9-bit word DOUT[0–7].POUT is odd during a read, the ERROR signal is asserted.

Parity circuits are also used with error-correcting codes such as the Hamming codes described in Section 2.15.3. We showed the parity-check matrix for a 7-bit Hamming code in Figure 2-13 on page 59. We can correct errors in this code as shown in Figure 5-76. A 7-bit word, possibly containing an error, is presented on DU[1–7]. Three 74x280s compute the parity of the three bit-groups defined by the parity-check matrix. The outputs of the `280s form the syndrome, which is the number of the erroneous input bit, if any. A 74x138 is used to decode the syndrome. If the syndrome is zero, the NOERROR_L signal is asserted (this signal also could be named ERROR). Otherwise, the erroneous
A bit is corrected by complementing it. The corrected code word appears on the \( DC_L \) bus.

Note that the active-low outputs of the '138 led us to use an active-low \( DC_L \) bus. If we required an active-high \( DC \) bus, we could have put a discrete inverter on each XOR input or output, or used a decoder with active-high outputs, or used XNOR gates.

Figure 5-76 Error-correcting circuit for a 7-bit Hamming code.
Section 5.8  EXCLUSIVE OR Gates and Parity Circuits

5.8.5 Exclusive OR Gates and Parity Circuits in ABEL and PLDs

The Exclusive OR function is denoted in ABEL by the $ operator, and its complement, the Exclusive NOR function, is denoted by !$ . In principle, these operators may be used freely in ABEL expressions. For example, you could specify a PLD output equivalent to the 74x280’s EVEN output using the following ABEL equation:

\[
\text{EVEN} = ! (A \; $ \; B \; $ \; C \; $ \; D \; $ \; E \; $ \; F \; $ \; G \; $ \; H \; $ \; I); 
\]

However, most PLDs realize expressions using two-level AND-OR logic and have little if any capability of realizing XOR functions directly. Unfortunately, the Karnaugh map of an n-input XOR function is a checkerboard with \(2^{n-1}\) prime implicants. Thus, the sum-of-products realization of the simple equation above requires 256 product terms, well beyond the capability of any PLD.

As we’ll see in Section 10.5.2, some PLDs can realize a two-input XOR function directly in a three-level structure combining two independent sums of products. This structure turns out to be useful in the design of counters. To create larger XOR functions, however, a board-level designer must normally use a specialized parity generator/checker component like the 74x280, and an ASIC designer must combine individual XOR gates in a multilevel parity tree similar to Figure 5-73(b) on page 373.

5.8.6 Exclusive OR Gates and Parity Circuits in VHDL

Like ABEL, VHDL provides primitive operators, xor and xnor, for specifying XOR and XNOR functions (xnor was introduced in VHDL-93). For example, Table 5-45 is a dataflow-style program for a 3-input XOR device that uses the xor primitive. It’s also possible to specify XOR or parity functions behaviorally, as Table 5-46 does for a 9-input parity function similar to the 74x280.

<table>
<thead>
<tr>
<th>Table 5-45</th>
<th>Dataflow-style VHDL program for a 3-input XOR device.</th>
</tr>
</thead>
</table>

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity vxor3 is
  port ( 
    A, B, C: in STD_LOGIC;
    Y: out STD_LOGIC 
  );
end vxor3;

architecture vxor3 of vxor3 is
begin 
  Y <= A xor B xor C;
end vxor3;
```
When a VHDL program containing large XOR functions is synthesized, the synthesis tool will do the best it can to realize the function in the targeted device technology. There’s no magic—if we try to target the VHDL program in Table 5-46 to a 16V8 PLD, it still won’t fit!

Typical ASIC and FPGA libraries contain two- and three-input XOR and XNOR functions as primitives. In CMOS ASICs, these primitives are usually realized quite efficiently at the transistor level using transmission gates as shown in Exercises 5.73 and 5.75. Fast and compact XOR trees can be built using these primitives. However, typical VHDL synthesis tools are not be smart enough to create an efficient tree structure from a behavioral program like Table 5-46. Instead, we can use a structural program to get exactly what we want.

For example, Table 5-47 is a structural VHDL program for a 9-input XOR function that is equivalent to the 74x280 of Figure 5-74(a) in structure as well as function. In this example, we’ve used the previously defined vxor3 component as the basic building block of the XOR tree. In an ASIC, we would replace the vxor3 with a 3-input XOR primitive from the ASIC library. Also, if a 3-input XNOR were available, we could eliminate the explicit inversion for Y3N and instead use the XNOR for U5, using the noninverted Y3 signal as its last input.
Our final example is a VHDL version of the Hamming decoder circuit of Figure 5-76. A function \( \text{syndrome}(DU) \) is defined to return the 3-bit syndrome of a 7-bit uncorrected data input vector \( DU \). In the “main” process, the corrected data output vector \( DC \) is initially set equal to \( DU \). The \texttt{CONV_INTEGER} function, introduced in \texttt{VHDLconv}, is used to convert the 3-bit syndrome to an integer. If the syndrome is nonzero, the corresponding bit of \( DC \) is complemented to correct the assumed 1-bit error. If the syndrome is zero, either no error or an undetectable error has occurred; the output \( \text{NOERROR} \) is set accordingly.

### 5.9 Comparators

Comparing two binary words for equality is a commonly used operation in computer systems and device interfaces. For example, in Figure 2-7(a) on page 52, we showed a system structure in which devices are enabled by comparing a “device select” word with a predetermined “device ID.” A circuit that compares two binary words and indicates whether they are equal is called a \textit{comparator}. Some comparators interpret their input words as signed or unsigned numbers and also indicate an arithmetic relationship (greater or less than) between the words. These devices are often called \textit{magnitude comparators}.

\begin{table}
\centering
\caption{Structural VHDL program for a 74x280-like parity checker.}
\begin{verbatim}
library IEEE;
use IEEE.std_logic_1164.all;

entity V74x280 is
  port (
    I: in STD_LOGIC_VECTOR (1 to 9);
    EVEN, ODD: out STD_LOGIC
  );
end V74x280;

architecture V74x280s of V74x280 is
  component vxor3
    port (A, B, C: in STD_LOGIC; Y: out STD_LOGIC);
  end component;
  signal Y1, Y2, Y3, Y3N: STD_LOGIC;
  begin
    U1: vxor3 port map (I(1), I(2), I(3), Y1);
    U2: vxor3 port map (I(4), I(5), I(6), Y2);
    U3: vxor3 port map (I(7), I(8), I(9), Y3);
    Y3N <= not Y3;
    U4: vxor3 port map (Y1, Y2, Y3, ODD);
    U5: vxor3 port map (Y1, Y2, Y3N, EVEN);
  end V74x280s;
\end{verbatim}
\end{table}
5.9.1 Comparator Structure

EXCLUSIVE OR and EXCLUSIVE NOR gates may be viewed as 1-bit comparators. Figure 5-77(a) shows an interpretation of the 74x86 XOR gate as a 1-bit comparator. The active-high output, DIFF, is asserted if the inputs are different. The outputs of four XOR gates are ORed to create a 4-bit comparator in (b). The DIFF output is asserted if any of the input-bit pairs are different. Given enough XOR gates and wide enough OR gates, comparators with any number of input bits can be built.
5.9.2 Iterative Circuits

An **iterative circuit** is a special type of combinational circuit, with the structure shown in Figure 5-78. The circuit contains $n$ identical modules, each of which has both primary inputs and outputs and cascading inputs and outputs. The leftmost cascading inputs are called **boundary inputs** and are connected to fixed logic values in most iterative circuits. The rightmost cascading outputs are called **boundary outputs** and usually provide important information.

Iterative circuits are well suited to problems that can be solved by a simple iterative algorithm:

1. Set $C_0$ to its initial value and set $i$ to 0.
2. Use $C_i$ and $PI_i$ to determine the values of $PO_i$ and $C_{i+1}$.
3. Increment $i$.
4. If $i < n$, go to step 2.

In an iterative circuit, the loop of steps 2–4 is “unwound” by providing a separate combinational circuit that performs step 2 for each value of $i$.

**Figure 5-77** Comparators using the 74x86: (a) 1-bit comparator; (b) 4-bit comparator.
Examples of iterative circuits are the comparator circuit in the next subsection and the ripple adder in Section 5.10.2. The 74x85 4-bit comparator and the 74x283 4-bit adder are examples of MSI circuits that can be used as the individual modules in a larger iterative circuit. In \secref{itvsseq} we’ll explore the relationship between iterative circuits and corresponding sequential circuits that execute the 4-step algorithm above in discrete time steps.

5.9.3 An Iterative Comparator Circuit

Two $n$-bit values $X$ and $Y$ can be compared one bit at a time using a single bit $EQ_i$ at each step to keep track of whether all of the bit-pairs have been equal so far:

1. Set $EQ_0$ to 1 and set $i$ to 0.
2. If $EQ_i$ is 1 and $X_i$ and $Y_i$ are equal, set $EQ_{i+1}$ to 1. Else set $EQ_{i+1}$ to 0.
3. Increment $i$.
4. If $i < n$, go to step 2.

Figure 5-79 shows a corresponding iterative circuit. Note that this circuit has no primary outputs; the boundary output is all that interests us. Other iterative circuits, such as the ripple adder of Section 5.10.2, have primary outputs of interest.

Given a choice between the iterative comparator circuit in this subsection and one of the parallel comparators shown previously, you would probably prefer the parallel comparator. The iterative comparator saves little if any cost, and it’s very slow because the cascading signals need time to “ripple” from the leftmost to the rightmost module. Iterative circuits that process more than one bit
at a time, using modules like the 74x85 4-bit comparator and 74x283 4-bit adder, are much more likely to be used in practical designs.

### 5.9.4 Standard MSI Comparators

Comparator applications are common enough that several MSI comparators have been developed commercially. The 74x85 is a 4-bit comparator with the logic symbol shown in Figure 5-80. It provides a greater-than output (AGTBOUT) and a less-than output (ALTBOUT) as well as an equal output (AEQBOUT). The ’85 also has cascading inputs (AGTBIN, ALTBIN, AEQBIN) for combining multiple ’85s to create comparators for more than four bits. Both the cascading inputs and the outputs are arranged in a 1-out-of-3 code, since in normal operation exactly one input and one output should be asserted.

The cascading inputs are defined so the outputs of an ’85 that compares less-significant bits are connected to the inputs of an ’85 that compares more-
significant bits, as shown in Figure 5-81 for a 12-bit comparator. This is an iterative circuit according to the definition in Section 5.9.2. Each ’85 develops its cascading outputs roughly according to the following pseudo-logic equations:

\[
AGTBOUT = (A > B) + (A = B) \cdot AGTBIN
\]

\[
AEQBOUT = (A = B) \cdot AEQBIN
\]

\[
ALTBOUT = (A < B) + (A = B) \cdot ALTBIN
\]

The parenthesized subexpressions above are not normal logic expressions, but indicate an arithmetic comparison that occurs between the A3–A0 and B3–B0 inputs. In other words, AGTBOUT is asserted if \(A > B\) or if \(A = B\) and AGTBIN is asserted (if the higher-order bits are equal, we have to look at the lower-order bits for the answer). We’ll see this kind of expression again when we look at ABEL comparator design in Section 5.9.5. The arithmetic comparisons can be expressed using normal logic expressions, for example,

\[
(A > B) = A3 \cdot B3' +
\]

\[
(A3 \oplus B3)' \cdot A2 \cdot B2' +
\]

\[
(A3 \oplus B3)' \cdot (A2 \oplus B2)' \cdot A1 \cdot B1' +
\]

\[
(A3 \oplus B3)' \cdot (A2 \oplus B2)' \cdot (A1 \oplus B1)' \cdot A0 \cdot B0'
\]

Such expressions must be substituted into the pseudo-logic equations above to obtain genuine logic equations for the comparator outputs.

Several 8-bit MSI comparators are also available. The simplest of these is the 74x682, whose logic symbol is shown in Figure 5-82 and whose internal
Figure 5-83
Logic diagram for the 74x682 8-bit comparator, including pin numbers for a standard 20-pin dual in-line package.
logic diagram is shown in Figure 5-83. The top half of the circuit checks the two 8-bit input words for equality. Each XNOR-gate output is asserted if its inputs are equal, and the PEQQ_L output is asserted if all eight input-bit pairs are equal. The bottom half of the circuit compares the input words arithmetically, and asserts /PGTQ if P[7–0] > Q[7–0].

Unlike the 74x85, the 74x682 does not have cascading inputs. Also unlike the '85, the '682 does not provide a “less than” output. However, any desired condition, including ≤ and ≥, can be formulated as a function of the PEQQ_L and PGTQ_L outputs, as shown in Figure 5-84.

Figure 5-84
Arithmetic conditions derived from 74x682 outputs.

5.9.5 Comparators in ABEL and PLDs
Comparing two sets for equality or inequality is very easy to do in ABEL using the “==” or “!=” operator in a relational expression. The only restriction is that the two sets must have an equal number of elements. Thus, given the relational expression “A!=B” where A and B are sets each with n elements, the compiler generates the logic expression

\[(A1 \oplus B1) \# (A2 \oplus B2) \# \ldots \# (An \oplus Bn)\]

The logic expression for “A==B” is just the complement of the one above.
In the preceding logic expression, it takes one 2-input XOR function to compare each bit. Since a 2-input XOR function can be realized as a sum of two product terms, the complete expression can be realized in a PLD as a relatively modest sum of $2^n$ product terms:

$$(A_1 \& !B_1 \# !A_1 \& B_1) \# (A_2 \& !B_2 \# !A_2 \& B_2) \# \ldots \# (A_n \& !B_n \# !A_n \& B_n)$$

Although ABEL has relational operators for less-than and greater-than comparisons, the resulting logic expressions are not so small or easy to derive. For example, consider the relational expression ‘$A<B$’, where $[A_n \ldots A_1]$ and $[B_n \ldots B_1]$ are sets with $n$ elements. To construct the corresponding logic expression, ABEL first constructs $n$ equations of the form

$$L_i = (!A_i \& (B_i \# L_{i-1}) \# (A_i \& B_i \& L_{i-1})$$

for $i = 1$ to $n$ and $L_0 = 0$ by definition. This is, in effect, an iterative definition of the less-than function, starting with the least-significant bit. Each $L_i$ equation says that, as of bit $i$, $A$ is less than $B$ if $A_i$ is 0 and $B_i$ is 1 or $A$ was less than $B$ as of the previous bit, or if $A_i$ and $B_i$ are both 1 and $A$ was less than $B$ as of the previous bit.

The logic expression for ‘$A<B$’ is simply the equation for $L_n$. So, after creating the $n$ equations above, ABEL collapses them into a single equation for $L_n$ involving only elements of $A$ and $B$. It does this by substituting the $L_{n-1}$ equation into the right-hand side of the $L_n$ equation, then substituting the $L_{n-2}$ equation into this result, and so on, until substituting 0 for $L_0$. Finally, it derives a minimal sum-of-products expression from the result.

Collapsing an iterative circuit into a two-level sum-of-products realization usually creates an exponential expansion of product terms. The ‘$<$’ comparison function follows this pattern, requiring $2^n - 1$ product terms for an $n$-bit comparator. Thus, comparators larger than a few bits cannot be realized practically in one pass through a PLD.

The results for ‘$>$’ comparators are identical, of course, and logic expressions for ‘$==$’ and ‘$!=$’ are at least as bad, being the complements of the expressions for ‘$<$’ and ‘$>$’. If we use a PLD with output polarity control, the inversion is free and the number of product terms is the same; otherwise, the minimal number of product terms after inverting is $2^n + 2^{n-1} - 1$.

### 5.9.6 Comparators in VHDL

VHDL has comparison operators for all of its built-in types. *Equality* (=) and *inequality* (/=) operators apply to all types; for array and record types, the operands must have equal size and structure, and the operands are compared component by component. We have used the equality operator to compare a signal or signal vector with a constant value in many examples in this chapter. If we compare two signals or variables, the synthesis engine generates equations similar to ABEL’s in the preceding subsection.
VHDL’s other comparison operators, >, <, >=, and <=, apply only to integer types, enumerated types (such as STD_LOGIC), and one-dimensional arrays of enumeration or integer types. Integer order from smallest to largest is the natural ordering, from minus infinity to plus infinity, and enumerated types use the ordering in which the elements of the type were defined, from first to last (unless you explicitly change the enumeration encoding using a command specific to the synthesis engine, in which case the ordering is that of your encoding).

The ordering for array types is defined iteratively, starting with the leftmost element in each array. Arrays are always compared from left to right, regardless of the order of their index range (“to” or “downto”). The order of the leftmost pair of unequal elements is the order of the array. If the arrays have unequal lengths and all the elements of the shorter array match the corresponding elements of the longer one, then the shorter array is considered to be the smaller.

The result of all this is that the built-in comparison operators compare equal-length arrays of type BIT_VECTOR or STD_LOGIC_VECTOR as if they represented unsigned integers. If the arrays have different lengths, then the operators do not yield a valid arithmetic comparison, what you’d get by extending the shorter array with zeroes on the left; more on this in a moment.

Table 5-49 is a VHDL program that produces all of the comparison outputs for comparing two 8-bit unsigned integers. Since the two input vectors A and B have equal lengths, the program produces the desired results.

```
library IEEE;
use IEEE.std_logic_1164.all;

entity vcompare is
  port (
    A, B: in STD_LOGIC_VECTOR (7 downto 0);
    EQ, NE, GT, GE, LT, LE: out STD_LOGIC
  );
end vcompare;

architecture vcompare_arch of vcompare is
  begin
    process (A, B)
    begin
      EQ <= '0'; NE <= '0'; GT <= '0'; GE <= '0'; LT <= '0'; LE <= '0';
      if A = B then EQ <= '1'; end if;
      if A /= B then NE <= '1'; end if;
      if A > B then GT <= '1'; end if;
      if A >= B then GE <= '1'; end if;
      if A < B then LT <= '1'; end if;
      if A <= B then LE <= '1'; end if;
    end process;
  end vcompare_arch
```

To allow more flexible comparisons and arithmetic operations, the IEEE has created a standard package, \texttt{IEEE\_std\_logic\_arith}, which defines two important new types and a host of comparison and arithmetic functions that operate on them. The two new types are \texttt{SIGNED} and \texttt{UNSIGNED}:

\begin{verbatim}
type SIGNED is array (NATURAL range <> of STD\_LOGIC;
type UNSIGNED is array (NATURAL range <> of STD\_LOGIC;
\end{verbatim}

As you can see, both types are defined just indeterminate-length arrays of \texttt{STD\_LOGIC}, no different from \texttt{STD\_LOGIC\_VECTOR}. The important thing is that the package also defines new comparison functions that are invoked when either or both comparison operands have one of the new types. For example, it defines eight new “less-than” functions with the following combinations of parameters:

\begin{verbatim}
function "<" (L: UNSIGNED; R: UNSIGNED) return BOOLEAN;
function "<" (L: SIGNED; R: SIGNED) return BOOLEAN;
function "<" (L: UNSIGNED; R: SIGNED) return BOOLEAN;
function "<" (L: SIGNED; R: UNSIGNED) return BOOLEAN;
function "<" (L: UNSIGNED; R: INTEGER) return BOOLEAN;
function "<" (L: INTEGER; R: UNSIGNED) return BOOLEAN;
function "<" (L: SIGNED; R: INTEGER) return BOOLEAN;
function "<" (L: INTEGER; R: SIGNED) return BOOLEAN;
\end{verbatim}

Thus, the “<” operator can be used with any combination of \texttt{SIGNED}, \texttt{UNSIGNED}, and \texttt{INTEGER} operands; the compiler selects the function whose parameter types match the actual operands. Each of the functions is defined in the package to do the “right thing,” including making the appropriate extensions and conversions when operands of different sizes or types are used. Similar functions are provided for the other five relational operators, \texttt{=}, \texttt{/=}, \texttt{<=}, \texttt{>}, and \texttt{>=}.

Using the \texttt{IEEE\_std\_logic\_arith} package, you can write programs like the one in Table 5-50. Its 8-bit input vectors, \(A\), \(B\), \(C\), and \(D\), have three different types. In the comparisons involving \(A\), \(B\), and \(C\), the compiler automatically selects the correct version of the comparison function; for example, for \(A<B\) it selects the first “<” function above, because both operands have type \texttt{UNSIGNED}.

In the comparisons involving \(D\), explicit type conversions are used. The assumption is that the designer wants this particular \texttt{STD\_LOGIC\_VECTOR} to be interpreted as \texttt{UNSIGNED} in one case and \texttt{SIGNED} in another. The important thing to understand here is that the \texttt{IEEE\_std\_logic\_arith} package does not make any assumptions about how \texttt{STD\_LOGIC\_VECTORS} are to be interpreted; the user must specify the conversion.

Two other packages, \texttt{STD\_LOGIC\_SIGNED} and \texttt{STD\_LOGIC\_UNSIGNED}, do make assumptions and are useful if all \texttt{STD\_LOGIC\_VECTORS} are to be interpreted the same way. Each package contains three versions of each comparison function so that \texttt{STD\_LOGIC\_VECTORS} are interpreted as \texttt{SIGNED} or \texttt{UNSIGNED}, respectively, when compared with each other or with integers.
When a comparison function is specified in VHDL, it takes just as many product terms as in ABEL to realize the function as a two-level sum of products. However, most VHDL synthesis engines will realize the comparator as an iterative circuit with far fewer gates, albeit more levels of logic. Also, better synthesis engines can detect opportunities to eliminate entire comparator circuits. For example, in the program of Table 5-49 on page 388, the \texttt{NE}, \texttt{GE}, and \texttt{LE} outputs could be realized with one inverter each, as the complements of the \texttt{EQ}, \texttt{LT}, and \texttt{GT} outputs, respectively.

### Table 5-50  Behavioral VHDL program for comparing 8-bit integers of various types.

| library IEEE; |
| use IEEE.std_logic_1164.all; |
| use IEEE.std_logic_arith.all; |

```vhdl
entity vcompa is  
   port (  
      A, B: in UNSIGNED (7 downto 0);  
      C: in SIGNED (7 downto 0);  
      D: in STD_LOGIC_VECTOR (7 downto 0);  
      A_LT_B, B_GE_C, A_EQ_C, C_NEG, D_BIG, D_NEG: out STD_LOGIC  
   );  
end vcompa;  
architecture vcompa_arch of vcompa is  
begin  
   process (A, B, C, D)  
   begin  
      A_LT_B <= '0'; B_GE_C <= '0'; A_EQ_C <= '0'; C_NEG <= '0'; D_BIG <= '0'; D_NEG <= '0';  
      if A < B then A_LT_B <= '1'; end if;  
      if B >= C then B_GE_C <= '1'; end if;  
      if A = C then A_EQ_C <= '1'; end if;  
      if C < 0 then C_NEG <= '1'; end if;  
      if UNSIGNED(D) > 200 then D_BIG <= '1'; end if;  
      if SIGNED(D) < 0 then D_NEG <= '1'; end if;  
   end process;  
end vcompa_arch;  
```

When a comparison function is specified in VHDL, it takes just as many product terms as in ABEL to realize the function as a two-level sum of products. However, most VHDL synthesis engines will realize the comparator as an iterative circuit with far fewer gates, albeit more levels of logic. Also, better synthesis engines can detect opportunities to eliminate entire comparator circuits. For example, in the program of Table 5-49 on page 388, the \texttt{NE}, \texttt{GE}, and \texttt{LE} outputs could be realized with one inverter each, as the complements of the \texttt{EQ}, \texttt{LT}, and \texttt{GT} outputs, respectively.

### *5.10 Adders, Subtractors, and ALUs*

Addition is the most commonly performed arithmetic operation in digital systems. An \textit{adder} combines two arithmetic operands using the addition rules described in Chapter 2. As we showed in Section 2.6, the same addition rules and therefore the same adders are used for both unsigned and two’s-complement numbers. An adder can perform subtraction as the addition of the minuend and the complemented (negated) subtrahend, but you can also build a \textit{subtractor}...
circuits that perform subtraction directly. MSI devices called ALUs, described in Section 5.10.6, perform addition, subtraction, or any of several other operations according to an operation code supplied to the device.

*5.10.1 Half Adders and Full Adders*

The simplest adder, called a *half adder*, adds two 1-bit operands \( X \) and \( Y \), producing a 2-bit sum. The sum can range from 0 to 2, which requires two bits to express. The low-order bit of the sum may be named \( HS \) (half sum), and the high-order bit may be named \( CO \) (carry out). We can write the following equations for \( HS \) and \( CO \):

\[
\begin{align*}
HS &= X \oplus Y \\
    &= X \cdot Y' + X' \cdot Y \\
CO &= X \cdot Y
\end{align*}
\]

To add operands with more than one bit, we must provide for carries between bit positions. The building block for this operation is called a *full adder*. Besides the addend-bit inputs \( X \) and \( Y \), a full adder has a carry-bit input, \( CIN \). The sum of the three inputs can range from 0 to 3, which can still be expressed with just two output bits, \( S \) and \( COUT \), having the following equations:

\[
\begin{align*}
S &= X \oplus Y \oplus CIN \\
    &= X \cdot Y' \cdot CIN' + X' \cdot Y \cdot CIN' + X' \cdot Y' \cdot CIN + X \cdot Y \cdot CIN \\
COUT &= X \cdot Y + X \cdot CIN + Y \cdot CIN
\end{align*}
\]

Here, \( S \) is 1 if an odd number of the inputs are 1, and \( COUT \) is 1 if two or more of the inputs are 1. These equations represent the same operation that was specified by the binary addition table in Table 2-3 on page 28.

One possible circuit that performs the full-adder equations is shown in Figure 5-85(a). The corresponding logic symbol is shown in (b). Sometimes the symbol is drawn as shown in (c), so that cascaded full adders can be drawn more neatly, as in the next subsection.

---

Figure 5-85

Full adder: (a) gate-level circuit diagram; (b) logic symbol; (c) alternate logic symbol suitable for cascading.
5.10.2 Ripple Adders

Two binary words, each with \( n \) bits, can be added using a ripple adder—a cascade of \( n \) full-adder stages, each of which handles one bit. Figure 5-86 shows the circuit for a 4-bit ripple adder. The carry input to the least significant bit (\( c_0 \)) is normally set to 0, and the carry output of each full adder is connected to the carry input of the next most significant full adder. The ripple adder is a classic example of an iterative circuit as defined in Section 5.9.2.

A ripple adder is slow, since in the worst case a carry must propagate from the least significant full adder to the most significant one. This occurs if, for example, one addend is 11...11 and the other is 00...01. Assuming that all of the addend bits are presented simultaneously, the total worst-case delay is

\[
t_{\text{ADD}} = t_{\text{XYCout}} + (n - 2) \cdot t_{\text{CinCout}} + t_{\text{CinS}}
\]

where \( t_{\text{XYCout}} \) is the delay from \( X \) or \( Y \) to \( \text{COUT} \) in the least significant stage, \( t_{\text{CinCout}} \) is the delay from \( \text{CIN} \) to \( \text{COUT} \) in the middle stages, and \( t_{\text{CinS}} \) is the delay from \( \text{CIN} \) to \( S \) in the most significant stage.

A faster adder can be built by obtaining each sum output \( s_i \) with just two levels of logic. This can be accomplished by writing an equation for \( s_i \) in terms of \( x_i - x_j \), \( y_i - y_j \), and \( c_0 \), “multiplying out” or “adding out” to obtain a sum-of-products or product-of-sums expression, and building the corresponding AND-OR or OR-AND circuit. Unfortunately, beyond \( s_2 \), the resulting expressions have too many terms, requiring too many first-level gates and more inputs than typically possible on the second-level gate. For example, even assuming that \( c_0 = 0 \), a two-level AND-OR circuit for \( s_2 \) requires fourteen 4-input ANDs, four 5-input ANDs, and an 18-input OR gate; higher-order sum bits are even worse. Nevertheless, it is possible to build adders with just a few levels of delay using a more reasonable number of gates, as we’ll see in Section 5.10.4.

5.10.3 Subtractors

A binary subtraction operation analogous to binary addition was also specified in Table 2-3 on page 28. A full subtractor handles one bit of the binary subtraction algorithm, having input bits \( X \) (minuend), \( Y \) (subtrahend), and \( \text{BIN} \) (borrow...
in), and output bits \(D\) (difference) and \(\text{BOUT}\) (borrow out). We can write logic equations corresponding to the binary subtraction table as follows:

\[
D = X \oplus Y \oplus \text{BIN}
\]

\[
\text{BOUT} = X' \cdot Y + X' \cdot \text{BIN} + Y \cdot \text{BIN}
\]

These equations are very similar to equations for a full adder, which should not be surprising. We showed in Section 2.6 that a two’s-complement subtraction operation, \(X - Y\), can be performed by an addition operation, namely, by adding the two’s complement of \(Y\) to \(X\). The two’s complement of \(Y\) is \(\overline{Y} + 1\), where \(\overline{Y}\) is the bit-by-bit complement of \(Y\). We also showed in Exercise 2.26 that a binary adder can be used to perform an unsigned subtraction operation \(X - Y\), by performing the operation \(X + \overline{Y} + 1\). We can now confirm that these statements are true by manipulating the logic equations above:

\[
\text{BOUT} = X' \cdot Y + X' \cdot \text{BIN} + Y \cdot \text{BIN}
\]

\[
\text{BOUT}' = (X + Y') \cdot (X + \text{BIN'}) \cdot (Y' + \text{BIN'}) \quad \text{(generalized DeMorgan’s theorem)}
\]

\[
= X \cdot Y' + X \cdot \text{BIN'} + Y' \cdot \text{BIN'} \quad \text{(multiply out)}
\]

\[
D = X \oplus Y \oplus \text{BIN}
\]

\[
= X' \oplus Y' \oplus \text{BIN}' \quad \text{(complementing XOR inputs)}
\]

For the last manipulation, recall that we can complement the two inputs of an XOR gate without changing the function performed.

Comparing with the equations for a full adder, the above equations tell us that we can build a full subtractor from a full adder as shown in Figure 5-87. Just to keep things straight, we’ve given the full adder circuit in (a) a fictitious name, the “74x999.” As shown in (c), we can interpret the function of this same physical circuit to be a full subtractor by giving it a new symbol with active-low borrow in, borrow out, and subtrahend signals.

Thus, to build a ripple subtractor for two \(n\)-bit active-high operands, we can use \(n\) 74x999s and inverters, as shown in (d). Note that for the subtraction operation, the borrow input of the least significant bit should be negated (no borrow), which for an active-low input means that the physical pin must be 1 or HIGH. This is just the opposite as in addition, where the same input pin is an active-high carry-in that is 0 or LOW.

By going back to the math in Chapter 2, we can show that this sort of manipulation works for all adder and subtractor circuits, not just ripple adders and subtractors. That is, any \(n\)-bit adder circuit can be made to function as a subtractor by complementing the subtrahend and treating the carry-in and carry-out signals as borrows with the opposite active level. The rest of this section discusses addition circuits only, with the understanding that they can easily be made to perform subtraction.
5.10.4 Carry Lookahead Adders

The logic equation for sum bit \( s_i \) of a binary adder can actually be written quite simply:

\[
  s_i = x_i \oplus y_i \oplus c_i
\]

More complexity is introduced when we expand \( c_i \) above in terms of \( x_0 - x_{i-1} \), \( y_0 - y_{i-1} \), and \( c_0 \), and we get a real mess expanding the XORs. However, if we’re willing to forego the XOR expansion, we can at least streamline the design of \( c_i \) logic using ideas of carry lookahead discussed in this subsection.

Figure 5-88 shows the basic idea. The block labeled “Carry Lookahead Logic” calculates \( c_i \) in a fixed, small number of logic levels for any reasonable value of \( i \). Two definitions are the key to carry lookahead logic:

- **Carry generate**: For a particular combination of inputs \( x_i \) and \( y_i \), adder stage \( i \) is said to generate a carry if it produces a carry-out of 1 (\( c_{i+1} = 1 \)) independent of the inputs on \( x_0 - x_{i-1} \), \( y_0 - y_{i-1} \), and \( c_0 \).

- **Carry propagate**: For a particular combination of inputs \( x_i \) and \( y_i \), adder stage \( i \) is said to propagate carries if it produces a carry-out of 1 (\( c_{i+1} = 1 \)) in the presence of an input combination of \( x_0 - x_{i-1} \), \( y_0 - y_{i-1} \), and \( c_0 \) that causes a carry-in of 1 (\( c_i = 1 \)).
Corresponding to these definitions, we can write logic equations for a carry-generate signal, \( g_i \), and a carry-propagate signal, \( p_i \), for each stage of a carry lookahead adder:

\[
\begin{align*}
    g_i &= x_i \cdot y_i \\
    p_i &= x_i + y_i
\end{align*}
\]

That is, a stage unconditionally generates a carry if both of its addend bits are 1, and it propagates carries if at least one of its addend bits is 1. The carry output of a stage can now be written in terms of the generate and propagate signals:

\[
c_{i+1} = g_i + p_i \cdot c_i
\]

To eliminate carry ripple, we recursively expand the \( c_i \) term for each stage, and multiply out to obtain a 2-level AND-OR expression. Using this technique, we can obtain the following carry equations for the first four adder stages:

\[
\begin{align*}
    c_1 &= g_0 + p_0 \cdot c_0 \\
    c_2 &= g_1 + p_1 \cdot c_1 \\
    &= g_1 + p_1 \cdot (g_0 + p_0 \cdot c_0) \\
    &= g_1 + p_1 \cdot g_0 + p_1 \cdot p_0 \cdot c_0 \\
    c_3 &= g_2 + p_2 \cdot c_2 \\
    &= g_2 + p_2 \cdot (g_1 + p_1 \cdot g_0 + p_1 \cdot p_0 \cdot c_0) \\
    &= g_2 + p_2 \cdot g_1 + p_2 \cdot p_1 \cdot g_0 + p_2 \cdot p_1 \cdot p_0 \cdot c_0 \\
    c_4 &= g_3 + p_3 \cdot c_3 \\
    &= g_3 + p_3 \cdot (g_2 + p_2 \cdot g_1 + p_2 \cdot p_1 \cdot g_0 + p_2 \cdot p_1 \cdot p_0 \cdot c_0) \\
    &= g_3 + p_3 \cdot g_2 + p_3 \cdot p_2 \cdot g_1 + p_3 \cdot p_2 \cdot p_1 \cdot g_0 + p_3 \cdot p_2 \cdot p_1 \cdot p_0 \cdot c_0
\end{align*}
\]

Each equation corresponds to a circuit with just three levels of delay—one for the generate and propagate signals, and two for the sum-of-products shown. A carry lookahead adder uses three-level equations such as these in each adder stage for the block labeled “carry lookahead” in Figure 5-88. The sum output for
a stage is produced by combining the carry bit with the two addend bits for the stage as we showed in the figure. In the next subsection, we’ll study some commercial MSI adders and ALUs that use carry lookahead.

### 5.10.5 MSI Adders

The 74x283 is a 4-bit binary adder that forms its sum and carry outputs with just a few levels of logic, using the carry lookahead technique. Figure 5-89 is a logic symbol for the 74x283. The older 74x83 is identical except for its pinout, which has nonstandard locations for power and ground.

The logic diagram for the ’283, shown in Figure 5-90, has just a few differences from the general carry-lookahead design that we described in the preceding subsection. First of all, its addends are named \( A \) and \( B \) instead of \( X \) and \( Y \); no big deal. Second, it produces active-low versions of the carry-generate (\( g'_i \)) and carry-propagate (\( p'_i \)) signals, since inverting gates are generally faster than noninverting ones. Third, it takes advantage of the fact that we can algebraically manipulate the half-sum equation as follows:

\[
hs_i = x_i \oplus y_i
\]

\[
= x_i \cdot y'_i + x'_i \cdot y_i
\]

\[
= x_i \cdot y'_i + x_i \cdot x'_i + x'_i \cdot y_i + y_i \cdot y'_i
\]

\[
= (x_i + y_i) \cdot (x'_i + y'_i)
\]

\[
= (x_i + y_i) \cdot (x_i \cdot y_i)' = p_i \cdot g'_i
\]

Thus, an AND gate with an inverted input can be used instead of an XOR gate to create each half-sum bit.

Finally, the ’283 creates the carry signals using an INVERT-OR-AND structure (the DeMorgan equivalent of an AND-OR-INVERT), which has about the same delay as a single CMOS or TTL inverting gate. This requires some explaining, since the carry equations that we derived in the preceding subsection are used in a slightly modified form. In particular, the \( c_{i+1} \) equation uses the term \( p_i \cdot g_i \) instead of \( g_i \). This has no effect on the output, since \( p_i \) is always 1 when \( g_i \) is 1. However, it allows the equation to be factored as follows:

\[
c_{i+1} = p_i \cdot g_i + p_i \cdot c_i
\]

\[
= p_i \cdot (g_i + c_i)
\]

This leads to the following carry equations, which are used by the circuit:

\[
c_1 = p_0 \cdot (g_0 + c_0)
\]

\[
c_2 = p_1 \cdot (g_1 + c_0)
\]

\[
= p_1 \cdot (g_1 + p_0 \cdot (g_0 + c_0))
\]

\[
= p_1 \cdot (g_1 + g_0 + c_0)
\]
Figure 5-90
Logic diagram for the 74x283 4-bit binary adder.
If you've followed the derivation of these equations and can obtain the same ones by reading the '283 logic diagram, then congratulations, you're up to speed on switching algebra! If not, you may want to review Sections 4.1 and 4.2.

The propagation delay from the C0 input to the C4 output of the '283 is very short, about the same as two inverting gates. As a result, fairly fast group-ripple adders with more than four bits can be made simply by cascading the carry outputs and inputs of '283s, as shown in Figure 5-91 for a 16-bit adder. The total propagation delay from C0 to C16 in this circuit is about the same as that of eight inverting gates.

Figure 5-91 A 16-bit group-ripple adder.
5.10.6 MSI Arithmetic and Logic Units

An arithmetic and logic unit (ALU) is a combinational circuit that can perform any of a number of different arithmetic and logical operations on a pair of $b$-bit operands. The operation to be performed is specified by a set of function-select inputs. Typical MSI ALUs have 4-bit operands and three to five function select inputs, allowing up to 32 different functions to be performed.

Figure 5-92 is a logic symbol for the 74x181 4-bit ALU. The operation performed by the '181 is selected by the $M$ and $S_3$–$S_0$ inputs, as detailed in Table 5-51. Note that the identifiers $A$, $B$, and $F$ in the table refer to the 4-bit words $A_3$–$A_0$, $B_3$–$B_0$, and $F_3$–$F_0$; and the symbols $\cdot$ and $+$ refer to logical AND and OR operations.

The 181's $M$ input selects between arithmetic and logical operations. When $M = 1$, logical operations are selected, and each output $F_i$ is a function only of the corresponding data inputs, $A_i$ and $B_i$. No carries propagate between stages, and the $CIN$ input is ignored. The $S_3$–$S_0$ inputs select a particular logical operation; any of the 16 different combinational logic functions on two variables may be selected.

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Function $M = 0$ (arithmetic)</th>
<th>Function $M = 1$ (logic)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$S_3$</td>
<td>$S_2$</td>
<td>$S_1$</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>
When $M = 0$, arithmetic operations are selected, carries propagate between
the stages, and $\text{CIN}$ is used as a carry input to the least significant stage. For
operations larger than four bits, multiple ’181 ALUs may be cascaded like the
group-ripple adder in the Figure 5-91, with the carry-out ($\text{COUT}$) of each ALU
connected to the carry-in (CIN) of the next most significant stage. The same
function-select signals ($M, S3–S0$) are applied to all the ’181s in the cascade.

To perform two’s-complement addition, we use $S3–S0$ to select the
operation “$A + B + \text{CIN}$.” The $\text{CIN}$ input of the least-significant ALU is
normally set to 0 during addition operations. To perform two’s-complement
subtraction, we use $S3–S0$ to select the operation $A - B + \text{CIN}$. In
this case, the $\text{CIN}$ input of the least significant ALU is normally set to 1, since
$\text{CIN}$ acts as the complement of the borrow during subtraction.

The ’181 provides other arithmetic operations, such as “$A - 1 + \text{CIN}$,” that are useful in some applications (e.g., decrement by 1). It also provides
a bunch of weird arithmetic operations, such as “$A \cdot B \cdot (A + B) + \text{CIN}$,”
that are almost never used in practice, but that “fall out” of the circuit for free.

Notice that the operand inputs $A3_L$–$A0_L$ and $B3_L$–$B0_L$ and the
function outputs $F3_L$–$F0_L$ of the ’181 are active low. The ’181 can also be
used with active-high operand inputs and function outputs. In this case, a differ-
ent version of the function table must be constructed. When $M = 1$, logical
operations are still performed, but for a given input combination on $S3–S0$, the
function obtained is precisely the dual of the one listed in Table 5-51. When
$M = 0$, arithmetic operations are performed, but the function table is once again
different. Refer to a ’181 data sheet for more details.

Two other MSI ALUs, the 74x381 and 74x382 shown in Figure 5-93,
encode their select inputs more compactly, and provide only eight different but
useful functions, as detailed in Table 5-52. The only difference between the ’381
and ’382 is that one provides group-carry lookahead outputs (which we explain
next), while the other provides ripple carry and overflow outputs.

Figure 5-93
Logic symbols for 4-bit ALUs: (a) 74x381; (b) 74x382.
5.10.7 Group-Carry Lookahead

The ’181 and ’381 provide group-carry lookahead outputs that allow multiple ALUs to be cascaded without rippling carries between 4-bit groups. Like the 74x283, the ALUs use carry lookahead to produce carries internally. However, they also provide G_L and P_L outputs that are carry lookahead signals for the entire 4-bit group. The G_L output is asserted if the ALU generates a carry, that is, if it will produce a carry-out (COUT = 1) whether or not there is a carry-in (CIN = 1):

\[ G_L = (g_3 + p_3 \cdot g_2 + p_3 \cdot p_2 \cdot g_1 + p_3 \cdot p_2 \cdot p_1 \cdot g_0)' \]

The P_L output is asserted if the ALU propagates a carry, that is, if it will produce a carry-out if there is a carry-in:

\[ P_L = (p_3 \cdot p_2 \cdot p_1 \cdot p_0)' \]

When ALUs are cascaded, the group-carry lookahead outputs may be combined in just two levels of logic to produce the carry input to each ALU. A lookahead carry circuit, the 74x182 shown in Figure 5-94, performs this operation. The ’182 inputs are C0, the carry input to the least significant ALU ("ALU 0"), and G0–G3 and P0–P3, the generate and propagate outputs of ALUs 0–3. Using these inputs, the ’182 produces carry inputs C1–C3 for ALUs 1–3. Figure 5-95 shows the connections for a 16-bit ALU using four ’381s and a ’182.

The 182’s carry equations are obtained by “adding out” the basic carry lookahead equation of Section 5.10.4:

\[ c_{i+1} = g_i + p_i \cdot c_i \]
\[ = (g_i + p_i) \cdot (g_i + c_i) \]

Expanding for the first three values of i, we obtain the following equations:

\[ C1 = (G0+P0) \cdot (G0+C0) \]
\[ C2 = (G1+P1) \cdot (G1+G0+P0) \cdot (G1+G0+C0) \]
\[ C3 = (G2+P2) \cdot (G2+G1+P1) \cdot (G2+G1+G0+P0) \cdot (G2+G1+G0+C0) \]

Table 5-52

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>S2</td>
<td>S1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Figure 5-94

Logic symbol for the 74x182 lookahead carry circuit.
Figure 5-95
A 16-bit ALU using group-carry lookahead.
The '182 realizes each of these equations with just one level of delay—an INVERT-OR-AND gate.

When more than four ALUs are cascaded, they may be partitioned into "supergroups," each with its own '182. For example, a 64-bit adder would have four supergroups, each containing four ALUs and a '182. The $G_L$ and $P_L$ outputs of each '182 can be combined in a next-level '182, since they indicate whether the supergroup generates or propagates carries:

$$G_L = ((G3+P3) \cdot (G3+G2+P2) \cdot (G3+G2+G1+P1) \cdot (G3+G2+G1+G0))'$$
$$P_L = (P0 \cdot P1 \cdot P2 \cdot P3)'$$

**5.10.8 Adders in ABEL and PLDs**

ABEL supports addition (+) and subtraction (−) operators which can be applied to sets. Sets are interpreted as unsigned integers; for example, a set with $n$ bits represents an integer in the range of 0 to $2^n−1$. Subtraction is performed by negating the subtrahend and adding. Negation is performed in two's complement; that is, the operand is complemented bit-by-bit and then 1 is added.

Table 5-53 shows an example of addition in ABEL. The set definition for $SUM$ was made one bit wider than the addends to accommodate the carry out of the MSB; otherwise this carry would be discarded. The set definitions for the addends were extended on the left with a 0 bit to match the size of $SUM$.

Even though the adder program is extremely small, it takes a long time to compile and it generates a huge number of terms in the minimal two level sum of products. While $SUM0$ has only two product terms, subsequent terms $SUMi$ have $5 \cdot 2^{i−4}$ terms, or 636 terms for $SUM7$! And the carry out ($SUM8$) has $2^8−1=255$ product terms. Obviously, adders with more than a few bits cannot be practically realized using two levels of logic.

```ABEL
module add
  title 'Adder Exercise'

  " Input and output pins
  A7..A0, B7..B0          pin;
  SUM8..SUM0              pin istype 'com';

  " Set definitions
  A = [0, A7..A0];
  B = [0, B7..B0];
  SUM = [SUM8..SUM0];

  equations
  SUM = A + B;

end add

Table 5-53
ABEL program for an 8-bit adder.
Recognizing that larger adders and comparators are still needed in PLDs from time to time, ABEL provides an \texttt{@CARRY} directive which tells the compiler to synthesize group-ripple adder with \( n \) bits per group. For example, if the statement \( \texttt{@CARRY 1;} \) were included in Table 5-53, the compiler would create eight new signals for the carries out of bit positions 0 through 7. The equations for \texttt{SUM1} through \texttt{SUM8} would use these internal carries, essentially creating an 8-stage ripple adder with a worst-case delay of eight passes through the PLD.

If the statement \( \texttt{@CARRY 2;} \) were used, the compiler would compute carries two bits at a time, creating four new signals for carries out of bit positions 1, 3, 5, and 7. In this case, the maximum number of product terms needed for any output is still reasonable, only 7, and the worst-case delay path has just four passes through the PLD. With three bits per group (\texttt{@CARRY 3;}), the maximum number of product terms balloons to 28, which is impractical.

A special case that is often used in ABEL and PLDs is adding or subtracting a constant 1. This operation is used in the definition of counters, where the next state of the counter is just the current state plus 1 for an “up” counter or minus 1 for a “down” counter. The equation for bit \( i \) of an “up” counter can be stated very simply in words: “Complement bit \( i \) if counting is enabled and all of the bits lower than \( i \) are 1.” This requires just \( i+2 \) product terms for any value of \( i \), and can be further reduced to just one product term and an \texttt{XOR} gate in some PLDs, as shown in Sections 10.5.1 and 10.5.3.

**5.10.9 Adders in VHDL**

Although VHDL has addition (+) and subtraction (−) operators built in, they only work with the integer, real, and physical types. They specifically do not work with \texttt{BIT VECTOR} types or the IEEE standard type \texttt{STD\_LOGIC\_VECTOR}. Instead, standard packages define these operators.

As we explained in Section 5.9.6, the \texttt{IEEE\_std\_logic\_arith} package defines two new array types, \texttt{SIGNED} and \texttt{UNSIGNED}, and a set of comparison functions for operands of type \texttt{INTEGER}, \texttt{SIGNED}, or \texttt{UNSIGNED}. The package also defines addition and subtraction operations for the same kinds of operands as well as \texttt{STD\_LOGIC} and \texttt{STD\_ULOGIC} for 1-bit operands.

The large number of overlaid addition and subtraction functions may make it less than obvious what type an addition or subtraction result will have. Normally, if any of the operands is type \texttt{SIGNED}, the result is \texttt{SIGNED}, else the result is \texttt{UNSIGNED}. However, if the result is assigned to a signal or variable of
type STD_LOGIC_VECTOR, then the SIGNED or UNSIGNED result is converted to that type. The length of any result is normally the length of the longest operand. However, when an UNSIGNED operand is combined with a SIGNED or INTEGER operand, its length is increased by 1 to accommodate a sign bit of 0, and then the result’s length is determined.

Incorporating these considerations, the VHDL program in Table 5-54 shows 8-bit additions for various operand and result types. The first result, S, is declared to be 9 bits long assuming the designer is interested in the carry from the 8-bit addition of UNSIGNED operands A and B. The concatenation operator & is used to extend A and B so that the addition function will return the carry bit in the MSB of the result.

The next result, T, is also 9 bits long, since the addition function extends the UNSIGNED operand A when combining it with the SIGNED operand C. In the third addition, an 8-bit STD_LOGIC_VECTOR D is type-converted to SIGNED and combined with C to obtain an 8-bit SIGNED result U. In the last statement, D is converted to UNSIGNED, automatically extended by one bit, and subtracted from C to produce a 9-bit result V.

Since addition and subtraction are fairly expensive in terms of the number of gates required, many VHDL synthesis engines will attempt to reuse adder blocks whenever possible. For example, Table 5-55 is a VHDL program that includes two different additions. Rather than building two adders and selecting
one’s output with a multiplexer, the synthesis engine can build just one adder and select its inputs using multiplexers, potentially creating a smaller overall circuit.

### *5.11 Combinational Multipliers*

#### *5.11.1 Combinational Multiplier Structures*

In Section 2.8, we outlined an algorithm that uses \( n \) shifts and adds to multiply \( n \)-bit binary numbers. Although the shift-and-add algorithm emulates the way that we do paper-and-pencil multiplication of decimal numbers, there is nothing inherently “sequential” or “time dependent” about multiplication. That is, given two \( n \)-bit input words \( X \) and \( Y \), it is possible to write a truth table that expresses the 2\( n \)-bit product \( P = X \cdot Y \) as a combinational function of \( X \) and \( Y \). A combinational multiplier is a logic circuit with such a truth table.

Most approaches to combinational multiplication are based on the paper-and-pencil shift-and-add algorithm. Figure 5-96 illustrates the basic idea for an 8 \( \times \) 8 multiplier for two unsigned integers, multiplicand \( X = x_7x_6x_5x_4x_3x_2x_1x_0 \) and multiplier \( Y = y_7y_6y_5y_4y_3y_2y_1y_0 \). We call each row a product component, a shifted

| \( p_{14} \) | \( p_{13} \) | \( p_{12} \) | \( p_{11} \) | \( p_{10} \) | \( p_9 \) | \( p_8 \) | \( p_7 \) | \( p_6 \) | \( p_5 \) | \( p_4 \) | \( p_3 \) | \( p_2 \) | \( p_1 \) | \( p_0 \) |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| \( y_7 \) | \( y_6 \) | \( y_5 \) | \( y_4 \) | \( y_3 \) | \( y_2 \) | \( y_1 \) | \( y_0 \) |
| \( x_7 \) | \( x_6 \) | \( x_5 \) | \( x_4 \) | \( x_3 \) | \( x_2 \) | \( x_1 \) | \( x_0 \) |

**Figure 5-96** Partial products in an 8 \( \times \) 8 multiplier.
A multiplicant that is multiplied by 0 or 1 depending on the corresponding multiplier bit. Each small box represents one product-component bit $y_i x_j$, the logical AND of multiplier bit $y_i$ and multiplicand bit $x_j$. The product $P = p_{15}p_{14} \ldots p_2 p_1 p_0$ has 16 bits and is obtained by adding together all the product components.

Figure 5-97 shows one way to add up the product components. Here, the product-component bits have been spread out to make space, and each “+” box is a full adder equivalent to Figure 5-85(c) on page 391. The carries in each row of full adders are connected to make an 8-bit ripple adder. Thus, the first ripple adder combines the first two product components to produce the first partial product, as defined in Section 2.8. Subsequent adders combine each partial product with the next product component.

It is interesting to study the propagation delay of the circuit in Figure 5-97. In the worst case, the inputs to the least significant adder ($y_0 x_1$ and $y_1 x_0$) can affect the MSB of the product ($p_{15}$). If we assume for simplicity that the delays from any input to any output of a full adder are equal, say $t_{pd}$, then the worst case
 Sequential multipliers use a single adder and a register to accumulate the partial products. The partial-product register is initialized to the first product component, and for an \( n \times n \)-bit multiplication, \( n - 1 \) steps are taken and the adder is used \( n - 1 \) times, once for each of the remaining \( n - 1 \) product components to be added to the partial-product register.

 Some sequential multipliers use a trick called carry-save addition to speed up multiplication. The idea is to break the carry chain of the ripple adder to shorten the delay of each addition. This is done by applying the carry output from bit \( i \) during step \( j \) to the carry input for bit \( i + 1 \) during the next step, \( j + 1 \). After the last product component is added, one more step is needed in which the path goes through 20 adders and its delay is \( 20t_{pd} \). If the delays are different, then the answer depends on the relative delays; see Exercise \( \text{exref} \{xxx\} \).

**Figure 5-98**
Interconnections for a faster \( 8 \times 8 \) combinational multiplier.
carries are hooked up in the usual way and allowed to ripple from the least to the most significant bit.

The combinational equivalent of an 8×8 multiplier using carry-save addition is shown in Figure 5-98. Notice that the carry out of each full adder in the first seven rows is connected to an input of an adder below it. Carries in the eighth row of full adders are connected to create a conventional ripple adder. Although this adder uses exactly the same amount of logic as the previous one (64 2-input AND gates and 56 full adders), its propagation delay is substantially shorter. Its worst-case delay path goes through only 14 full adders. The delay can be further improved by using a carry lookahead adder for the last row.

The regular structure of combinational multipliers make them ideal for VLSI and ASIC realization. The importance of fast multiplication in microprocessors, digital video, and many other applications has led to much study and development of even better structures and circuits for combinational multipliers; see the References.

*5.11.2 Multiplication in ABEL and PLDs

ABEL provides a multiplication operator *, but it can be used only with individual signals, numbers, or special constants, not with sets. Thus, ABEL cannot synthesize a multiplier circuit from a single equation like “P = X*Y.”

Still, you can use ABEL to specify a combinational multiplier if you break it down into smaller pieces. For example, Table 5-56 shows the design of a 4×4 unsigned multiplier following the same general structure as Figure 5-96 on page 406. Expressions are used to define the four product components, PC1, PC2, PC3, and PC4, which are then added in the equations section of the program. This does not generate an array of full adders as in Figure 5-97 or 5-98. Rather, the ABEL compiler will dutifully crunch the addition equation to pro-

```ABEL
module mul4x4
  title '4x4 Combinational Multiplier'
  X3..X0, Y3..Y0 pin;  " multiplicand, multiplier
  P7..P0         pin istype 'com';    " product

  P = [P7..P0];
  PC1 = Y0 & [0, 0, 0, 0,X3,X2,X1,X0];
  PC2 = Y1 & [0, 0, 0,X3,X2,X1,X0, 0];
  PC3 = Y2 & [0, 0,X3,X2,X1,X0, 0, 0];
  PC4 = Y3 & [0,X3,X2,X1,X0, 0, 0, 0];

  equations
  P = PC1 + PC2 + PC3 + PC4;

end mul4x4
```

Table 5-56
ABEL program for a 4×4 combinational multiplier.
duce a minimal sum for each of the eight product output bits. Surprisingly, the worst-case output, P4, has only 36 product terms, a little high but certainly realizable in two passes through a PLD.

*5.11.3 Multiplication in VHDL

VHDL is rich enough to express multiplication in a number of different ways; we’ll save the best for last.

Table 5-57 is a behavioral VHDL program that mimics the multiplier structure of Figure 5-98. In order to represent the internal signals in the figure, the program defines a new data type, array8x8, which is a two-dimensional array of STD_LOGIC (recall that STD_LOGIC_VECTOR is a one-dimensional array of STD_LOGIC). Variable PC is declared as a such an array to hold the product-component bits, and variables PCS and PCC are similar arrays to hold the sum and carry outputs of the main array of full adders. One-dimensional arrays RAS and RAC hold the sum and carry outputs of the ripple adder. Figure 5-99 shows the variable naming and numbering scheme. Integer variables i and j are used as loop indices for rows and columns, respectively.

The program attempts to illustrate the logic gates that would be used in a faithful realization of Figure 5-98, even though a synthesizer could legitimately create quite a different structure from this behavioral program. If you want to control the structure, then you must use structural VHDL, as we’ll show later.

In the program, the first, nested for statement performs 64 AND operations to obtain the product-component bits. The next for loop initializes boundary conditions at the top of the multiplier, using the notion of row-0 “virtual” full adders, not shown in the figure, whose sum outputs equal the first row of PC bits.
library IEEE;
use IEEE.std_logic_1164.all;

entity vmul8x8p is
  port ( X: in STD_LOGIC_VECTOR (7 downto 0);
         Y: in STD_LOGIC_VECTOR (7 downto 0);
         P: out STD_LOGIC_VECTOR (15 downto 0) );
end vmul8x8p;

architecture vmul8x8p_arch of vmul8x8p is

  function MAJ (I1, I2, I3: STD_LOGIC) return STD_LOGIC is
    begin
    return ((I1 and I2) or (I1 and I3) or (I2 and I3));
  end MAJ;

  begin
  process (X, Y)
  type array8x8 is array (0 to 7) of STD_LOGIC_VECTOR (7 downto 0);
  variable PC: array8x8;     -- product component bits
  variable PCS: array8x8;    -- full-adder sum bits
  variable PCC: array8x8;    -- full-adder carry output bits
  variable RAS, RAC: STD_LOGIC_VECTOR (7 downto 0); -- ripple adder sum
  begin                                           -- and carry bits
  for i in 0 to 7 loop for j in 0 to 7 loop
    PC(i)(j) := Y(i) and X(j); -- compute product component bits
  end loop; end loop;
  for j in 0 to 7 loop
    PCS(0)(j) := PC(0)(j);  -- initialize first-row "virtual"
    PCC(0)(j) := '0';       -- adders (not shown in figure)
  end loop;
  for i in 1 to 7 loop      -- do all full adders except last row
    for j in 0 to 6 loop
      PCS(i)(j) := PC(i)(j) xor PCS(i-1)(j+1) xor PCC(i-1)(j);
      PCC(i)(j) := MAJ(PC(i)(j), PCS(i-1)(j+1), PCC(i-1)(j));
    PCS(i)(7) := PC(i)(7); -- leftmost "virtual" adder sum output
  end loop;
  end loop;
  RAC(0) := '0';
  for i in 0 to 6 loop -- final ripple adder
    RAS(i) := PCS(7)(i+1) xor PCS(7)(i) xor RAC(i);
    RAC(i+1) := MAJ(PCS(7)(i+1), PCS(7)(i), RAC(i));
  end loop;
  for i in 0 to 7 loop
    P(i) <= PCS(i)(0);  -- first 8 product bits from full-adder sums
  end loop;
  for i in 8 to 14 loop
    P(i) <= RAS(i-8);   -- next 7 bits from ripple-adder sums
  end loop;
  P(15) <= RAC(7);    -- last bit from ripple-adder carry
  end process;
end vmul8x8p_arch;

Table 5-57
Behavioral VHDL program for an 8×8 combinational multiplier.
Variables are used rather than signals in the process in Table 5-57 to make simulation run faster. Variables are faster because the simulator keeps track of their values only when the process is running. Because variable values are assigned sequentially, the process in Table 5-57 is carefully written to compute values in the proper order. That is, a variable cannot be used until a value has been assigned to it.

Signals, on the other hand, have a value at all times. When a signal value is changed in a process, the simulator schedules a future event in its event list for the value change. If the signal appears on the right-hand side of an assignment statement in the process, then the signal must also be included in the process’ sensitivity list. If a signal value changes, the process will then execute again, and keep repeating until all of the signals in the sensitivity list are stable.

In Table 5-57, if you wanted to observe internal values or timing during simulation, you could change all the variables (except i and j) to signals and include them in the sensitivity list. To make the program syntactically correct, you would also have to move the type and signal declarations to just after the architecture statement, and change all of the “:=” assignments to “<=”.

Suppose that after making the changes above, you also reversed the order of the indices in the for loops (e.g., “7 downto 0” instead of “0 to 7”). The program would still work. However, dozens of repetitions of the process would be required for each input change in X or Y, because the signal changes in this circuit propagate from the lowest index to the highest.

While the choice of signals vs. variables affects the speed of simulation, with most VHDL synthesis engines it does not affect the results of synthesis.

and whose carry outputs are 0. The third, nested for loop corresponds to the main array of adders in Figure 5-98, all except the last row, which is handled by the fourth for loop. The last two for loops assign the appropriate adder outputs to the multiplier output signals.

A three-input “majority function,” MAJ, is defined at the beginning of Table 5-57 and is subsequently used to compute carry outputs. An n-input majority function produces a 1 output if the majority of its inputs are 1, two out of three in the case of a 3-input majority function. (If n is even, n/2+1 inputs must be 1.)

Over thirty years ago, there was substantial academic interest in a more general class of n-input threshold functions which produce a 1 output if k or more of their inputs are 1. Besides providing full employment for logic theoreticians, threshold functions could realize many logic functions with a smaller number of elements than could a conventional AND/OR realization. For example, an adder’s carry function requires three AND gates and one OR gate, but just one three-input threshold gate.

(Unfortunately), an economical technology never emerged for threshold gates, and they remain, for now, an academic curiosity.
architecture vmul8x8s_arch of vmul8x8s is
component AND2
port( I0, I1: in STD_LOGIC;
0: out STD_LOGIC );
end component;
component XOR3
port( I0, I1, I2: in STD_LOGIC;
0: out STD_LOGIC );
end component;
component MAJ   -- Majority function, 0 = I0*I1 + I0*I2 + I1*I2
port( I0, I1, I2: in STD_LOGIC;
0: out STD_LOGIC );
end component;
type array8x8 is array (0 to 7) of STD_LOGIC_VECTOR (7 downto 0);
signal PC: array8x8;     -- product-component bits
signal PCS: array8x8;    -- full-adder sum bits
signal PCC: array8x8;    -- full-adder carry output bits
signal RAS, RAC: STD_LOGIC_VECTOR (7 downto 0); -- sum, carry
begin
g1: for i in 0 to 7 generate    -- product-component bits
g2: for j in 0 to 7 generate
U1: AND2 port map (Y(i), X(j), PC(i)(j));
end generate;
end generate;
g3: for j in 0 to 7 generate
PCS(0)(j) <= PC(0)(j);  -- initialize first-row "virtual" adders
PCC(0)(j) <= '0';
end generate;
g4: for i in 1 to 7 generate   -- do full adders except the last row
g5: for j in 0 to 6 generate
U2: XOR3 port map (PC(i)(j),PCS(i-1)(j+1),PCC(i-1)(j),PCS(i)(j));
U3: MAJ  port map (PC(i)(j),PCS(i-1)(j+1),PCC(i-1)(j),PCC(i)(j));
PCS(i)(7) <= PC(i)(7); -- leftmost "virtual" adder sum output
end generate;
end generate;
RAC(0) <= '0';
g6: for i in 0 to 6 generate   -- final ripple adder
U7: XOR3 port map (PCS(7)(i+1), PCC(7)(i), RAC(i), RAC(i));
U3: MAJ  port map (PCS(7)(i+1), PCC(7)(i), RAC(i), RAC(i+1));
end generate;
g7: for i in 0 to 7 generate
P(i) <= PCS(i)(0); -- get first 8 product bits from full-adder sums
end generate;
g8: for i in 8 to 14 generate
P(i) <= RAS(i-8); -- get next 7 bits from ripple-adder sums
end generate;
P(15) <= RAC(7); -- get last bit from ripple-adder carry
end vmul8x8s_arch;
The program in Table 5-57 can be modified to use structural VHDL as shown in Table 5-58. This approach gives the designer complete control over the circuit structure that is synthesized, as might be desired in an ASIC realization. The program assumes that the architectures for AND2, XOR3, and MAJ3 have been defined elsewhere, for example, in an ASIC library.

This program makes good use of the _generate statement_ to create the arrays of components used in the multiplier. The _generate_ statement must have a label, and similar to a _for-loop_ statement, it specifies an iteration scheme to control the repetition of the enclosed statements. Within _for-generate_, the enclosed statements can include any concurrent statements, _IF-THEN-ELSE_ statements, and additional levels of looping constructs. Sometimes _generate_ statements are combined with _IF-THEN-ELSE_ to produce a kind of conditional compilation capability.

Well, we said we’d save the best for last, and here it is. The IEEE _std_logic_arith_ library that we introduced in Section 5.9.6 defines multiplication functions for _SIGNED_ and _UNSIGNED_ types, and overlays these functions onto the “*” operator. Thus, the program in Table 5-59 can multiply unsigned numbers with a simple one-line assignment statement. Within the IEEE library, the multiplication function is defined behaviorally, using the shift-and-add algorithm. We could have showed you this approach at the beginning of this subsection, but then you wouldn’t have read the rest of it, would you?

---

**Table 5-59**

Truly behavioral VHDL program for an 8×8 combinational multiplier.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;

entity vmul8x8i is
  port (  
    X: in UNSIGNED (7 downto 0);  
    Y: in UNSIGNED (7 downto 0);  
    P: out UNSIGNED (15 downto 0)  
  );
end vmul8x8i;

architecture vmul8x8i_arch of vmul8x8i is
begin
  P <= X * Y;
end vmul8x8i_arch;
```

---

**References**

Digital designers who want to write better should start by reading the classic _Elements of Style_, 3rd ed., by William Strunk, Jr. and E. B. White (Allyn & Bacon, 1979). Another book on writing style, especially for nerds, is _Effective
SYNTHESIS OF BEHAVIORAL DESIGNS

You’ve probably heard that compilers for high-level programming languages like C usually generate better code than people do writing in assembly language, even with “hand-tweaking.” Most digital designers hope that compilers for behavioral HDLs will also some day produce results superior to a typical hand-tweaked design, be it a schematic or structural VHDL. Better compilers won’t put the designers out of work, they will simply allow them to tackle bigger designs.

We’re not quite there yet. However, the more advanced synthesis engines do include some nice optimizations for commonly used behavioral structures. For example, I have to admit that the FPGA synthesis engine that I used to test the VHDL programs in this subsection produced just as fast a multiplier from Table 5-59 as it did from any of the more detailed architectures!


The ANSI/IEEE standard for logic symbols is Std 91-1984, IEEE Standard Graphic Symbols for Logic Functions. Another standard of interest to logic designers is ANSI/IEEE 991-1986, Logic Circuit Diagrams. These two standards and ten others, including standard symbols for 10-inch gongs and maid’s signal plugs, can be found in one handy, five-pound reference, Electrical and Electronics Graphic and Letter Symbols and Reference Designations Standards Collection Electrical and Electronics Graphics Symbols and Reference Designations published by the IEEE in 1996 (www.ieee.org).

Real logic devices are described in data sheets and data books published by the manufacturers. Updated editions of data books used to be published every few years, but in recent years the trend has been to minimize or eliminate the hardcopy editions and instead to publish up-to-date information on the web. Two of the largest suppliers with the most comprehensive sites are Texas Instruments (www.ti.com) and Motorola (www.mot.com).

For a given logic family such as 74ALS, all manufacturers list generally equivalent specifications, so you can get by with just one data book per family. Some specifications, especially timing, may vary slightly between manufacturers, so when timing is tight it’s best to check a couple of different sources and use the worst case. That’s a lot easier than convincing your manufacturing department to buy a component only from a single supplier.

The first PAL devices were invented in 1978 by John Birkner at Monolithic Memories, Inc. (MMI). Birkner earned U.S. patent number 4,124,899 for his invention, and MMI rewarded him by buying him a brand new Porsche! Seeing the value in this technology (PALS, not Porsches), Advanced Micro Devices (AMD) acquired MMI in the early 1980s and remained a leading developer and supplier of new PLDs and CPLDs. In 1997, AMD spun off its PLD operations to form Vantis Corporation.
Some of the best resources for learning about PLD-based design are provided by the PLD manufacturers. For example, Vantis publishes the 1999 Vantis Data Book (Sunnyvale, CA 94088, 1999), which contains information on their PLDs, CPLDs, and FPGAs. Individual data sheets and application notes are readily downloadable from their website (www.vantis.com). Similarly, GAL inventor Lattice Semiconductor has a comprehensive Lattice Data Book (Hillsboro, OR 97124, 1999) and website (www.latticesemi.com).

A much more detailed discussion of the internal operation of LSI and VLSI devices, including PLDs, ROMs, and RAMs, can be found in electronics texts such as Microelectronics, 2nd ed., by J. Millman and A. Grabel (McGraw-Hill, 1987) and VLSI Engineering by Thomas E. Dillinger (Prentice Hall, 1988). Additional PLD references are cited at the end of chapter 1.

On the technical side of digital design, lots of textbooks cover digital design principles, but only a few cover practical aspects of design. A classic is Digital Design with Standard MSI and LSI by Thomas R. Blakeslee, 2nd ed. (Wiley, 1979), which includes chapters on everything from structured combinational design with MSI and LSI to “the social consequences of engineering.” A more recent, excellent short book focusing on digital design practices is The Well-Tempered Digital Design by Robert B. Seidensticker (Addison-Wesley, 1986). It contains hundreds of readily accessible digital-design “proverbs” in areas ranging from high-level design philosophy to manufacturability. Another easy-reading, practical, and “fun” book on analog and digital design is Clive Maxfield’s Bebop to the Boolean Boogie (LLH Technology Publishing, 1997; for a good time, also visit www.maxmon.com).

Drill Problems

5.1 Give three examples of combinational logic circuits that require billions and billions of rows to describe in a truth table. For each circuit, describe the circuit’s inputs and output(s), and indicate exactly how many rows the truth table contains; you need not write out the truth table. (Hint: You can find several such circuits right in this chapter.)

5.2 Draw the DeMorgan equivalent symbol for a 74x30 8-input NAND gate.

5.3 Draw the DeMorgan equivalent symbol for a 74x27 3-input NOR gate.

5.4 What’s wrong with the signal name “READY”?

5.5 You may find it annoying to have to keep track of the active levels of all the signals in a logic circuit. Why not use only noninverting gates, so all signals are active high?

5.6 True or false: In bubble-to-bubble logic design, outputs with a bubble can be connected only to inputs with a bubble.

5.7 A digital communication system is being designed with twelve identical network ports. Which type of schematic structure is probably most appropriate for the design?
5.8 Determine the exact maximum propagation delay from IN to OUT of the circuit in Figure X5.8 for both LOW-to-HIGH and HIGH-to-LOW transitions, using the timing information given in Table 5-2. Repeat, using a single worst-case delay number for each gate and compare and comment on your results.

5.9 Repeat Drill 5.8, substituting 74HCT00s for the 74LS00s.

5.10 Repeat Drill 5.8, substituting 74LS08s for the 74LS00s.

5.11 Repeat Drill 5.8, substituting 74AHCT02s for the 74LS00s, using constant 0 instead of constant 1 inputs, and using typical rather than maximum timing.

5.12 Estimate the minimum propagation delay from IN to OUT for the circuit shown in Figure X5.12. Justify your answer.

5.13 Determine the exact maximum propagation delay from IN to OUT of the circuit in Figure X5.12 for both LOW-to-HIGH and HIGH-to-LOW transitions, using the timing information given in Table 5-2. Repeat, using a single worst-case delay number for each gate and compare and comment on your results.

5.14 Repeat Drill 5.13, substituting 74HCT86s for the 74LS86s.

5.15 Which would expect to be faster, a decoder with active-high outputs or one with active-low outputs?

5.16 Using the information in Table 5-3 for 74LS components, determine the maximum propagation delay from any input to any output in the 5-to-32 decoder circuit of Figure 5-39. You may use the “worst-case” analysis method.

5.17 Repeat Drill 5.16, performing a detailed analysis for each transition direction, and compare your results.

5.18 Show how to build each of the following single- or multiple-output logic functions using one or more 74x138 or 74x139 binary decoders and NAND gates. (Hint: Each realization should be equivalent to a sum of minterms.)

(a) \( F = \Sigma_{X,Y,Z}(2,4,7) \)  
(b) \( F = \Pi_{A,B,C}(3,4,5,6,7) \)

(c) \( F = \Sigma_{A,B,C,D}(2,4,6,14) \)  
(d) \( F = \Sigma_{W,X,Y,Z}(0,1,2,3,5,7,11,13) \)

(e) \( F = \Sigma_{W,X,Y}(1,3,5,6) \)  
(f) \( F = \Sigma_{A,B,C}(0,4,6) \)

\( G = \Sigma_{W,X,Y}(2,3,4,7) \)  
\( G = \Sigma_{C,D,E}(1,2) \)

5.19 Draw the digits created by a 74x49 seven-segment decoder for the nondecimal inputs 1010 through 1111.
5.20 Starting with the logic diagram for the 74x148 priority encoder, write logic equations for its A2_L, A1_L, and A0_L outputs. How do they differ from the “generic” equations given in Section 5.5.1?

5.21 What’s terribly wrong with the circuit in Figure X5.21? Suggest a change that eliminates the terrible problem.

5.22 Using the information in Tables 5-2 and 5-3 for 74LS components, determine the maximum propagation delay from any input to any output in the 32-to-1 multiplexer circuit of Figure 5-65. You may use the “worst-case” analysis method.

5.23 Repeat Exercise 5.22 using 74HCT components.

5.24 An n-input parity tree can be built with XOR gates in the style of Figure 5-73(a). Under what circumstances does a similar n-input parity tree built using XNOR gates perform exactly the same function?

5.25 Using the information in Tables 5-2 and 5-3 for 74LS components, determine the maximum propagation delay from the DU bus to the DC bus in the error-correction circuit of Figure 5-76. You may use the “worst-case” analysis method.

5.26 Repeat Exercise 5.25 using 74HCT components.

5.27 Starting with the equations given in Section 5.9.4, write a complete logic expression for the ALTBOUT output of the 74x85.

5.28 Starting with the logic diagram for the 74x682, write a logic expression for the PGTQ_L output in terms of the inputs.
5.29 Write an algebraic expression for $s_2$, the third sum bit of a binary adder, as a function of inputs $x_0, x_1, x_2, y_0, y_1, y_2$. Assume that $c_0 = 0$, and do not attempt to "multiply out" or minimize the expression.

5.30 Using the information in Table 5-3 for 74LS components, determine the maximum propagation delay from any input to any output of the 16-bit group ripple adder of Figure 5-91. You may use the “worst-case” analysis method.

Exercises

5.31 A possible definition of a BUT gate (Exercise 4.45) is “$Y_1$ is 1 if $A_1$ and $B_1$ are 1 but either $A_2$ or $B_2$ is 0; $Y_2$ is defined symmetrically.” Write the truth table and find minimal sum-of-products expressions for the BUT-gate outputs. Draw the logic diagram for a NAND-NAND circuit for the expressions, assuming that only uncomplemented inputs are available. You may use gates from 74HCT00, ’04, ’10, ’20, and ’30 packages.

5.32 Find a gate-level design for the BUT gate defined in Exercise 5.31 that uses a minimum number of transistors when realized in CMOS. You may use gates from 74HCT00, ’02, ’04, ’10, ’20, and ’30 packages. Write the output expressions (which need not be two-level sums-of-products), and draw the logic diagram.

5.33 For each circuit in the two preceding exercises, compute the worst-case delay from input to output, using the delay numbers for 74HCT components in Table 5-2. Compare the cost (number of transistors), speed, and input loading of the two designs. Which is better?

5.34 Butify the function $F = \Sigma_{W,X,Y,Z}(3,7,11,12,13,14)$. That is, show how to perform $F$ with a single BUT gate as defined in Exercise 5.31 and a single 2-input OR gate.

5.35 Design a 1-out-of-4 checker with four inputs, $A$, $B$, $C$, $D$, and a single output $ERR$. The output should be 1 if two or more of the inputs are 1, and 0 if no input or one input is 1. Use SSI parts from Figure 5-18, and try to minimize the number of gates required. (Hint: It can be done with seven two-input inverting gates.)

5.36 Suppose that a 74LS138 decoder is connected so that all enable inputs are asserted and $C B A = 101$. Using the information in Table 5-3 and the ’138 internal logic diagram, determine the propagation delay from input to all relevant outputs for each possible single-input change. (Hint: There are a total of nine delay numbers, since a change on $A$, $B$, or $C$ affects two outputs, and a change on any of the three enable inputs affects one output.)

5.37 Suppose that you are asked to design a new component, a decimal decoder that is optimized for applications in which only decimal input combinations are expected to occur. How can the cost of such a decoder be minimized compared to one that is simply a 4-to-16 decoder with six outputs removed? Write the logic equations for all ten outputs of the minimized decoder, assuming active-high inputs and outputs and no enable inputs.

5.38 How many Karnaugh maps would be required to work Exercise 5.37 using the formal multiple-output minimization procedure described in Section 4.3.8?

5.39 Suppose that a system requires a 5-to-32 binary decoder with a single active-low enable input, a design similar to Figure 5-39. With the EN1 input pulled HIGH,
5.40 Determine whether the circuits driving the a, b, and c outputs of the 74x49 seven-segment decoder correspond to minimal product-of-sums expressions for these segments, assuming that the nondecimal input combinations are “don’t cares” and B1 = 1.

5.41 Redesign the MSI 74x49 seven-segment decoder so that the digits 6 and 9 have tails as shown in Figure X5.41. Are any of the digit patterns for nondecimal inputs 1010 through 1111 affected by your redesign?

Figure X5.41

5.42 Starting with the ABEL program in Table 5-21, write a program for a seven-segment decoder with the following enhancements:

- The outputs are all active low.
- Two new inputs, ENHEX and ERRDET, control the decoding of the segment outputs.
  - If ENHEX = 0, the outputs match the behavior of a 74x49.
  - If ENHEX = 1, then the outputs for digits 6 and 9 have tails, and the outputs for digits A–F are controlled by ERRDET.
  - If ENHEX = 1 and ERRDET = 0, then the outputs for digits A–F look like the letters A–F, as in the original program.
  - If ENHEX = 1 and ERRDET = 1, then the output for digits A–F looks like the letter S.

5.43 A famous logic designer decided to quit teaching and make a fortune by fabricating huge quantities of the MSI circuit shown in Figure X5.47.

5.44 (a) Label the inputs and outputs of the circuit with appropriate signal names, including active-level indications.

5.45 (b) What does the circuit do? Be specific and account for all inputs and outputs.

5.46 (c) Draw the MSI logic symbol that would go on the data sheet of this wonderful device.

5.47 (d) With what standard MSI parts does the new part compete? Do you think it would be successful in the MSI marketplace?

5.48 An FCT three-state buffer drives ten FCT inputs and a 4.7-KΩ pull-up resistor to 5.0 V. When the output changes from LOW to Hi-Z, estimate how long it takes for the FCT inputs to see the output as HIGH. State any assumptions that you make.

5.49 On a three-state bus, ten FCT three-state buffers are driving ten FCT inputs and a 4.7-KΩ pull-up resistor to 5.0 V. Assuming that no other devices are driving the bus, estimate how long the bus signal remains at a valid logic level when an active output enters the Hi-Z state. State any assumptions that you make.

5.50 Design a 10-to-4 encoder with inputs in the 1-out-of-10 code and outputs in BCD.

5.51 Draw the logic diagram for a 16-to-4 encoder using just four 8-input NAND gates. What are the active levels of the inputs and outputs in your design?
5.52 Draw the logic diagram for a circuit that uses the 74x148 to resolve priority among eight active-high inputs, \( I_0 \rightarrow I_7 \), where \( I_7 \) has the highest priority. The circuit should produce active-high address outputs \( A2 \rightarrow A0 \) to indicate the number of the highest-priority asserted input. If no input is asserted, then \( A2 \rightarrow A0 \) should be \( 111 \) and an \( IDLE \) output should be asserted. You may use discrete gates in addition to the '148. Be sure to name all signals with the proper active levels.

5.53 Draw the logic diagram for a circuit that resolves priority among eight active-low inputs, \( I_0_L \rightarrow I_7_L \), where \( I_0_L \) has the highest priority. The circuit should produce active-high address outputs \( A2 \rightarrow A0 \) to indicate the number of the highest-priority asserted input. If at least one input is asserted, then an \( AVALID \) output should be asserted. Be sure to name all signals with the proper active levels. This circuit can be built with a single 74x148 and no other gates.

5.54 A purpose of Exercise 5.53 was to demonstrate that it is not always possible to maintain consistency in active-level notation unless you are willing to define alternate logic symbols for MSI parts that can be used in different ways. Define an alternate symbol for the 74x148 that provides this consistency in Exercise 5.53.

5.55 Design a combinational circuit with eight active-low request inputs, \( R_0_L \rightarrow R_7_L \), and eight outputs, \( A2 \rightarrow A0 \), \( AVALID \), \( B2 \rightarrow B0 \), and \( BVALID \). The \( R_0_L \rightarrow R_7_L \) inputs and \( A2 \rightarrow A0 \) and \( AVALID \) outputs are defined as in Exercise 5.53. The \( B2 \rightarrow B0 \) and \( BVALID \) outputs identify the second-highest priority request input that is asserted.
5.56 Repeat Exercise 5.55 using ABEL. Does the design fit into a single GAL20V8?
5.57 Repeat Exercise 5.55 using VHDL.
5.58 Design a 3-input, 5-bit multiplexer that fits in a 24-pin IC package. Write the truth table and draw a logic diagram and logic symbol for your multiplexer.
5.59 Write the truth table and a logic diagram for the logic function performed by the CMOS circuit in Figure X5.59. (The circuit contains transmission gates, which were introduced in Section 3.7.1.)
5.60 A famous logic designer decided to quit teaching and make a fortune by fabricating huge quantities of the MSI circuit shown in Figure X5.64.
5.61 (a) Label the inputs and outputs of the circuit with appropriate signal names, including active-level indications.
5.62 (b) What does the circuit do? Be specific and account for all inputs and outputs.
5.63 (c) Draw the MSI logic symbol that would go on the data sheet of this wonderful device.
5.64 (d) With what standard MSI parts does the new part compete? Do you think it would be successful in the MSI marketplace?

5.65 A 16-bit barrel shifter is a combinational logic circuit with 16 data inputs, 16 data outputs, and 4 control inputs. The output word equals the input word, rotated by a number of bit positions specified by the control inputs. For example, if the input word equals ABCDEFGHIJKLMNOP (each letter represents one bit), and the control inputs are 0101 (5), then the output word is FGHJKNOP. Design a 16-bit barrel shifter using combinational MSI parts discussed in this chapter. Your design should contain 20 or fewer ICs. Do not draw a complete schematic, but sketch and describe your design in general terms and indicate the types and total number of ICs required.

5.66 Write an ABEL program for the barrel shifter in Exercise 5.65.
5.67 Write a VHDL program for the barrel shifter in Exercise 5.65.
5.68 Show how to realize the 4-input, 18-bit multiplexer with the functionality described in Table 5-39 using 18 74x151s.
5.69 Show how to realize the 4-input, 18-bit multiplexer with the functionality of Table 5-39 using 9 74x153s and a “code converter” with inputs S2–S0 and outputs C1,C0 such that \([C1,C0] = 00–11\) when S2–S0 selects A–D, respectively.

5.70 Design a 3-input, 2-output combinational circuit that performs the code conversion specified in the previous exercise, using discrete gates.

5.71 Add a three-state-output control input \(OE\) to the VHDL multiplexer program in Table 5-42. Your solution should have only one process.

5.72 A digital designer who built the circuit in Figure 5-75 accidentally used 74x00s instead of ’08s in the circuit, and found that the circuit still worked, except for a change in the active level of the \(ERROR\) signal. How was this possible?

5.73 What logic function is performed by the CMOS circuit shown in Figure X5.73?
5.74 An odd-parity circuit with $2^n$ inputs can be built with $2^n-1$ XOR gates. Describe two different structures for this circuit, one of which gives a minimum worst-case input to output propagation delay and the other of which gives a maximum. For each structure, state the worst-case number of XOR-gate delays, and describe a situation where that structure might be preferred over the other.

5.75 Write the truth table and a logic diagram for the logic function performed by the CMOS circuit in Figure X5.75.

5.76 Write a 4-step iterative algorithm corresponding to the iterative comparator circuit of Figure 5.79.

5.77 Design a 16-bit comparator using five 74x85s in a tree-like structure, such that the maximum delay for a comparison equals twice the delay of one 74x85.

5.78 Starting with a manufacturer’s logic diagram for the 74x85, write a logic expression for the ALTBOUT output, and prove that it algebraically equals the expression derived in Drill 5.27.

5.79 Design a comparator similar to the 74x85 that uses the opposite cascading order. That is, to perform a 12-bit comparison, the cascading outputs of the high-order comparator would drive the cascading inputs of the mid-order comparator, and the mid-order outputs would drive the low-order inputs. You needn’t do a complete logic design and schematic; a truth table and an application note showing the interconnection for a 12-bit comparison are sufficient.
5.80 Design a 24-bit comparator using three 74x682s and additional gates as required. Your circuit should compare two 24-bit unsigned numbers \( P \) and \( Q \) and produce two output bits that indicate whether \( P = Q \) or \( P > Q \).

5.81 Draw a 6-variable Karnaugh map for the \( s_2 \) function of Drill 5.29, and find all of its prime implicants. Using the 6-variable map format of Exercise 4.66, label the variables in the order \( x_0, y_0, x_2, y_2, x_1, y_1 \) instead of \( U, V, W, X, Y, Z \). You need not write out the algebraic product corresponding to each prime implicant; simply identify each one with a number (1, 2, 3, …) on the map. Then make a list that shows for each prime implicant whether or not it is essential and how many inputs are needed on the corresponding \( AND \) gate.

5.82 Starting with the logic diagram for the 74x283 in Figure 5-90, write a logic expression for the \( S_2 \) output in terms of the inputs, and prove that it does indeed equal the third sum bit in a binary addition as advertised. You may assume that \( c_0 = 0 \) (i.e., ignore \( c_0 \)).

5.83 Using the information in Table 5-3, determine the maximum propagation delay from any A or B bus input to any F bus output of the 16-bit carry lookahead adder of Figure 5-95. You may use the “worst-case” analysis method.

5.84 Referring to the data sheet of a 74S182 carry lookahead circuit, determine whether or not its outputs match the equations given in Section 5.10.7.

5.85 Estimate the number of product terms in a minimal sum-of-products expression for the \( c_{32} \) output of a 32-bit binary adder. Be more specific than “billions and billions,” and justify your answer.

5.86 Draw the logic diagram for a 64-bit ALU using sixteen 74x181s and five 74S182s for full carry lookahead (two levels of ’182s). For the ’181s, you need only show the \( CIN \) inputs and \( G_L \) and \( P_L \) outputs.

5.87 Show how to build all four of the following functions using one SSI package and one 74x138.

\[
\begin{align*}
F_1 &= X' \cdot Y' \cdot Z' + X \cdot Y \cdot Z' \\
F_2 &= X' \cdot Y' \cdot Z + X \cdot Y \cdot Z' \\
F_3 &= X' \cdot Y \cdot Z' + X \cdot Y' \cdot Z \\
F_4 &= X \cdot Y' \cdot Z' + X' \cdot Y \cdot Z
\end{align*}
\]

5.88 Design a customized decoder with the function table in Table X5.88 using MSI and SSI parts. Minimize the number of IC packages in your design.

<table>
<thead>
<tr>
<th>CS_L</th>
<th>A2</th>
<th>A1</th>
<th>A0</th>
<th>Output to assert</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>none</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>x</td>
<td>BILL_L</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>x</td>
<td>0</td>
<td>MARY_L</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>JOAN_L</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>PAUL_L</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>x</td>
<td>ANNA_L</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>x</td>
<td>0</td>
<td>FRED_L</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>x</td>
<td>DAVE_L</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>x</td>
<td>1</td>
<td>KATE_L</td>
</tr>
</tbody>
</table>

Table X5.88
5.89 Repeat Exercise 5.88 using ABEL and a single GAL16V8.

5.90 Repeat Exercise 5.88 using VHDL.

5.91 Using ABEL and a single GAL16V8, design a customized multiplexer with four 3-bit input buses P, Q, R, T, and three select inputs S2–S0 that choose one of the buses to drive a 3-bit output bus Y according to Table X5.91.

<table>
<thead>
<tr>
<th>S2</th>
<th>S1</th>
<th>S0</th>
<th>Input to select</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>P</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>P</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>P</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Q</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>P</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>P</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>R</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>T</td>
</tr>
</tbody>
</table>

Table X5.91

5.92 Design a customized multiplexer with four 8-bit input buses P, Q, R, and T, selecting one of the buses to drive a 8-bit output bus Y according to Table X5.91. Use two 74x153s and a code converter that maps the eight possible values on S2–S0 to four select codes for the '153. Choose a code that minimizes the size and propagation delay of the code converter.

5.93 Design a customized multiplexer with five 4-bit input buses A, B, C, D, and E, selecting one of the buses to drive a 4-bit output bus T according to Table X5.93. You may use no more than three MSI and SSI ICs.

<table>
<thead>
<tr>
<th>S2</th>
<th>S1</th>
<th>S0</th>
<th>Input to select</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>B</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>C</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>D</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>E</td>
</tr>
</tbody>
</table>

Table X5.93

5.94 Repeat Exercise 5.93 using ABEL and one or more PAL/GAL devices from this chapter. Minimize the number and size of the GAL devices.

5.95 Design a 3-bit equality checker with six inputs, SLOT[2–0] and GRANT[2–0], and one active-low output, MATCH_L. The SLOT inputs are connected to fixed values when the circuit installed in the system, but the GRANT values are changed on a cycle-by-cycle basis during normal operation of the system. Using only SSI and MSI parts that appear in Tables 5-2 and 5-3, design a comparator with the shortest possible maximum propagation delay from GRANT[2–0] to MATCH_L. (Note:
The author had to solve this problem “in real life” to shave 2 ns off the critical-path delay in a 25-MHz system design.

5.96 Design a combinational circuit whose inputs are two 8-bit unsigned binary integers, \( X \) and \( Y \), and a control signal \( MIN/\overline{MAX} \). The output of the circuit is an 8-bit unsigned binary integer \( Z \) such that \( Z = 0 \) if \( X = Y \); otherwise, \( Z = \min(X,Y) \) if \( MIN/\overline{MAX} = 1 \), and \( Z = \max(X,Y) \) if \( MIN/\overline{MAX} = 0 \).

5.97 Design a combinational circuit whose inputs are two 8-bit unsigned binary integers, \( X \) and \( Y \), and whose output is an 8-bit unsigned binary integer \( Z = \max(X,Y) \). For this exercise, you may use any of the 74x SSI and MSI components introduced in this chapter except the 74x682.
Combinational Design Examples

So far, we have looked at basic principles in several areas—number systems, digital circuits, and combinational logic—and we have described many of the basic building blocks of combinational design—decoders, multiplexers, and the like. All of that is a needed foundation, but the ultimate goal of studying digital design is eventually to be able to solve real problems by designing digital systems (well, duh…). That usually requires experience beyond what you can get by reading a textbook. We’ll try to get you started by presenting a number of larger combinational design examples in this chapter.

The chapter is divided into three sections. The first section gives design examples using combinational building blocks. While the examples are written in terms of MSI functions, the same functions are widely used in ASIC and schematic-based FPGA design. The idea of these examples is to show that you can often express a combinational function using a collection of smaller building blocks. This is important for a couple of reasons: a hierarchical approach usually simplifies the overall design task, and the smaller building blocks often have a more efficient, optimized realization in FPGA and ASIC cells than what you’d get if you wrote a larger, monolithic description in an HDL and then just hit the “synthesize” button.

The second section gives design examples using ABEL. These designs are all targeted to small PLDs such as 16V8s and 20V8s. Besides the general use of the ABEL language, some of the examples illustrate the partitioning
decisions that a designer must make when an entire circuit does not fit into a single component.

A VHDL-based approach is especially appropriate for larger designs that will be realized in a single CPLD, FPGA or ASIC, as described in the third section. You may notice that these examples do not target a specific CPLD or FPGA. Indeed, this is one of the benefits of HDL-based design; most or all of the design effort is “portable” and can be targeted to any of a variety of technologies.

The only prerequisites for this chapter are the chapters that precede it. The three sections are written to be pretty much independent of each other, so you don’t have to read about ABEL if you’re only interested in VHDL, or vice versa. Also, the rest of the book is written so that you can read this chapter now or skip it and come back later.

6.1 Building-Block Design Examples

6.1.1 Barrel Shifter

A barrel shifter is a combinational logic circuit with \( n \) data inputs, \( n \) data outputs, and a set of control inputs that specify how to shift the data between input and output. A barrel shifter that is part of a microprocessor CPU can typically specify the direction of shift (left or right), the type of shift (circular, arithmetic, or logical), and the amount of shift (typically 0 to \( n-1 \) bits, but sometimes 1 to \( n \) bits).

In this subsection, we’ll look at the design of a simple 16-bit barrel shifter that does left circular shifts only, using a 4-bit control input \( S[3:0] \) to specify the amount of shift. For example, if the input word is \( ABCDEFGHIJKLMNOP \) (where each letter represents one bit), and the control input is 0101 (5), then the output word is \( FGHGIHKLMNOPABCDE \).

From one point of view, this problem is deceptively simple. Each output bit can be obtained from a 16-input multiplexer controlled by the shift-control inputs, which each multiplexer data input connected to the appropriate On the other hand, when you look at the details of the design, you’ll see that there are trade-offs in the speed and size of the circuit.

Let us first consider a design that uses off-the-shelf MSI multiplexers. A 16-input, one-bit multiplexer can be built using two 74x151s, by applying \( S3 \) and its complement to the \( EN_L \) inputs and combining the \( Y_L \) data outputs with a NAND gate, as we showed in Figure 5-66 for a 32-input multiplexer. The low-order shift-control inputs, \( S2–S0 \), connect to the like-named select inputs of the \( '151s \).

We complete the design by replicating this 16-input multiplexer 16 times and hooking up the data inputs appropriately, as shown in Figure 6-1. The top \( '151 \) of each pair is enabled by \( S3_L \), and the bottom one by \( S3 \); the remaining select bits are connected to all 32 \( '151s \). Data inputs \( D0–D7 \) of each \( '151 \) are connected to the DIN inputs in the listed order from left to right.
The first row of Table 6-1 shows the characteristics of this first approach. About 36 chips (32 74x151s, 4 74x00s, and 1/6 74x04) are used in the MSI/SSI realization. We can reduce this to 32 chips by replacing the 74x151s with 74x251s and tying their three-state outputs together, as tabulated in the second row. Both of these designs have very heavy loading on the control inputs; each of the control bits $S[2:0]$ must be connected to the like-named select input of all 32 multiplexers. The data inputs are also fairly heavily loaded; each data bit must connect to 16 different multiplexer data inputs, corresponding to the 16 possible shift amounts. However, assuming that the heavy control and data loads don’t slow things down too much, the 74x251-based approach yields the shortest data delay, with each data bit passing through just one multiplexer.

Alternatively, we could build the barrel shifter using 16 74x157 2-input, 4-bit multiplexers, as tabulated in the last row of the table. We start by using four 74x157s to make a 2-input, 16-bit multiplexer. Then, we can hook up a first set

<table>
<thead>
<tr>
<th>Multiplexer Component</th>
<th>Data Loading</th>
<th>Data Delay</th>
<th>Control Loading</th>
<th>Total ICs</th>
</tr>
</thead>
<tbody>
<tr>
<td>74x151</td>
<td>16</td>
<td>2</td>
<td>32</td>
<td>36</td>
</tr>
<tr>
<td>74x251</td>
<td>16</td>
<td>1</td>
<td>32</td>
<td>32</td>
</tr>
<tr>
<td>74x153</td>
<td>4</td>
<td>2</td>
<td>8</td>
<td>16</td>
</tr>
<tr>
<td>74x157</td>
<td>2</td>
<td>4</td>
<td>4</td>
<td>16</td>
</tr>
</tbody>
</table>

Table 6-1 Properties of four different barrel-shifter design approaches.
of four '157s controlled by S0 to shift the input word left by 0 or 1 bit. The data outputs of this set are connected to the inputs of a second set, controlled by S1, which shifts its input word left by 0 or 2 bits. Continuing the cascade, a third and fourth set are controlled by S2 and S3 to shift selectively by 4 and 8 bits, as shown in Figure 6-2. Here, the 1A-4A and 1B-4B inputs and the 1Y-4Y outputs of each '157 are connected to the indicated signals in the listed order from left to right.

The '157-based approach requires only half as many MSI packages and has far less loading on the control and data inputs. On the other hand, it has the longest data-path delay, since each data bit must pass through four 74x157s.

Halfway between the two approaches, we can use eight 74x153 4-input, 2-bit multiplexers two build a 4-input, 16-bit multiplexer. Cascading two sets of these, we can use S[3:2] to shift selectively by 0, 4, 8, or 12 bits, and S[1:0] to shift by 0–3 bits. This approach has the performance characteristics shown in the third row of Table 6-1, and would appear to be the best compromise if you don’t need to have the absolutely shortest possible data delay.

The same kind of considerations would apply if you were building the barrel shifter out of ASIC cells instead of MSI parts, except you’d be counting chip area instead of MSI/SSI packages.

Typical ASIC cell libraries have 1-bit-wide multiplexers, usually realized with CMOS transmission gates, with 2 to 8 inputs. To build a larger multiplexer, you have to put together the appropriate combination of smaller cells. Besides the kind of choices we encountered in the MSI example, you have the further complication that CMOS delays are highly dependent on loading. Thus, depending on the approach, you must decide where to add buffers to the control lines, the data lines, or both to minimize loading-related delays. An approach that looks good on paper, before analyzing these delays and adding buffers, may actually turn out to have poorer delay or more chip area than another approach.
6.1.2 Simple Floating-Point Encoder

The previous example used multiple copies of a single building block, a multiplexer, and it was pretty obvious from the problem statement that a multiplexer was the appropriate building block. The next example shows that you sometimes have to look a little harder to see the solution in terms of known building blocks.

Now let's look at a design problem whose MSI solution is not quite so obvious, a “fixed-point to floating-point encoder.” An unsigned binary integer $B$ in the range $0 \leq B < 2^{11}$ can be represented by 11 bits in “fixed-point” format, $B = b_{10}b_9\ldots b_1b_0$. We can represent numbers in the same range with less precision using only 7 bits in a floating-point notation, $F = M \cdot 2^E$, where $M$ is a 4-bit mantissa $m_3m_2m_1m_0$ and $E$ is a 3-bit exponent $e_2e_1e_0$. The smallest integer in this format is $0 \cdot 2^0$ and the largest is $(2^4-1) \cdot 2^7$.

Given an 11-bit fixed-point integer $B$, we can convert it to our 7-bit floating-point notation by “picking off” four high-order bits beginning with the most significant 1, for example,

$$11010110100 = 1101 \cdot 2^7 + 0110100$$
$$00100101111 = 1001 \cdot 2^5 + 01111$$
$$00000111110 = 1111 \cdot 2^2 + 10$$
$$00000001011 = 1011 \cdot 2^0 + 0$$
$$00000000101 = 0010 \cdot 2^0 + 0$$

The last term in each equation is a truncation error that results from the loss of precision in the conversion. Corresponding to this conversion operation, we can write the specification for a fixed-point to floating-point encoder circuit:

- A combinational circuit is to convert an 11-bit unsigned binary integer $B$ into a 7-bit floating-point number $M,E$, where $M$ and $E$ have 4 and 3 bits, respectively. The numbers have the relationship $B = M \cdot 2^E + T$, where $T$ is the truncation error, $0 \leq T < 2^E$.

Starting with a problem statement like the one above, it takes some creativity to come up with an efficient circuit design—the specification gives no clue. However, we can get some ideas by looking at how we converted numbers by hand earlier. We basically scanned each input number from left to right to find the first position containing a 1, stopping at the $b_3$ position if no 1 was found. We picked off four bits starting at that position to use as the mantissa, and the starting position number determined the exponent. These operations are beginning to sound like MSI building blocks.

“Scanning for the first 1” is what a generic priority encoder does. The output of the priority encoder is a number that tells us the position of the first 1. The position number determines the exponent; first-1 positions of $b_{10} - b_3$ imply exponents of $7-0$, and positions of $b_2 - b_0$ or no-1-found imply an exponent of 0. Therefore, we can scan for the first 1 with an 8-input priority encoder with inputs...
Figure 6-3
A combinational fixed-point to floating-point encoder.
I7 (highest priority) through I0 connected to $b_{10} - b_3$. We can use the priority encoder’s A2 – A0 outputs directly as the exponent, as long as the no-1-found case produces A2 – A0 = 000.

“Picking off four bits” sounds like a “selecting” or multiplexing operation. The 3-bit exponent determines which four bits of $B$ we pick off, so we can use the exponent bits to control an 8-input, 4-bit multiplexer that selects the appropriate four bits of $B$ to form $M$.

An MSI circuit that results from these ideas is shown in Figure 6-3. It contains several optimizations:

- Since the available MSI priority encoder, the 74x148, has active-low inputs, the input number $B$ is assumed to be available on an active-low bus $B_L[10:0]$. If only an active-high version of $B$ is available, then eight inverters can be used to obtain the active-low version.

- If you think about the conversion operation a while, you’ll realize that the most significant bit of the mantissa, $m_3$, is always 1, except in the no-1-found case. The ’148 has a $GS_L$ output that indicates this case, allowing us to eliminate the multiplexer for $m_3$.

- The ’148 has active-low outputs, so the exponent bits ($E0_L$–$E2_L$) are produced in active-low form. Naturally, three inverters could be used to produce an active-high version.

- Since everything else is active-low, active-low mantissa bits are used too. Active-high bits are also readily available on the ’148 $EO_L$ and the ’151 $Y_L$ outputs.

Strictly speaking, the multiplexers in Figure 6-3 are drawn incorrectly. The 74x151 symbol can be drawn alternatively as shown in Figure 6-4. In words, if the multiplexer’s data inputs are active low, then the data outputs have an active level opposite that shown in the original symbol. The “active-low-data” symbol
should be preferred in Figure 6-3, since the active levels of the `151 inputs and outputs would then match their signal names. However, in data transfer and storage applications, designers (and the book) don’t always “go by the book.” It is usually clear from the context that a multiplexer (or a multibit register, in Section 8.2.5) does not alter the active level of its data.

### 6.1.3 Dual-Priority Encoder

Quite often MSI building blocks need a little help from their friends—ordinary gates—to get the job done. In this example, we’d like to build a priority encoder that identifies not only the highest but also the second-highest priority asserted signal among a set of eight request inputs.

We’ll assume for this example that the request inputs are active low and are named R0_L–R7_L, where R0_L has the highest priority. We’ll use A2–A0 and AVALID to identify the highest-priority request, where AVALID is asserted only if at least one request input is asserted. We’ll use B2–B0 and BVALID to identify the second-highest-priority request, where BVALID is asserted only if at least two request inputs are asserted.

Finding the highest-priority request is easy enough, we can just use a 74x148. To find the second highest-priority request, we can use another `148, but only if we first “knock out” the highest-priority request before applying the request inputs. This can be done using a decoder to select a signal to knock out, based on A2–A0 and AVALID from the first `148. These ideas are combined in the solution shown in Figure 6-6. A 74x138 decoder asserts at most one of its eight outputs, corresponding to the highest-priority request input. The outputs are fed to a rank of NAND gates to “turn off” the highest-priority request.

A trick is used in this solution is to get active-high outputs from the `148s, as shown in Figure 6-5. We can rename the address outputs A2_L–A0_L to be active high if we also change the name of the request input that is associated with each output combination. In particular, we complement the bits of the request number. In the redrawn symbol, request input I0 has the highest priority.

---

**Figure 6-5**

Alternate logic symbols for the 74x148 8-input priority encoder.
Figure 6-6 First-and second-highest priority encoder circuit.
6.1.4 Cascading Comparators

In Section 5.9.4, we showed how 74x85 4-bit comparators can be cascaded to create larger comparators. Since the 74x85 uses a serial cascading scheme, it can be used to build arbitrarily large comparators. The 74x682 8-bit comparator, on the other hand, doesn’t have any cascading inputs and outputs at all. Thus, at first glance, you might think that it can’t be used to build larger comparators. But that’s not true.

If you think about the nature of a large comparison, it is clear that two wide inputs, say 32 bits (four bytes) each, are equal only if their corresponding bytes are equal. If we’re trying to do a greater-than or less-than comparison, then the corresponding most-significant that are not equal determine the result of the comparison.

Using these ideas, Figure 6-7 uses three 74x682 8-bit comparators to do equality and greater-than comparison on two 24-bit operands. The 24-bit results are derived from the individual 8-bit results using combinational logic for the following equations:

\[
\begin{align*}
\text{PEQQ} &= \text{EQ2} \cdot \text{EQ1} \cdot \text{EQ0} \\
\text{PGTQ} &= \text{GT2} + \text{EQ2} \cdot \text{GT1} + \text{EQ2} \cdot \text{EQ1} \cdot \text{GT0}
\end{align*}
\]

This “parallel” expansion approach is actually faster than the 74x85’s serial cascading scheme, because it does not suffer the delay of propagating the cascading signals through a cascade of comparators. The parallel approach can be used to build very wide comparators using two-level AND-OR logic to combine the 8-bit results, limited only by the fan-in constraints of the AND-OR logic. Arbitrary large comparators can be made if you use additional levels of logic to do the combining.

6.1.5 Mode-Dependent Comparator

Quite often, the requirements for a digital-circuit application are specified in a way that makes an MSI or other building-block solution obvious. For example, consider the following problem:

- Design a combinational circuit whose inputs are two 8-bit unsigned binary integers, X and Y, and a control signal MIN/MAX. The output of the circuit is an 8-bit unsigned binary integer Z such that \(Z = \min(X, Y)\) if MIN/MAX = 1, and \(Z = \max(X, Y)\) if MIN/MAX = 0.

This circuit is fairly easy to visualize in terms of MSI functions. Clearly, we can use a comparator to determine whether \(X > Y\). We can use the comparator’s output to control multiplexers that produce \(\min(X, Y)\) and \(\max(X, Y)\), and we can use another multiplexer to select one of these results depending on MIN/MAX. Figure 6-8(a) is the block diagram of a circuit corresponding to this approach.

Our first solution approach works, but it’s more expensive than it needs to be. Although it has three two-input multiplexers, there are only two input words,
X and Y, that may ultimately be selected and produced at the output of the circuit. Therefore, we should be able to use just a single two-input mux, and use some other logic to figure out which input to tell it to select. This approach is shown in Figure 6-8(b) and (c). The “other logic” is very simple indeed, just a single XOR gate.
Figure 6-8  Mode-dependent comparator circuit: (a) block diagram of a “first-cut” solution; (b) block diagram of a more cost-effective solution; (c) logic diagram for the second solution.
6.2 Design Examples Using ABEL and PLDs

6.2.1 Barrel Shifter

A barrel shifter, defined on page 464, is a good example of something not to design using PLDs. However, we can put ABEL to good use to describe a barrel shifter’s function, and we’ll also see why a typical barrel shifter is not a good fit for a PLD.

Table 6-2 shows the equations for a 16-bit barrel shifter with the same functionality as the example on page 464—it does left circular shifts only, using a 4-bit control input \( S[3..0] \) to specify the amount of shift. ABEL makes it easy to specify the functionality of the overall circuit without worrying about how the circuit might be partitioned into multiple chips. Also, ABEL dutifully generates a minimal sum-of-products expression for each output bit. In this case, each output requires 16 product terms.

Partitioning the 16-bit barrel shifter into multiple PLDs is a difficult task in two different ways. First, it should be obvious that the nature of the function is such that every output bit depends on every input bit. A PLD that produces, say, the \( DOUT0 \) output must have all 16 \( DIN \) inputs and all four \( S \) inputs available to it. So, a GAL16V8 definitely cannot be used; it has only 16 inputs.

The GAL20V8 is similar to the GAL16V8, with the addition of four input-only pins. If we use all 20 available inputs, we are left with two output-only pins (corresponding to the top and bottom outputs in Figure 5-27 on page 341). Thus, it seems possible that we could realize the barrel shifter using eight 20V8 chips, producing two output bits per chip.

No, we still have a problem. The second dimension of difficulty in a PLD-based barrel shifter is the number of product terms per output. The barrel shifter requires 16, and the 20V8 provides only 7. We’re stuck—any realization of the barrel shifter in 20V8s is going to require multiple-pass logic. At this point, we would be best advised to look at partitioning options along the lines that we did in Section 6.1.1.
The 16-bit barrel shifter can be realized without much difficulty in a larger programmable device, that is, in a CPLD or an FPGA with enough I/O pins. However, imagine that we were trying to design a 32-bit or 64-bit barrel shifter. Clearly, we would need to use a device with even more I/O pins, but that’s not all. The number of product terms and the large amount of connectivity (all the inputs connect to all the outputs) would still be challenging.

Indeed, a typical CPLD or FPGA fitter could have difficulty realizing a large barrel shifter with small delay or even at all. There is a critical resource that we took for granted in the partitioned, building-block barrel-shifter designs of Section 6.1.1—wires! An FPGA is somewhat limited in its internal connectivity, and a CPLD is even more so. Thus, even with modern FPGA and CPLD design tools, you may still have to “use your head” to partition the design in a way that helps the tools do their job.

Barrel shifters can be even more complex than what we’ve shown so far. Just for fun, Table 6-3 shows the design for a barrel shifter that supports six different kinds of shifting. This requires even more product terms, up to 40 per output! Although you’d never build this device in a PLD, CPLD, or small FPGA, the minimized ABEL equations are useful because they can help you understand the effects of some of your design choices. For example, by changing the coding of SLA and SRA to \([1, .X., 0]\) and \([1, .X., 1]\), you can reduce the total number of product terms in the design from 624 to 608. You can save more product terms by changing the coding of the shift amount for some shifts (see Exercise 6.3). The savings from these changes may carry over to other design approaches.
Table 6-3 ABEL program for a multi-mode 16-bit barrel shifter.

```ABEL
module barrl16f
Title 'Multi-mode 16-bit Barrel Shifter'

" Inputs and Outputs
DIN15..DIN0, S3..S0, C2..C0       pin;
DOUT15..DOUT0                    pin istype 'com';
S = [S3..S0]; C = [C2..C0]; " Shift amount and mode
L = DIN15; R = DIN0;        " MSB and LSB

ROL = (C == [0,0,0]); " Rotate (circular shift) left
ROR = (C == [0,0,1]); " Rotate (circular shift) right
SLL = (C == [0,1,0]); " Shift logical left (shift in 0s)
SRL = (C == [0,1,1]); " Shift logical right (shift in 0s)
SLA = (C == [1,0,0]); " Shift left arithmetic (replicate LSB)
SRA = (C == [1,0,1]); " Shift right arithmetic (replicate MSB)

equations
[DOUT15..DOUT0] = ROL & (S==0) & [DIN15..DINO]
# ROL & (S==1) & [DIN14..DINO,DIN15]
# ROL & (S==2) & [DIN13..DINO,DIN15..DIN14]
...
# ROL & (S==15) & [DIN0,DIN15..DIN1]
# ROR & (S==0) & [DIN15..DINO]
# ROR & (S==1) & [DIN0,DIN15..DIN1]
...
# ROR & (S==14) & [DIN13..DINO,DIN15..DIN14]
# ROR & (S==15) & [DIN14..DINO,DIN15]
# SLL & (S==0) & [DIN15..DINO]
# SLL & (S==1) & [DIN14..DINO,0]
...
# SLL & (S==14) & [DIN1..DINO,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0]
# SLL & (S==15) & [DINO,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0]
# SRL & (S==0) & [DIN15..DINO]
# SRL & (S==1) & [DIN14..DINO,0]
...
# SRL & (S==14) & [DIN1..DINO,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0]
# SRL & (S==15) & [DINO,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0]
# SLA & (S==0) & [DIN15..DINO]
# SLA & (S==1) & [DIN14..DINO,R]
...
# SRA & (S==0) & [DIN15..DINO]
# SRA & (S==1) & [L,DIN15..DINO]
...
end barrl16f
```
6.2.2 Simple Floating-Point Encoder

We defined a simple floating-point number format on page 467, and posed the design problem of converting a number from fixed-point to this floating point format. The I/O-pin requirements of this design are limited—11 inputs and 7 outputs—so we can potentially use a single PLD to replace the four parts that were used in the MSI solution.

An ABEL program for the fixed-to-floating-point converter is given in Table 6-4. The WHEN statement expresses the operation of determining the exponent value $E$ in a very natural way. Then $E$ is used to select the appropriate bits of $B$ to use as the mantissa $M$.

Despite the deep nesting of the WHEN statement, only four product terms are needed in the minimal sum for each bit of $E$. The equations for the $M$ bits are not too bad either, requiring only eight product terms each. Unfortunately, the

<table>
<thead>
<tr>
<th>Table 6-4</th>
<th>An ABEL program for the fixed-point to floating-point PLD.</th>
</tr>
</thead>
<tbody>
<tr>
<td>module fpenc</td>
<td></td>
</tr>
<tr>
<td>title 'Fixed-point to Floating-point Encoder'</td>
<td></td>
</tr>
<tr>
<td>FPENC device 'P20L8';</td>
<td></td>
</tr>
<tr>
<td>&quot; Input and output pins</td>
<td></td>
</tr>
<tr>
<td>B10..B0 pin 1..11;</td>
<td></td>
</tr>
<tr>
<td>E2..E0, M3..M0 pin 21..15 istype 'com';</td>
<td></td>
</tr>
<tr>
<td>&quot; Constant expressions</td>
<td></td>
</tr>
<tr>
<td>B = [B10..B0];</td>
<td></td>
</tr>
<tr>
<td>E = [E2..E0];</td>
<td></td>
</tr>
<tr>
<td>M = [M3..M0];</td>
<td></td>
</tr>
<tr>
<td>equations</td>
<td></td>
</tr>
<tr>
<td>WHEN B &lt; 16 THEN E = 0;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN B &lt; 32 THEN E = 1;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN B &lt; 64 THEN E = 2;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN B &lt; 128 THEN E = 3;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN B &lt; 256 THEN E = 4;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN B &lt; 512 THEN E = 5;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN B &lt; 1024 THEN E = 6;</td>
<td></td>
</tr>
<tr>
<td>ELSE E = 7;</td>
<td></td>
</tr>
<tr>
<td>M = (E==0) &amp; [B3..B0]</td>
<td></td>
</tr>
<tr>
<td># (E==1) &amp; [B4..B1]</td>
<td></td>
</tr>
<tr>
<td># (E==2) &amp; [B5..B2]</td>
<td></td>
</tr>
<tr>
<td># (E==3) &amp; [B6..B3]</td>
<td></td>
</tr>
<tr>
<td># (E==4) &amp; [B7..B4]</td>
<td></td>
</tr>
<tr>
<td># (E==5) &amp; [B8..B5]</td>
<td></td>
</tr>
<tr>
<td># (E==6) &amp; [B9..B6]</td>
<td></td>
</tr>
<tr>
<td># (E==7) &amp; [B10..B7];</td>
<td></td>
</tr>
<tr>
<td>end fpenc</td>
<td></td>
</tr>
</tbody>
</table>
GAL20V8 has available only seven product terms per output. However, the GAL22V10 (Figure 8-22 on page 684) has more product terms available, so we can use that if we like.

One drawback of the design in Table 6-4 is that the \([M3..M0]\) outputs are slow; since they use \([E2..E0]\), they take two passes through the PLD. A faster approach, if it fits, would be to rewrite the “select” terms \((E=0, \text{etc.) as intermediate equations before the equations section, and let ABEL expand the resulting M equations in a single level of logic. Unfortunately, ABEL does not allow WHEN statements outside of the equations section, so we’ll have to roll up our sleeves and write our own logic expressions in the intermediate equations.

Table 6-5 shows the modified approach. The expressions for \(S7-S0\) are just mutually-exclusive AND-terms that indicate exponent values of 7–0 depending on the location of the most significant 1 bit in the fixed-point input number. The exponent \([E2..E0]\) is a binary encoding of the select terms, and the mantissa bits \([M3..M0]\) are generated using a select term for each case. It turns out that these M equations still require 8 product terms per output bit, but at least they’re a lot faster since they use just one level of logic.

```ABEL
module fpence
  title 'Fixed-point to Floating-point Encoder'
  FPENCE device 'P20L8';

  " Input and output pins
  B10..B0                      pin 1..11;
  E2..E0, M3..M0               pin 21..15 istype 'com';

  " Intermediate equations
  S7 = B10;
  S6 = !B10 & B9;
  S5 = !B10 & !B9 & B8;
  S4 = !B10 & !B9 & !B8 & B7;
  S3 = !B10 & !B9 & !B8 & !B7 & B6;
  S2 = !B10 & !B9 & !B8 & !B7 & !B6 & B5;
  S1 = !B10 & !B9 & !B8 & !B7 & !B6 & !B5 & B4;
  S0 = !B10 & !B9 & !B8 & !B7 & !B6 & !B5 & !B4;

  equations
  E2 = S7 # S6 # S5 # S4;
  E1 = S7 # S6 # S3 # S2;
  E0 = S7 # S5 # S3 # S1;

  [M3..M0] = S0 & [B3..B0] # S1 & [B4..B1] # S2 & [B5..B2]
              # S3 & [B6..B3] # S4 & [B7..B4] # S5 & [B8..B5]
              # S6 & [B9..B6] # S7 & [B10..B7];

end fpence
```

Table 6-5
Alternative ABEL program for the fixed-point to floating-point PLD.
6.2.3 Dual-Priority Encoder

In this example, we’ll design a PLD-based priority encoder that identifies both the highest-priority and the second-highest-priority asserted signal among a set of eight active-high request inputs named \([R0..R7]\), where \(R0\) has the highest priority. We’ll use \([A2..A0]\) and \(AVALID\) to identify the highest-priority request, asserting \(AVALID\) only if a highest-priority request is present. Similarly, we’ll use \([B2:B0]\) and \(BVALID\) to identify the second-highest-priority request.

Table 6-6 shows an ABEL program for the priority encoder. As usual, a nested \(WHEN\) statement is perfect for expressing priority behavior. To find the

<table>
<thead>
<tr>
<th>Table 6-6</th>
<th>ABEL program for a dual priority encoder.</th>
</tr>
</thead>
<tbody>
<tr>
<td>title 'Dual Priority Encoder'</td>
<td></td>
</tr>
<tr>
<td>PRIORTWO device 'P16V8';</td>
<td></td>
</tr>
<tr>
<td>&quot; Input and output pins</td>
<td></td>
</tr>
<tr>
<td>R7..R0                             pin 1..8;</td>
<td></td>
</tr>
<tr>
<td>AVALID, A2..A0, BVALID, B2..B0     pin 19..12 istype 'com';</td>
<td></td>
</tr>
<tr>
<td>&quot; Set definitions</td>
<td></td>
</tr>
<tr>
<td>A = [A2..A0]; B = [B2..B0];</td>
<td></td>
</tr>
<tr>
<td>equations</td>
<td></td>
</tr>
<tr>
<td>WHEN R0==1 THEN A=0;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN R1==1 THEN A=1;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN R2==1 THEN A=2;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN R3==1 THEN A=3;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN R4==1 THEN A=4;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN R5==1 THEN A=5;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN R6==1 THEN A=6;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN R7==1 THEN A=7;</td>
<td></td>
</tr>
<tr>
<td>AVALID = ([R7..R0] != 0);</td>
<td></td>
</tr>
<tr>
<td>WHEN (R0==1) &amp; (A!=0) THEN B=0;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN (R1==1) &amp; (A!=1) THEN B=1;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN (R2==1) &amp; (A!=2) THEN B=2;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN (R3==1) &amp; (A!=3) THEN B=3;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN (R4==1) &amp; (A!=4) THEN B=4;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN (R5==1) &amp; (A!=5) THEN B=5;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN (R6==1) &amp; (A!=6) THEN B=6;</td>
<td></td>
</tr>
<tr>
<td>ELSE WHEN (R7==1) &amp; (A!=7) THEN B=7;</td>
<td></td>
</tr>
<tr>
<td>BVALID = (R0==1) &amp; (A!=0) # (R1==1) &amp; (A!=1)</td>
<td></td>
</tr>
<tr>
<td># (R2==1) &amp; (A!=2) # (R3==1) &amp; (A!=3)</td>
<td></td>
</tr>
<tr>
<td># (R4==1) &amp; (A!=4) # (R5==1) &amp; (A!=5)</td>
<td></td>
</tr>
<tr>
<td># (R6==1) &amp; (A!=6) # (R7==1) &amp; (A!=7);</td>
<td></td>
</tr>
<tr>
<td>end priortwo</td>
<td></td>
</tr>
</tbody>
</table>
second-highest priority input, we exclude an input if its input number matches
the highest-priority input number, which is $A$. Thus, we’re using two-pass logic
to compute the $B$ outputs. The equation for $AVALID$ is easy; $AVALID$ is 1 if the
request inputs are not all 0. To compute $BVALID$, we OR all of the conditions that
set $B$ in the WHEN statement.

Even with two-pass logic, the $B$ outputs use too many product terms to fit in
a 16V8; Table 6-7 shows the product-term usage. The $B$ outputs use too many
terms even for a 22V10, which has 16 terms for two of its output pins, and 8–14
for the others. Sometimes you just have to work harder to make things fit!

So, how can we save some product terms? One important thing to notice is
that $R0$ can never be the second-highest priority asserted input, and therefore $B$
can never be valid and 0. Thus, we can eliminate the WHEN clause for the $R0==1$
case. Making this change reduces the minimum number of terms for $B2–B0$ to
14, 17, and 15, respectively. We can almost fit the design in a 22V10, if we can
just know one term out of the $B1$ equation.

Well let’s try something else. The second WHEN clause, for the $R0==2$
case, also fails to make use of everything we know. We don’t need the full generality

You may recall from Section 4.3.6 that the minimal sum-of-products expression for
the complement of a function can be manipulated through DeMorgan’s theorem to
obtain a minimal product-of-sums expression for the original function. You may also
recall that the number of product terms in the minimal sum of products may differ
from the number of sum terms in the minimal product of sums. The “P-terms”
column in Table 6-7 lists the number of terms in both minimal forms (product/sum
terms). If either minimal form has less than or equal to the number of product terms
available in a 22V10’s AND-OR array, then the function can be made to fit.
of $A! = 0$; this case is only important when $R0$ is 1. So, let us replace the first two lines of the original \texttt{WHEN} statement with

\texttt{WHEN (R1==1) \& (R0==1) THEN B=1;}

This subtle change reduces the minimum number of terms for $B2-B0$ to 12, 16, and 13, respectively. We made it! Can the number of product terms be reduced further, enough to fit into a 16V8 while maintaining the same functionality? It's not likely, but we’ll leave that as an exercise (6.4) for the reader!

### 6.2.4 Cascading Comparators

We showed in Section 5.9.5 that equality comparisons are easy to realize in PLDs, but that magnitude comparisons (greater-than or less-than) of more than a few bits are not good candidates for PLD realization due to the large number of product terms required. Thus, comparators are best realized using discrete MSI comparator components or as specialized cells within an FPGA or ASIC library. However, PLDs are quite suitable for realizing the combinational logic used in “parallel expansion” schemes that construct wider comparators from smaller ones, as we’ll show here.

In Section 5.9.4, we showed how to connect 74x85 4-bit comparators in series to create larger comparators. Although a serial cascading scheme requires no extra logic to build arbitrarily large comparators, it has the major drawback that the delay increases linearly with the length of the cascade.

In Section 6.1.4, on the other hand, we showed how multiple copies of the 74x682 8-bit comparator could be used in parallel along with combinational logic to perform a 24-bit comparison. This scheme can be generalized for comparisons of arbitrary width.

Table 6-8 is an ABEL program that uses a GAL22V10 to perform a 64-bit comparison using eight 74x682s to combine the equal (EQ) and greater-than (GT) outputs from the individual byte to produce all six possible relations of the two 64-bit input values ($=$, $\neq$, $>$, $\geq$, $<$, $\leq$).

In this program, the \texttt{PEQ} and \texttt{PNEQ} outputs can be realized with one product term each. The remaining eight outputs use eight product terms each. As we’ve mentioned previously, the 22V10 provides 8-16 product terms per output, so the design fits.

### HAVE IT YOUR WAY

Early PLDs such as the PAL16L8s did not have output-polarity control. Designers who used these devices were forced to choose a particular polarity, active high or active low, for some outputs in order to obtain reduced equations that would fit. When a 16V8, 20V8, 22V10, or any of a plethora of modern CPLDs is used, no such restriction exists. If an equation or its complement can be reduced to the number of product terms available, then the corresponding output can be made active high or active low by programming the output-polarity fuse appropriately.
module compexp

title 'Expansion logic for 64-bit comparator'

COMPEXP device 'P22V10';

" Inputs from the individual comparators, active-low, 7 = MSByte
EQ_L7..EQ_L0, GT_L7..GT_L0      pin 1..11, 13..14, 21..23;

" Comparison outputs
PEQQ, PNEQ, PGTQ, PGEQ, PLTQ, PLEQ      pin 15..20 istype 'com';

" Active-level conversions
EQ7 = !EQ_L7; EQ6 = !EQ_L6; EQ5 = !EQ_L5; EQ4 = !EQ_L4;
EQ3 = !EQ_L3; EQ2 = !EQ_L2; EQ1 = !EQ_L1; EQ0 = !EQ_L0;
GT7 = !GT_L7; GT6 = !GT_L6; GT5 = !GT_L5; GT4 = !GT_L4;
GT3 = !GT_L3; GT2 = !GT_L2; GT1 = !GT_L1; GT0 = !GT_L0;

" Less-than terms
LT7 = !(EQ7 # GT7); LT6 = !(EQ6 # GT6); LT5 = !(EQ5 # GT5);
LT4 = !(EQ4 # GT4); LT3 = !(EQ3 # GT3); LT2 = !(EQ2 # GT2);
LT1 = !(EQ1 # GT1); LT0 = !(EQ0 # GT0);

equations

PEQQ = EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & EQ1 & EQ0;
PNEQ = !(EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & EQ1 & EQ0);
PGEQ = !(EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & EQ1 & EQ0);

PGTQ = GT7 # EQ7 & GT6 # EQ7 & EQ6 & GT5
# EQ7 & EQ6 & EQ5 & GT4 # EQ7 & EQ6 & EQ5 & EQ4 & GT3
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & GT2
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & GT1
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & EQ1 & GT0;

PLEQ = !(GT7 # EQ7 & GT6 # EQ7 & EQ6 & GT5
# EQ7 & EQ6 & EQ5 & GT4 # EQ7 & EQ6 & EQ5 & EQ4 & GT3
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & GT2
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & GT1
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & EQ1 & GT0);

PLTQ = LT7 # EQ7 & LT6 # EQ7 & EQ6 & LT5
# EQ7 & EQ6 & EQ5 & LT4 # EQ7 & EQ6 & EQ5 & EQ4 & LT3
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & LT2
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & LT1
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & EQ1 & LT0;

PGEQ = !(LT7 # EQ7 & LT6 # EQ7 & EQ6 & LT5
# EQ7 & EQ6 & EQ5 & LT4 # EQ7 & EQ6 & EQ5 & EQ4 & LT3
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & LT2
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & LT1
# EQ7 & EQ6 & EQ5 & EQ4 & EQ3 & EQ2 & EQ1 & LT0);

end compexp
6.2.5 Mode-Dependent Comparator

For the next example, let us suppose we have a system in which we need to compare two 32-bit words under normal circumstances, but where we must sometimes ignore one or two low-order bits of the input words. The operating mode is specified by two mode-control bits, $M_1$ and $M_0$, as shown in Table 6-9.

As we’ve noted previously, comparing, adding, and other “iterative” operations are usually poor candidates for PLD-based design, because an equivalent two-level sum-of-products expression has far too many product terms. In Section 5.9.5, we calculated how many product terms are needed for an $n$-bit comparator. Based on these results, we certainly wouldn’t be able to build the 32-bit mode-dependent comparator or even an 8-bit slice of it with a PLD; the 74x682 8-bit comparator is just about the most efficient possible single chip we can use to perform an 8-bit comparison. However, a PLD-based design is quite reasonable for handling the mode-control logic and the part of the comparison that is dependent on mode (the two low-order bits).

Figure 6-9 shows a complete circuit design resulting from this idea, and Table 6-11 is the ABEL program for a 16V8 MODECOMP PLD that handles the “random logic.” Four ‘682s are used to compare most of the bits, and the 16V8 combines the ’682 outputs and handles the two low-order bits as a function of the mode. Intermediate expressions $EQ30$ and $GT30$ are defined to save typing in the equations section of the program.

As shown in Table 6-10, the $XEQY$ and $XGTY$ outputs use 7 and 11 product terms, respectively. Thus, $XGTY$ does not fit into the 7 product terms available on a 16V8 output. However, this is another example where we have some flexibility in our coding choices. By changing the coding of $MODE30$ to $[1, , .X.]$, we can reduce the product-term requirements for $XGTY$ to 7/12, and thereby fit the design into a 16V8.

<table>
<thead>
<tr>
<th>$M_1$</th>
<th>$M_0$</th>
<th>Comparison</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>32-bit</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>31-bit</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>30-bit</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>not used</td>
</tr>
</tbody>
</table>

Table 6-9  
Mode-control bits for the mode-dependent comparator.

<table>
<thead>
<tr>
<th>P-Terms</th>
<th>Fan-in</th>
<th>Fan-out</th>
<th>Type</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>7/9</td>
<td>10</td>
<td>1</td>
<td>Pin</td>
<td>$XEQY$</td>
</tr>
<tr>
<td>11/13</td>
<td>14</td>
<td>1</td>
<td>Pin</td>
<td>$XGTY$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18/22</td>
<td></td>
<td>Best P-Term Total: 18</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Total Pins: 16</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Average P-Term/Output: 9</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 6-10  
Product-term usage for the MODECOMP PLD.
Figure 6-9  A 32-bit mode-dependent comparator.
There are several important algorithms that include the step of counting the number of “1” bits in a data word. In fact, some microprocessor instruction sets have been extended recently to include ones counting as a basic instruction.

Counting the ones in a data word can be done easily as an iterative process, where you scan the word from one end to the other and increment a counter each time a “1” is encountered. However, this operation must be done more quickly inside the arithmetic and logic unit of a microprocessor. Ideally, we would like

Table 6-11
ABEL program for combining eight 74x682s into a 64-bit comparator.

```ABEL
module modecomp
title 'Control PLD for Mode-Dependent Comparator'
MODECOMP device 'P16V8';

" Input and output pins
 M0, M1, EQ2_L, GT2_L, EQ0_L, GT0_L pin 1..6;
 EQ1_L, GT1_L, EQ3_L, GT3_L, X0, X1, Y0, Y1 pin 7..9, 10, 15..18;
 XEQY, XGTY pin 19, 12 istype 'com';

" Active-level conversions
 EQ3 = !EQ3_L; EQ2 = !EQ2_L; EQ1 = !EQ1_L; EQ0 = !EQ0_L;
 GT3 = !GT3_L; GT2 = !GT2_L; GT1 = !GT1_L; GT0 = !GT0_L;

" Mode definitions
 MODE32 = ([M1,M0] == [0,0]); " 32-bit comparison
 MODE31 = ([M1,M0] == [0,1]); " 31-bit comparison
 MODE30 = ([M1,M0] == [1,0]); " 30-bit comparison
 MODEXX = ([M1,M0] == [1,1]); " Unused

" Expressions for 30-bit equal and greater-than
 EQ30 = EQ3 & EQ2 & EQ1 & EQ0;
 GT30 = GT3 # (EQ3 & GT2) # (EQ3 & EQ2 & GT1) # (EQ3 & EQ2 & EQ1 & GT0);

equations
WHEN MODE32 THEN {
 XEQY = EQ30 & (X1==Y1) & (X0==Y0);
 XGTY = GT30 # (EQ30 & (X1>Y1)) # (EQ30 & (X1==Y1) & (X0>Y0));
}
ELSE WHEN MODE31 THEN {
 XEQY = EQ30 & (X1==Y1);
 XGTY = GT30 # (EQ30 & (X1>Y1));
}
ELSE WHEN MODE30 THEN {
 XEQY = EQ30;
 XGTY = GT30;
}
end modecomp
```
ones counting to run as fast as any other arithmetic operation, such as adding two words. Therefore, a combinational circuit is required.

In this example, let us suppose that we have a requirement to build a 32-bit ones counter as part of a larger system. Based on the number of inputs and outputs required, we obviously can’t fit the design into a single 22V10-class PLD, but we might be able to partition the design into a reasonably small number of PLDs.

Figure 6-10 shows such a partition. Two copies of a first 22V10, ONESCNT1, are used to count the ones in two 15-bit chunks of the 32-bit input word $D_{31:0}$, each producing a 4-bit sum output. A second 22V10, ONESCNT2, is used to add the two four bit sums and the last two input bits.

The program for ONESCNT1 is deceptively simple, as shown in Table 6-12. The statement "@CARRY 1" is included to limit the carry chain to one stage; as explained in Section 5.10.8, this reduces product-term requirements at the expense of helper outputs and increased delay.

```
module onescnt1
  title 'Count the ones in a 15-bit word'
  ONESCNT1 device 'P22V10';

  " Input and output pins
  D14..D0    pin 1..11, 13..15, 23;
  SUM3..SUM0 pin 17..20 istype 'com';

  equations
  @CARRY 1;
  [SUM3..SUM0] = D0 + D1 + D2 + D3 + D4 + D5 + D6 + D7
  + D8 + D9 + D10 + D11 + D12 + D13 + D14;
end onescnt1
```

Table 6-12
ABEL program for counting the 1 bits in a 15-bit word.

Copyright © 1999 by John F. Wakerly Copying Prohibited
Unfortunately, when I compiled this program, my computer just sat there, CPU-bound, for an hour without producing any results. That gave me time to use my brain, a good exercise for those of us who have become too dependent on CAD tools. I then realized that I could write the logic function for the SUM0 output by hand in just a few seconds,

\[ \text{SUM0} = D_0 \oplus D_1 \oplus D_2 \oplus D_3 \oplus D_4 \oplus D_5 \oplus D_6 \oplus D_7 \oplus \ldots \oplus D_{13} \oplus D_{14} \]

The Karnaugh map for this function is a checkerboard, and the minimal sum-of-products expression has \( 2^{14} \) product terms. Obviously this is not going to fit in one or a few passes through a 22V10! So, anyway, I killed the ABEL compiler process, and rebooted Windows just in case the compiler had gone awry.

Obviously, a partitioning into smaller chunks is required to design the ones-counting circuit. Although we could pursue this further using ABEL and PLDs, it’s more interesting to do a structural design using VHDL, as we will in Section 6.3.6. The ABEL and PLD version is left as an exercise (6.6).

### 6.2.7 Tic-Tac-Toe

In this example, we’ll design a combinational circuit that picks a player’s next move in the game of Tic-Tac-Toe. The first thing we’ll do is decide on a strategy for picking the next move. Let us try to emulate the typical human’s strategy, by following the decision steps below:

1. Look for a row, column, or diagonal that has two of my marks (X or O, depending on which player I am) and one empty cell. If one exists, place my mark in the empty cell; I win!
2. Else, look for a row, column, or diagonal that has two of my opponent’s marks and one empty cell. If one exists, place my mark in the empty cell to block a potential win by my opponent.
3. Else, pick a cell based on experience. For example, if the middle cell is open, it’s usually a good bet to take it. Otherwise, the corner cells are good bets. Intelligent players can also notice and block a developing pattern by the opponent or “look ahead” to pick a good move.

---

**Tic-Tac-Toe, in case you didn’t know**

The game of Tic-Tac-Toe is played by two players on a \( 3 \times 3 \) grid of cells that are initially empty. One player is “X” and the other is “O”. The players alternate in placing their mark in an empty cell; “X” always goes first. The first player to get three of his or her own marks in the same row, column, or diagonal wins. Although the first player to move (X) has a slight advantage, it can be shown that a game between two intelligent players will always end in a draw; neither player will get three in a row before the grid fills up.
Planning ahead, we’ll call the second player “\( Y \)” to avoid confusion between “O” and “0” in our programs. The next thing to think about is how we might encode the inputs and outputs of the circuit. There are only nine possible moves that a player can make, so the output can be encoded in just four bits. The circuit’s input is the current state of the playing grid. There are nine cells, and each cell has one of three possible states (empty, occupied by \( X \), occupied by \( Y \)).

There are several choices of how to code the state of one cell. Because the game is symmetric, we’ll choose a symmetric encoding that may help us later:

- **00**: Cell is empty.
- **10**: Cell is occupied by \( X \).
- **01**: Cell is occupied by \( Y \).

So, we can encode the \( 3 \times 3 \) grid’s state in 18 bits. As shown in Figure 6-11, we’ll number the grid with row and column numbers, and use ABEL signals \( X_{ij} \) and \( Y_{ij} \) to denote the presence of \( X \) or \( Y \) in cell \( i,j \). We’ll look at the output coding later.

With a total of 18 inputs and 4 outputs, the Tic-Tac-Toe circuit could conceivably fit in just one 22V10. However, experience suggests that there’s just no way. We’re going to have to find a partitioning of the function, and partitioning along the lines of the decision steps on the preceding page seems like a good idea.

In fact, steps 1 and 2 are very similar; they differ only in reversing the roles of the player and the opponent. Here’s where our symmetric encoding can pay

---

**COMPACT ENCODING**
Since each cell in the Tic-Tac-Toe grid can have only three states, not four, the total number of board configurations is \( 3^9 \), or 19,683. This is less than \( 2^{15} \), so the board state can be encoded in only 15 bits. However, such an encoding would lead to much larger circuits for picking a move, unless the move-picking circuit was a read-only memory (see Exercise 11.26).
off. A PLD that finds me two of my marks in a row along with one empty cell for a winning move (step 1) can find two of my opponent’s marks in a row plus an empty for a blocking move (step 2). All we have to do is swap the encodings for X and Y. With out selected coding, that doesn’t require any logic, just physically swapping the Xij and Yij signals for each cell. With this in mind, we can use two copies of the same PLD, TWOINROW, to perform steps 1 and 2 as shown in Figure 6-12. Notice that the X11–X33 signals are connected to the top inputs of the first TWOINROW PLD, but to the bottom inputs of the second.

The moves from the two TWOINROW PLDs can be examined in another PLD, PICK. This device picks a move from the first two PLDs if either found one; else it performs step 3. It looks like PICK has too many inputs and outputs to fit in a 22V10, but we’ll come back to that later.

Table 6-13 is a program for the TWOINROW PLD. It looks at the grid’s state from the point of view of X, that is, it looks for a move where X can get three in a row. The program makes extensive use of intermediate equations to define

<table>
<thead>
<tr>
<th>Table 6-13</th>
</tr>
</thead>
<tbody>
<tr>
<td>ABEL program to find two in a row in Tic-Tac-Toe.</td>
</tr>
</tbody>
</table>

```ABEL
module twoinrow
Title 'Find Two Xs and an empty cell in a row, column, or diagonal'
TWOINROW device 'P22V10';

" Inputs and Outputs
X11, X12, X13, X21, X22, X23, X31, X32, X33 pin 1..9;
Y11, Y12, Y13, Y21, Y22, Y23, Y31, Y32, Y33 pin 10,11,13..15,20..23;
MOVE3..MOVE0 pin 16..19 istype 'com';

" MOVE output encodings
MOVE = [MOVE3..MOVE0];
MOVE11 = [1,0,0,0]; MOVE12 = [0,1,0,0]; MOVE13 = [0,0,1,0];
MOVE21 = [0,0,0,1]; MOVE22 = [1,1,0,0]; MOVE23 = [0,1,1,1];
MOVE31 = [1,0,1,1]; MOVE32 = [1,1,0,1]; MOVE33 = [1,1,1,0];
NONE = [0,0,0,0];
```
"Find moves in rows. \( R_{xy} \Rightarrow \) a move exists in cell \( xy \)
\[
\begin{align*}
R_{11} &= X_{12} \& X_{13} \& \neg X_{11} \& \neg Y_{11}; \\
R_{12} &= X_{11} \& X_{13} \& \neg X_{12} \& \neg Y_{12}; \\
R_{13} &= X_{11} \& X_{12} \& \neg X_{13} \& \neg Y_{13}; \\
R_{21} &= X_{22} \& X_{23} \& \neg X_{21} \& \neg Y_{21}; \\
R_{22} &= X_{21} \& X_{23} \& \neg X_{22} \& \neg Y_{22}; \\
R_{23} &= X_{21} \& X_{22} \& \neg X_{23} \& \neg Y_{23}; \\
R_{31} &= X_{32} \& X_{33} \& \neg X_{31} \& \neg Y_{31}; \\
R_{32} &= X_{31} \& X_{33} \& \neg X_{32} \& \neg Y_{32}; \\
R_{33} &= X_{31} \& X_{32} \& \neg X_{33} \& \neg Y_{33};
\end{align*}
\]

"Find moves in columns. \( C_{xy} \Rightarrow \) a move exists in cell \( xy \)
\[
\begin{align*}
C_{11} &= X_{21} \& X_{31} \& \neg X_{11} \& \neg Y_{11}; \\
C_{12} &= X_{22} \& X_{32} \& \neg X_{12} \& \neg Y_{12}; \\
C_{13} &= X_{23} \& X_{33} \& \neg X_{13} \& \neg Y_{13}; \\
C_{21} &= X_{11} \& X_{31} \& \neg X_{21} \& \neg Y_{21}; \\
C_{22} &= X_{12} \& X_{32} \& \neg X_{22} \& \neg Y_{22}; \\
C_{23} &= X_{13} \& X_{33} \& \neg X_{23} \& \neg Y_{23}; \\
C_{31} &= X_{11} \& X_{21} \& \neg X_{31} \& \neg Y_{31}; \\
C_{32} &= X_{12} \& X_{22} \& \neg X_{32} \& \neg Y_{32}; \\
C_{33} &= X_{13} \& X_{23} \& \neg X_{33} \& \neg Y_{33};
\end{align*}
\]

"Find moves in diagonals. \( D_{xy} \) or \( E_{xy} \Rightarrow \) a move exists in cell \( xy \)
\[
\begin{align*}
D_{11} &= X_{22} \& X_{33} \& \neg X_{11} \& \neg Y_{11}; \\
D_{22} &= X_{11} \& X_{33} \& \neg X_{22} \& \neg Y_{22}; \\
D_{33} &= X_{11} \& X_{22} \& \neg X_{33} \& \neg Y_{33}; \\
E_{13} &= X_{22} \& X_{31} \& \neg X_{13} \& \neg Y_{13}; \\
E_{22} &= X_{13} \& X_{31} \& \neg X_{22} \& \neg Y_{22}; \\
E_{31} &= X_{13} \& X_{22} \& \neg X_{31} \& \neg Y_{31};
\end{align*}
\]

"Combine moves for each cell. \( G_{xy} \Rightarrow \) a move exists in cell \( xy \)
\[
\begin{align*}
G_{11} &= R_{11} \# C_{11} \# D_{11}; \\
G_{12} &= R_{12} \# C_{12}; \\
G_{13} &= R_{13} \# C_{13} \# E_{13}; \\
G_{21} &= R_{21} \# C_{21}; \\
G_{22} &= R_{22} \# C_{22} \# D_{22} \# E_{22}; \\
G_{23} &= R_{23} \# C_{23}; \\
G_{31} &= R_{31} \# C_{31} \# E_{31}; \\
G_{32} &= R_{32} \# C_{32}; \\
G_{33} &= R_{33} \# C_{33} \# D_{33};
\end{align*}
\]
equations
\[
\begin{align*}
\text{WHEN } G_{22} \text{ THEN MOVE=} & MOVE_{22}; \\
\text{ELSE WHEN } G_{11} \text{ THEN MOVE=} & MOVE_{11}; \\
\text{ELSE WHEN } G_{13} \text{ THEN MOVE=} & MOVE_{13}; \\
\text{ELSE WHEN } G_{31} \text{ THEN MOVE=} & MOVE_{31}; \\
\text{ELSE WHEN } G_{33} \text{ THEN MOVE=} & MOVE_{33}; \\
\text{ELSE WHEN } G_{21} \text{ THEN MOVE=} & MOVE_{21}; \\
\text{ELSE WHEN } G_{23} \text{ THEN MOVE=} & MOVE_{23}; \\
\text{ELSE WHEN } G_{32} \text{ THEN MOVE=} & MOVE_{32}; \\
\text{ELSE MOVE=} & NONE;
\end{align*}
\]
end twoinrow
all possible row, column, and diagonal moves. It combines all of the moves for a cell $i,j$ in an expression for $G_{ij}$, and finally the equations section uses a $\text{WHEN}$ statement to select a move.

Note that a nested $\text{WHEN}$ statement must be used rather than nine parallel $\text{WHEN}$ statements or assignments, because we can only select one move even if multiple moves are available. Also note that $G_{22}$, the center cell, is checked first, followed by the corners. This was done hoping that we could minimize the number of terms by putting the most common moves early in the nested $\text{WHEN}$. Alas, the design still requires a ton of product terms, as shown in Table 6-14.

By the way, we still haven’t explained why we chose the output coding that we did (as defined by $\text{MOVE11}$, $\text{MOVE22}$, etc. in the program). It’s pretty clear that changing the encoding is never going to save us enough product terms to fit the design into a 22V10. But there’s still method to this madness, as we’ll now show.

Clearly we’ll have to split $\text{TWOINROW}$ into two or more pieces. As in any design problem, several different strategies are possible. The first strategy I tried was to use two different PLDs, one to find moves in all the rows and one of the diagonals, and the other to work on all the columns and the remaining diagonal. That helped, but not nearly enough to fit each half into a 22V10.

With the second strategy, I tried slicing the problem a different way. The first PLD finds all the moves in cells 11, 12, 13, 21, and 22, and the second PLD finds all the moves in the remaining cells. That worked! The first PLD, named $\text{TWOINHAF}$, is obtained from Table 6-13 simply by commenting out the four lines of the $\text{WHEN}$ statement for the moves to cells 23, 31, 32, and 33.

We could obtain the second PLD from $\text{TWOINROW}$ in a similar way, but let’s wait a minute. In the manufacture of real digital systems, it is always desirable to minimize the number of distinct parts that are used; this saves on inventory costs and complexity. With programmable parts, it is desirable to minimize the number of distinct programs that are used. Even though the physical parts are identical, a different set of test vectors must be devised at some cost for each different program. Also, it’s possible that the product will be successful enough for us to save money by converting the PLDs into hard-coded devices, a different one for each program, again encouraging us to minimize programs.

<table>
<thead>
<tr>
<th>P-Terms</th>
<th>Fan-in</th>
<th>Fan-out</th>
<th>Type</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>61/142</td>
<td>18</td>
<td>1</td>
<td>Pin</td>
<td>MOVE3</td>
</tr>
<tr>
<td>107/129</td>
<td>18</td>
<td>1</td>
<td>Pin</td>
<td>MOVE2</td>
</tr>
<tr>
<td>77/88</td>
<td>17</td>
<td>1</td>
<td>Pin</td>
<td>MOVE1</td>
</tr>
<tr>
<td>133/87</td>
<td>18</td>
<td>1</td>
<td>Pin</td>
<td>MOVE0</td>
</tr>
</tbody>
</table>

Table 6-14
Product-term usage for the $\text{TWOINROW}$ PLD.

Best P-Term Total: 332
Total Pins: 22
Average P-Term/Output: 83
The Tic-Tac-Toe game is the same game even if we rotate the grid 90° or 180°. Thus, the TWOINHAF PLD can find moves for cells 33, 32, 31, 23, and 22 if we rotate the grid 180°. Because of the way we defined the grid state, with a separate pair of inputs for each cell, we can “rotate the grid” simply by shuffling the input pairs appropriately. That is, we swap 33↔11, 32↔12, 31↔13, and 23↔21.

Of course, once we rearrange inputs, TWOINHAF will still produce output move codes corresponding to cells in the top half of the grid. To keep things straight, we should transform these into codes for the proper cells in the bottom half of the grid. We would like this transformation to take a minimum of logic. This is where our choice of output code comes in. If you look carefully at the MOVE coding defined at the beginning of Table 6-13, you’ll see that the code for a given position in the 180° rotated grid is obtained by complementing and reversing the order of the code bits for the same position in the unrotated grid. In other words, the code transformation can be done with four inverters and a rearrangement of wires. This can be done “for free” in the PLD that looks at the TWOINHAF outputs.

You probably never thought that Tic-Tac-Toe could be so tricky. Well, we’re halfway there. Figure 6-13 shows the partitioning of the design as we’ll now continue it. Each TWOINROW PLD from our original partition is replaced

---

**Figure 6-13**
Final PLD partitioning for the Tic-Tac-Toe game.
by a pair of TWOINHALF PLDs. The bottom PLD of each pair is preceded by a box labeled “P”, which permutes the inputs to rotate the grid 180° as discussed previously. Likewise, it is followed by a box labeled “T”, which compensates for the rotation by transforming the output code; this box will actually be absorbed into the PLD that follows it, PICK1.

The function of PICK1 is pretty straightforward. As shown in Table 6-15, it is simply picks a winning move or a blocking move if one is available. Since there are two extra input pins available on the 22V10, we use them to input the state of the center cell. In this way, we can perform the first part of step 3 of the “human” algorithm on page 488, to pick the center cell if no winning or blocking move is available. The PICK1 PLD uses at most 9 product terms per output.

### Table 6-15 ABEL program to pick one move based on four inputs.

```ABEL
module pick1
Title 'Pick One Move from Four Possible'
PICK1 device 'P22V10';

" Inputs from TWOINHALF PLDs
WINA3..WINA0 pin 1..4; "Winning moves in cells 11,12,13,21,22
WINB3..WINB0 pin 5..8; "Winning moves in cells 11,12,13,21,22 of rotated grid
BLKA3..BLKA0 pin 9..11, 13; "Blocking moves in cells 11,12,13,21,22
BLKB3..BLKB0 pin 14..16, 21; "Blocking moves in cells 11,12,13,21,22 of rotated grid
" Inputs from grid
X22, Y22 pin 22..23; "Center cell; pick if no other moves
" Move outputs to PICK2 PLD
MOVE3..MOVE0 pin 17..20 istype 'com';

" Sets
WINA = [WINA3..WINA0]; WINB = [WINB3..WINB0];
BLKA = [BLKA3..BLKA0]; BLKB = [BLKB3..BLKB0];
MOVE = [MOVE3..MOVE0];

" Non-rotated move input and output encoding
MOVE11 = [1,0,0,0]; MOVE12 = [0,1,0,0]; MOVE13 = [0,0,1,0];
MOVE21 = [0,0,0,1]; MOVE22 = [1,1,0,0]; MOVE23 = [0,1,1,1];
MOVE31 = [1,0,1,1]; MOVE32 = [1,1,0,1]; MOVE33 = [1,1,1,0];
NONE = [0,0,0,0];

equations
WHEN WINA != NONE THEN MOVE = WINA;
ELSE WHEN WINB != NONE THEN MOVE = ![WINB0..WINB3]; " Map rotated coding
ELSE WHEN BLKA != NONE THEN MOVE = BLKA;
ELSE WHEN BLKB != NONE THEN MOVE = ![BLKB0..BLKB3]; " Map rotated coding
ELSE WHEN !X22 & !Y22 THEN MOVE = MOVE22; " Pick center cell if it's empty
ELSE MOVE = NONE;
end pick1
```

Copyright © 1999 by John F. Wakerly  Copying Prohibited
The final part of the design in Figure 6-13 is the PICK2 PLD. This PLD must provide most of the "experience" in step 3 of the human algorithm if PICK1 does not find a move.

We have a little problem with PICK2 in that a 22V10 does not have enough pins to accommodate the 4-bit input from PICK1, its own 4-bit output, and all 18 bits of grid state; it has only 22 I/O pins. Actually, we don’t need to connect X22 and Y22, since they were already examined in PICK1, but that still leaves us two pins short. So, the purpose of the “other logic” block in Figure 6-13 is to encode

---

**Table 6-16** ABEL program to pick one move using “experience.”

```ABEL
module pick2
Title 'Pick a move using experience'
PICK2 device 'P22V10';

" Inputs from PICK1 PLD
  PICK3..PICK0                             pin 1..4;  " Move, if any, from PICK1 PLD
" Inputs from Tic-Tac-Toe grid corners
  X11, Y11, X13, Y13, X31, Y31, X33, Y33  pin 5..11, 13;
" Combined inputs from external NOR gates; 1 ==> corresponding cell is empty
  E12, E21, E23, E32                       pin 14..15, 22..23;
" Move output
  MOVE3..MOVE0                             pin 17..20 istype 'com';

PICK = [PICK3..PICK0];  " Set definition
" Non-rotated move input and output encoding
  MOVE = [MOVE3..MOVE0];
  MOVE11 = [1,0,0,0]; MOVE12 = [0,1,0,0]; MOVE13 = [0,0,1,0];
  MOVE21 = [0,0,0,1]; MOVE22 = [1,1,0,0]; MOVE23 = [0,1,1,1];
  MOVE31 = [1,0,1,1]; MOVE32 = [1,1,0,1]; MOVE33 = [1,1,1,0];
  NONE   = [0,0,0,0];

" Intermediate equations for empty corner cells
  E11 = !X11 & !Y11;  E13 = !X13 & !Y13;  E31 = !X31 & !Y31;  E33 = !X33 & !Y33;

  equations
  "Simplest approach -- pick corner if available, else side
    WHEN PICK != NONE THEN MOVE = PICK;
    ELSE WHEN E11 THEN MOVE = MOVE11;
    ELSE WHEN E13 THEN MOVE = MOVE13;
    ELSE WHEN E31 THEN MOVE = MOVE31;
    ELSE WHEN E33 THEN MOVE = MOVE33;
    ELSE WHEN E12 THEN MOVE = MOVE12;
    ELSE WHEN E21 THEN MOVE = MOVE21;
    ELSE WHEN E23 THEN MOVE = MOVE23;
    ELSE WHEN E32 THEN MOVE = MOVE32;
    ELSE MOVE = NONE;

end pick2
```

---
some of the information to save two pins. The method that we’ll use here is to combine the signals for the middle edge cells 12, 21, 23, and 32 to produce four signals $E_{12}$, $E_{21}$, $E_{23}$, and $E_{32}$ that are asserted if and only if the corresponding cells are empty. This can be done with four 2-input NOR gates, and actually leaves two spare inputs or outputs on the 22V10.

Assuming the four NOR gates as “other logic,” Table 6-16 on the preceding page gives a program for the PICK2 PLD. When it must pick a move, this program uses the simplest heuristic possible—it picks a corner cell if one is empty, else it picks a middle edge cell. This program could use some improvement, because it will sometimes lose (see Exercise 6.8). Luckily, the equations resulting from Table 6-16 require only 8 to 10 terms per output, so it’s possible to put in more intelligence (see Exercises 6.9 and 6.10).

### 6.3 Design Examples Using VHDL

#### 6.3.1 Barrel Shifter

On page 464, we defined a barrel shifter as a combinational logic circuit with $n$ data inputs, $n$ data outputs, and a set of control inputs that specify how to shift the data between input and output. We showed in Section 6.1.1 how to build a simple barrel shifter that performs only left circular shifts using MSI building blocks. Later, in Section 6.2.1, we showed how to define a more capable barrel shifter using ABEL, but we also pointed out that PLDs are normally unsuitable for realizing barrel shifters. In this subsection, we’ll show how VHDL can be used to describe both the behavior and structure of barrel shifters for FPGA or ASIC realization.

Table 6-17 is a behavioral VHDL program for a 16-bit barrel shifter that performs any of six different combinations of shift type and direction. The shift types are circular, logical, and arithmetic, as defined previously in Table 6-3, and the directions are of course left and right. As shown in the entity declaration, a 4-bit control input $S$ gives the shift amount, and a 3-bit control input $C$ gives the shift mode (type and direction). We used the IEEE `std_logic_arith` package and defined the shift amount $S$ to be type `UNSIGNED` so we could later use the `CONV_INTEGER` function in that package.

Notice that the entity declaration includes six constant definitions that establish the correspondence between shift modes and the value of $C$. Although we didn’t discuss it in Section 4.7, VHDL allows you to put constant, type, signal, and other declarations within an entity declaration. It makes sense to define such items within the entity declaration only if they must be the same in any architecture. In this case, we are pinning down the shift-mode encodings, so they should go here. Other items should go in the architecture definition.

In the architecture part of the program, we define six functions, one for each kind of shift on a 16-bit `STD_LOGIC_VECTOR`. We defined the subtype `DATAWORD` to save typing in the function definitions.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;

entity barrel16 is
  port (  
    DIN: in STD_LOGIC_VECTOR (15 downto 0);  -- Data inputs  
    S: in UNSIGNED (3 downto 0);             -- Shift amount, 0-15  
    C: in STD_LOGIC_VECTOR (2 downto 0);     -- Mode control  
    DOUT: out STD_LOGIC_VECTOR (15 downto 0) -- Data bus output  
  );

constant Lrotate:  STD_LOGIC_VECTOR := "000";   -- Define the coding of  
constant Rrotate:  STD_LOGIC_VECTOR := "001";   -- the different shift modes  
constant Llogical: STD_LOGIC_VECTOR := "010";  
constant Rlogical: STD_LOGIC_VECTOR := "011";  
constant Larith:   STD_LOGIC_VECTOR := "100";  
constant Rarith:   STD_LOGIC_VECTOR := "101";
end barrel16;

architecture barrel16_behavioral of barrel16 is
  subtype DATAWORD is STD_LOGIC_VECTOR(15 downto 0);

  function Vrol (D: DATAWORD; S: UNSIGNED) return DATAWORD is
    variable N: INTEGER;
    variable TMPD: DATAWORD;
    begin
      N := CONV_INTEGER(S); TMPD := D;
      for i in 1 to N loop
        TMPD := TMPD(14 downto 0) & TMPD(15);
      end loop;
      return TMPD;
    end Vrol;

begin
  process(DIN, S, C)
  begin
    case C is
      when Lrotate  => DOUT <= Vrol(DIN,S);
      when Rrotate  => DOUT <= Vror(DIN,S);
      when Llogical => DOUT <= Vsll(DIN,S);
      when Rlogical => DOUT <= Vsrl(DIN,S);
      when Larith   => DOUT <= Vsla(DIN,S);
      when Rarith   => DOUT <= Vsra(DIN,S);
      when others   => null;
    end case;
  end process;
end barrel16_behavioral;
Table 6-17 shows the details of only the first function (Vrol); the rest are similar with only a one-line change. We define a variable \( N \) for converting the shift amount \( S \) into an integer for the \( \text{for} \) loop. We also assign the input vector \( D \) to a local variable \( \text{TMPD} \) which is shifted \( N \) times in the \( \text{for} \) loop. In the body of the \( \text{for} \) loop, a single assignment statement takes a 15-bit slice of the data word (\( \text{TMPD}_{14 \text{ downto 0}} \)) and uses concatenation (\&\) to put it back together with the bit that “falls off” the left end (\( \text{TMPD}_{15} \)). Other shift types can be described with similar operations. Note that the shift functions might not be defined in other, nonbehavioral descriptions of the \text{barrel16} entity, for example in structural architectures.

The “concurrent statements” part of the architecture is a single process that has all of the entity’s inputs in its sensitivity list. Within this process, a case statement assigns a result to \( \text{DOUT} \) by calling the appropriate function based on the value of the mode-control input \( C \).

The process in Table 6-17 is a nice behavioral description of the barrel shifter, but most synthesis tools cannot synthesize a circuit from it. The problem is that most tools require the range of a \( \text{for} \) loop to be static at the time it is analyzed. The range of the \( \text{for} \) loop in the Vrol function is dynamic; it depends on the value of input signal \( S \) when the circuit is operating.

Well, that’s OK, it’s hard to predict what kind of circuit the synthesis tool would come up with even if it could handle a dynamic \( \text{for} \) range. This is an example where as designers we should take little more control over the circuit structure to obtain a reasonably fast, efficient synthesis result.

In Figure 6-2 on page 466, we showed how to design a 16-bit barrel shifter for left circular shifts using MSI building blocks. We used a cascade of four 16-bit, 2-input multiplexers to shift their inputs by 0 or 1, 2, 4, or 8 positions depending of the values of \( S_0 \) through \( S_3 \), respectively. We can express the same kind behavior and structure using the VHDL program shown in Table 6-18. Even though the program uses a process and is therefore “behavioral” in style, we can be pretty sure that most synthesis engines will generate a 1-input multiplexer for each “if” statement in the program, thereby creating a cascade similar to Figure 6-2.

**ROLLING YOUR OWN**

VHDL-93 actually has built-in array operators, \texttt{rol}, \texttt{ror}, \texttt{sll}, \texttt{srl}, \texttt{sla}, and \texttt{sra}, corresponding to the shift operations that we defined in Table 6-3. Since these operations are not provided in VHDL-87, we’ve defined our own functions in Table 6-17. Well, actually we’ve only defined one of them (Vrol); the rest are left as an exercise for the reader (Exercise 6.11).
Of course, our problem statement requires a barrel shifter that can shift both left and right. Table 6-19 revises the previous program to do circular shifts in either direction. An additional input, DIR, specifies the shift direction, 0 for left, 1 for right. Each rank of shifting is specified by a case statement that picks one of four possibilities based on the values of DIR and the bit of $S$ that controls that rank. Notice that we created local 2-bit variables $CTRL_i$ to hold the pair of values $DIR$ and $S(i)$; each case statement is controlled by one of these variables. You might like to eliminate these variables and simply control each case statement with a concatenation “DIR & $S(i)$”, but VHDL syntax doesn’t allow that because the type of this concatenation would be unknown.

A typical VHDL synthesis tool will generate a 3- or 4-input multiplexer for each of the case statements in Table 6-19. A good synthesis tool will generate only a 2-input multiplexer for the last case statement.

So, now we have a barrel shifter that will do left or right circular shifts, but we’re not done yet—we need to take care of the logical and arithmetic shifts in both directions. Figure 6-14 shows our strategy for completing the design. We start out with the ROLR16 component that we just completed, and use other logic to control the shift direction as a function of $C$. 

### Table 6-18 VHDL program for a 16-bit barrel shifter for left circular shifts only.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity rol16 is
    port (    
        DIN: in STD_LOGIC_VECTOR(15 downto 0);  -- Data inputs
        S: in STD_LOGIC_VECTOR (3 downto 0);    -- Shift amount, 0-15
        DOUT: out STD_LOGIC_VECTOR(15 downto 0) -- Data bus output
    );
end rol16;

architecture rol16_arch of rol16 is
begin
    process(DIN, S)
    variable X, Y, Z: STD_LOGIC_VECTOR(15 downto 0);
    begin
        if S(0)=‘1’ then X := DIN(14 downto 0) & DIN(15); else X := DIN; end if;
        if S(1)=‘1’ then Y := X(13 downto 0) & X(15 downto 14); else Y := X; end if;
        if S(2)=‘1’ then Z := Y(11 downto 0) & Y(15 downto 12); else Z := Y; end if;
        if S(3)=‘1’ then DOUT <= Z(7 downto 0) & Z(15 downto 8); else DOUT <= Z; end if;
    end process;
end rol16_arch;
```
Next we must “fix up” some of the result bits if we are doing a logical or arithmetic shift. For a left logical or arithmetic \( n \)-bit shift, we must set the rightmost \( n-1 \) bits to 0 or the original rightmost bit value, respectively. For a right logical or arithmetic \( n \)-bit shift, we must set the leftmost \( n-1 \) bits to 0 or the original leftmost bit value, respectively.
As shown in Figure 6-14, our strategy is to follow the circular shifter (ROLR16) with a fix-up circuit (FIXUP) that plugs in appropriate low-order bits for a left logical or arithmetic shift, and follow that with another fix-up circuit that plugs in high-order bits for a right logical or arithmetic shift.

Table 6-20 is a behavioral VHDL program for the left-shift fix-up circuit. The circuit has 16 bits of data input and output, DIN and DOUT. Its control inputs are the shift amount S, an enable input FEN, and the new value FDAT to be plugged into the fixed-up data bits. For each output bit DOUT(i), the circuit puts out the fixed-up bit value if i is less than S and the circuit is enabled; else it puts out the unmodified data input DIN(i).

The for loop in Table 6-20 is readily synthesizable, but you can’t really be sure what kind of logic the synthesis tool will generate. In particular, the “>”

**Table 6-20** Behavioral VHDL program for left-shift fix-ups.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;

entity fixup is
  port (
    DIN: in STD_LOGIC_VECTOR(15 downto 0); -- Data inputs
    S: in UNSIGNED(3 downto 0);          -- Shift amount, 0-15
    FEN: in STD_LOGIC;                     -- Fixup enable
    FDAT: in STD_LOGIC;                     -- Fixup data
    DOUT: out STD_LOGIC_VECTOR(15 downto 0) -- Data bus output
  );
end fixup;

architecture fixup_arch of fixup is
begin
  process(DIN, S, FEN, FDAT)
  begin
    for i in 0 to 15 loop
      if (i < CONV_INTEGER(S)) and (FEN = '1') then DOUT(i) <= FDAT;
      else DOUT(i) <= DIN(i);  end if;
    end loop;
  end process;
end fixup_arch;
```
A SERIAL FIX-UP STRUCTURE

A structural architecture for the fix-up logic is shown in Table 6-21. Here, we have defined what is in effect an iterative circuit to create a 16-bit vector FSEL, where FSEL(i) is 1 if bit i needs fixing up. We start by setting FSEL(15) to 0, since that bit never needs fixing up. Then we note that for the remaining values of i, FSEL(i) should be 1 if S equals i+1 or if FSEL(i+1) is already asserted. Thus, the FSEL assignment within the generate statement creates a serial chain of 2-input OR gates, where one input is asserted if S=i (decoded with a 4-input AND gate), and the other input is connected to the previous OR gate’s output. The DOUT(i) assignment statement creates 16 2-input multiplexers that select either DIN(i) or the fix-up data (FDAT) depending of the value of FSEL(i).

Although the serial realization is compact, it is very slow compared to a one that realizes each FSEL output as a 2-level sum-of-products circuit. However, the long delay may not matter because the fix-up circuit appears near the end of the data path. If speed is still a problem, there is a zero-cost trick that cuts the delay in half (see Exercise 6.12).

---

Table 6-21 Structural VHDL architecture for left-shift fix-ups.

```vhdl
architecture fixup_struc of fixup is
signal FSEL: STD_LOGIC_VECTOR(15 downto 0); -- Fixup select
begin
  FSEL(15) <= '0'; DOUT(15) <= DIN(15);
  U1: for i in 14 downto 0 generate
    FSEL(i) <= '1' when CONV_INTEGER(S) = i+1 else FSEL(i+1);
    DOUT(i) <= FDAT when (FSEL(i) = '1' and FEN = '1') else DIN(i);
  end generate;
end fixup_struc;
```

---
instantiates rolr16 and fixup and has several assignment statements that create needed control signals (the “other logic” in Figure 6-14).

For example, the first assignment statement asserts DIR_RIGHT if C specifies one of the right shifts. The enable inputs for the left and right fix-up circuits are FIX_LEFT and FIX_RIGHT, asserted for left and right logical and arithmetic shifts. The fix-up data values are FIX_LEFT_DAT and FIX_RIGHT_DAT.

While all the statements in the architecture execute concurrently, they are listed in Table 6-22 in the order of the actual dataflow to improve readability. First, rolr16 is instantiated to perform the basic left or right circular shift as specified. Its outputs are hooked up to the inputs of the first fixup component (U2) to handle fix-ups for left logical and arithmetic shifts. Next comes U3, a generate statement that reverses the order of the data inputs for the next fixup

| Table 6-22 | VHDL structural architecture for the 6-function barrel shifter. |

```vhdl
architecture barrel16_struc of barrel16 is

component rolr16 port (    
    DIN: in STD_LOGIC_VECTOR(15 downto 0); -- Data inputs
    S:   in UNSIGNED(3 downto 0);          -- Shift amount, 0-15
    DIR: in STD_LOGIC;                     -- Shift direction, 0=>L, 1=>R
    DOUT: out STD_LOGIC_VECTOR(15 downto 0) -- Data bus output
); end component;

component fixup port (    
    DIN: in STD_LOGIC_VECTOR(15 downto 0); -- Data inputs
    S:   in UNSIGNED(3 downto 0);          -- Shift amount, 0-15
    FEN: in STD_LOGIC;                     -- Fixup enable
    FDAT: in STD_LOGIC;                     -- Fixup data
    DOUT: out STD_LOGIC_VECTOR(15 downto 0) -- Data bus output
); end component;

signal DIR_RIGHT, FIX_RIGHT, FIX_RIGHT_DAT, FIX_LEFT, FIX_LEFT_DAT: STD_LOGIC;
signal ROUT, FOUT, RFIXIN, RFIXOUT: STD_LOGIC_VECTOR(15 downto 0);

begin
    DIR_RIGHT <= '1' when C = Rrotate or C = Rlogical or C = Rarith else '0';
    FIX_LEFT <= '1' when DIR_RIGHT='0' and (C = Llogical or C = Larith) else '0';
    FIX_RIGHT <= '1' when DIR_RIGHT='1' and (C = Rlogical or C = Rarith) else '0';
    FIX_LEFT_DAT <= DIN(0) when C = Larith else '0';
    FIX_RIGHT_DAT <= DIN(15) when C = Rarith else '0';
    U1: rolr16 port map (DIN, S, DIR_RIGHT, ROUT);
    U2: fixup port map (ROUT, S, FIX_LEFT, FIX_LEFT_DAT, FOUT);
    U3: for i in 0 to 15 generate RFIXIN(i) <= FOUT(15-i); end generate;
    U4: fixup port map (RFIXIN, S, FIX_RIGHT, FIX_RIGHT_DAT, RFIXOUT);
    U5: for i in 0 to 15 generate DOUT(i) <= RFIXOUT(15-i); end generate;
end barrel16_struc;
```
component (U4), which handles fix-ups for right logical and arithmetic shifts. Finally U5, another generate statement, undoes the bit reversing of U3. Note that in synthesis, U3 and U5 are merely permutations of wires.

Many other architectures are possible for the original barrel16 entity. In Exercise 6.14, we suggest an architecture that enables the circular shifting to be done by the rol16 entity, which uses only 2-input multiplexers, rather than the more expensive rolr16.

### 6.3.2 Simple Floating-Point Encoder

We defined a simple floating-point number format on page 467, and posed the design problem of converting a number from fixed-point to this floating point format. The problem of determining the exponent of the floating-point number mapped nicely into an MSI priority encoder. In an HDL, the same problem maps into nested "if" statements.

Table 6-23 is a behavioral VHDL program for the floating-point encoder. Within the fpenc_arch architecture, a nested "if" statement checks the range of the input B and sets M and E appropriately. Notice that the program uses the IEEE std_logic_arith package; this is done to get the UNSIGNED type and the comparison operations that go along with it, as we described in Section 5.9.6. Just to save typing, a variable BU is defined to hold the value of B as converted to the UNSIGNED type; alternatively, we could have written "UNSIGNED(B)" in each nested "if" clause.

Although the code in Table 6-23 is fully synthesizable, some synthesis tools may not be smart enough to recognize that the nested comparisons require just one bit to be checked at each level, and might instead generate a full 11-bit comparator at each level. Such logic would be a lot bigger and slower than what would be otherwise possible. If faced with this problem, we can always write the architecture a little differently and more explicitly to help out the tool, as shown in Table 6-24.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;

entity fpenc is
  port (
    B: in STD_LOGIC_VECTOR(10 downto 0); -- fixed-point number
    M: out STD_LOGIC_VECTOR(3 downto 0); -- floating-point mantissa
    E: out STD_LOGIC_VECTOR(2 downto 0)  -- floating-point exponent
  );
end fpenc;

architecture fpenc_arch of fpenc is
begin
  process(B)
  begin
    variable BU: UNSIGNED(10 downto 0);
    BU := UNSIGNED(B);
    if    BU < 16   then M <= B( 3 downto 0); E <= "000";
    elsif BU < 32   then M <= B( 4 downto 1); E <= "001";
    elsif BU < 64   then M <= B( 5 downto 2); E <= "010";
    elsif BU < 128  then M <= B( 6 downto 3); E <= "011";
    elsif BU < 256  then M <= B( 7 downto 4); E <= "100";
    elsif BU < 512  then M <= B( 8 downto 5); E <= "101";
    elsif BU < 1024 then M <= B( 9 downto 6); E <= "110";
    else                 M <= B(10 downto 7); E <= "111";
    end if;
  end process;
end fpenc_arch;

architecture fpence_arch of fpenc is
begin
  process(B)
  begin
    variable BU: UNSIGNED(10 downto 0);
    BU := UNSIGNED(B);
    if   B(10) = '1' then M <= B(10 downto 7); E <= "111";
    elsif B(9) = '1' then M <= B( 9 downto 6); E <= "110";
    elsif B(8) = '1' then M <= B( 8 downto 5); E <= "101";
    elsif B(7) = '1' then M <= B( 7 downto 4); E <= "100";
    elsif B(6) = '1' then M <= B( 6 downto 3); E <= "011";
    elsif B(5) = '1' then M <= B( 5 downto 2); E <= "010";
    elsif B(4) = '1' then M <= B( 4 downto 1); E <= "001";
    else                 M <= B( 3 downto 0); E <= "000";
    end if;
  end process;
end fpence_arch;

Table 6-23  Behavioral VHDL program for fixed-point to floating-point conversion.

Table 6-24  Alternative VHDL architecture for fixed-point to floating-point conversion.
On the other hand, we might like to use the real comparators and spend even more gates to improve the functionality of our design. In particular, the present design performs truncation rather than rounding when generating the mantissa bits. A more accurate result is achieved with rounding, but this is a much more complicated design. First, we will need an adder to add 1 to the selected mantissa bits when we round up. However, adding 1 when the mantissa is already 1111 will bump us into the next exponent range, so we need to watch out for this case. Finally, we can never round up if the unrounded mantissa and exponent are 1111 and 111, because there’s no higher value in our floating-point representation to round to.

The program in Table 6-25 performs rounding as desired. The function \texttt{round} takes a selected 5-bit slice from the fixed-point number and returns the four high-order bits, adding 1 if the LSB is 1. Thus, if we think of the binary point as being just to the left of the LSB, rounding occurs if the truncated part of the mantissa is 1/2 or more. In each clause in the nested \texttt{if} statement in the process, the comparison value is selected so that rounding up will occur only if it does not “overflow,” pushing the result into the next exponent range. Otherwise, conversion and rounding occurs in the next clause. In the last clause, we ensure that we do not round up when we’re at the end of the floating-point range.

**B’S NOT TYPE**
In Table 6-23, we used the expression \texttt{UNSIGNED(B)} to convert \texttt{B}, an array of type \texttt{STD_LOGIC_VECTOR}, into an array of type \texttt{UNSIGNED}. This is called an explicit type conversion. VHDL lets you convert between related closely related types by writing the desired type followed by the value to be converted in parentheses. Two array types are “closely related” if they have the same element type, the same number of dimensions, and the same index types (typically \texttt{INTEGER}) or ones that can be type converted. The values in the old array are placed in corresponding positions, left to right, in the new array.

**GOBBLE, GOBBLE** The rounding operation does not require a 4-bit adder, only an “incrementer,” since one of the addends is always 1. Some VHDL tools may synthesize the complete adder, while others may be smart enough to use an incrementer with far fewer gates.

In some cases, it may not matter. The most sophisticated tools for FPGA and ASIC design include \textit{gate gobblers}. These programs look for gates with constant inputs and eliminate gates or gate inputs as a result. For example, an AND-gate input with a constant 1 applied to it can be eliminated, and an AND gate with a constant-0 input can be replaced with a constant-0 signal.

A gate-gobbler program propagates the effects of constant inputs as far as possible in a circuit. Thus, it can transform a 4-bit adder with a constant-1 input into a more economical 4-bit incrementer.
Once again, synthesis results for this behavioral program may or may not be efficient. Besides the multiple comparison statements, we now must worry about the multiple 4-bit adders that might be synthesized as a result of the multiple calls to the round function. Restructuring the architecture so that only a single adder is synthesized is left as an exercise (6.15).

### 6.3.3 Dual-Priority Encoder

In this example, we’ll use VHDL to create a behavioral description of a PLD priority encoder that identifies both the highest-priority and the second-highest-priority asserted signal among a set of request inputs $R(0 \text{ to } 7)$, where $R(0)$ has the highest priority. We’ll use $A(2 \text{ downto } 0)$ and $AVALID$ to identify the highest-priority request, asserting $AVALID$ only if a highest-priority request is present. Similarly, we’ll use $B(2 \text{ downto } 0)$ and $BVALID$ to identify the second-highest-priority request.
Table 6-26 shows a behavioral VHDL program for the priority encoder. Instead of the nested “if” approach of the previous example, we’ve used a “for” loop. This approach allows us to take care of both the first and the second priorities within the same loop, working our way from highest to lowest priority. Besides std_logic_1164, the program uses the IEEE std_logic_arith package in order to get the CONV_STD_LOGIC_VECTOR function. We also wrote this function explicitly in Table 4-39 on page 275.

Notice in the table that ports AVALID and BVALID are declared as mode buffer, because they are read within the architecture. If you were stuck with an entity definition that declared AVALID and BVALID as mode out, you could still use the same architecture approach, but you would have to declare local variables corresponding to AVALID and BVALID within the process. Notice also that we included AVALID and BVALID in the process sensitivity list. Although this is not strictly necessary, it prevents warnings that the compiler otherwise would give about using the value of a signal that is not on the sensitivity list.

The nested “if” approach can also be used for the dual-priority encoder, but it yields a longer program with more accidents waiting to happen, as shown in Table 6-27. On the other hand, it may yield a better synthesis result; the only
way to know with a particular tool is to synthesize the circuit and analyze the results in terms of delay and cell or gate count.

Both nested “if” statements and “for” statements may lead to long delay chains in synthesis. To get guarantee that you get a faster dual-priority encoder, you must follow a structural or semi-structural design approach. For example, you can start by writing a dataflow model of a fast 8-input priority encoder using the ideas found in the 74x148 logic diagram (Figure 5-50 on page 375) or in a related ABEL program (Table 5-24 on page 378). Then you can put two of these together in a structure that “knocks out” the highest-priority input in order to find the second, as we showed in Figure 6-6 on page 471.

### 6.3.4 Cascading Comparators

Cascading comparators is something we typically would not do in a VHDL behavioral model, because the language and the IEEE std_logic_arith package let us define comparators of any desired length directly. However, we may indeed need to write structural or semi-structural VHDL programs that hook up smaller comparator components in a specific way to obtain high performance.
Table 6-28 is a simple behavioral model of a 64-bit comparator with equals and greater-than outputs. This program uses the IEEE std_logic_unsigned package, whose built-in comparison functions automatically treat all signals of type STD_LOGIC Vector as unsigned integers. Although the program is fully synthesizable, the speed and size of the result depends on the “intelligence” of the particular tool that is used.

An alternative is to build the comparator by cascading smaller components, such as 8-bit comparators. Table 6-29 is the behavioral model of an 8-bit comparator. A particular tool may or may not synthesize a very fast comparator from this program, but it’s sure to be significantly faster than a 64-bit comparator in any case.

Next, we can write a structural program that instantiates eight of these 8-bit comparators and hooks up their individual outputs through additional logic to calculate the overall comparison result. One way to do this is shown Table 6-30. A generate statement creates not only the individual 8-bit comparators, but

---

Table 6-28

Behavioral VHDL program for a 64-bit comparator.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity comp64 is
  port ( A, B: in STD_LOGIC_VECTOR (63 downto 0);
         EQ, GT: out STD_LOGIC );
end comp64;

architecture comp64_arch of comp64 is
begin
  EQ <= '1' when A = B else '0';
  GT <= '1' when A > B else '0';
end comp64_arch;
```

---

Table 6-29

VHDL program for an 8-bit comparator.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity comp8 is
  port ( A, B: in STD_LOGIC_VECTOR (7 downto 0);
         EQ, GT: out STD_LOGIC );
end comp8;

architecture comp8_arch of comp8 is
begin
  EQ <= '1' when A = B else '0';
  GT <= '1' when A > B else '0';
end comp8_arch;
```
also cascading logic that serially builds up the overall result from most significant to least significant stage.

An unsophisticated tool could synthesize a slow iterative comparator circuit for our original 64-bit comparator architecture in Table 6-28. In this situation, the architecture in Table 6-30 yields a faster synthesized circuit because it explicitly “pulls” out the cascading information for each 8-bit slice and combines it in a faster combinational circuit (just 8 levels of AND-OR logic, not 64). A more sophisticated tool might flatten the 8-bit comparator into faster, non-iterative structure similar to the 74x682 MSI comparator (Figure 5-84 on page 421), and it might flatten our iterative cascading logic in Table 6-30 into two-level sum-of-products equations similar to the ones in the ABEL solution on page 483.

### 6.3.5 Mode-Dependent Comparator

For the next example, let us suppose we have a system in which we need to compare two 32-bit words under normal circumstances, but where we must sometimes ignore one or two low-order bits of the input words. The operating mode is specified by two mode-control bits, $M_1$ and $M_0$, as shown in Table 6-9 on page 484.

The desired functionality can be obtained very easily in VHDL using a case statement to select the behavior by mode, as shown in the program in Table 6-31. This is a perfectly good behavioral description that is also fully synthesizable. However, it has one major drawback in synthesis—it will, in all likelihood, cause the creation of three separate equality and magnitude comparators (32-, 31-, and 30-bit), one for each case in the case statement. The
individual comparators may or may not be fast, as discussed in the previous subsection, but we won’t worry about speed for this example.

A more efficient alternative is to perform just one comparison for the 30 high-order bits of the inputs, and use additional logic that is dependent on mode to give a final result using the low-order bits as necessary. This approach is shown in Table 6-32. Two variables $EQ_{30}$ and $GT_{30}$ are used within the process to hold the results of the comparison of the 30 high-order bits. A case statement similar to the previous architecture’s is then used to obtain the final results as a function of the mode. If desired, the speed of the 30-bit comparison can be optimized using the methods discussed in the preceding subsection.

### 6.3.6 Ones Counter

Several important algorithms include the step of counting the number of “1” bits in a data word. In fact, some microprocessor instruction sets have been extended recently to include ones counting as a basic instruction. In this example, let us suppose that we have a requirement to design a combinational circuit that counts ones in a 32-bit word as part of the arithmetic and logic unit of a microprocessor.
Ones counting can be described very easily by a behavioral VHDL program, as shown in Table 6-33. This program is fully synthesizable, but it may generate a very slow, inefficient realization with 32 5-bit adders in series.

\[\text{Table 6-32} \quad \text{More efficient architecture for a 32-bit mode-dependent comparator.}\]

\[
\begin{align*}
\text{architecture Vmodecpe_arch of Vmodecmp is} \\
\quad \text{begin} \\
\quad \quad \text{process (M, A, B)} \\
\quad \quad \quad \text{variable EQ30, GT30: STD_LOGIC; -- 30-bit comparison results} \\
\quad \quad \quad \begin{align*}
\quad \quad \quad & \text{if } \text{A}(31 \text{ downto 2}) = \text{B}(31 \text{ downto 2}) \text{ then } \text{EQ30} := '1'; \text{ else EQ30} := '0'; \text{ end if;} \\
\quad \quad \quad & \text{if } \text{A}(31 \text{ downto 2}) > \text{B}(31 \text{ downto 2}) \text{ then } \text{GT30} := '1'; \text{ else GT30} := '0'; \text{ end if;} \\
\quad \quad \quad \text{case } \text{M} \text{ is} \\
\quad \quad \quad \quad \text{when } "00" => \\
\quad \quad \quad \quad \quad \text{if EQ30='1' and A(1 downto 0) = B(1 downto 0) then} \\
\quad \quad \quad \quad \quad \quad \text{EQ} \leq '1'; \text{ else EQ} \leq '0'; \text{ end if;} \\
\quad \quad \quad \quad \quad \text{if GT30='1' or (EQ30='1' and A(1 downto 0) > B(1 downto 0)) then} \\
\quad \quad \quad \quad \quad \quad \text{GT} \leq '1'; \text{ else GT} \leq '0'; \text{ end if;} \\
\quad \quad \quad \quad \text{when } "01" => \\
\quad \quad \quad \quad \quad \text{if EQ30='1' and A(1) = B(1) then EQ} \leq '1'; \text{ else EQ} \leq '0'; \text{ end if;} \\
\quad \quad \quad \quad \quad \text{if GT30='1' or (EQ30='1' and A(1) > B(1)) then} \\
\quad \quad \quad \quad \quad \quad \text{GT} \leq '1'; \text{ else GT} \leq '0'; \text{ end if;} \\
\quad \quad \quad \quad \text{when } "10" => \\
\quad \quad \quad \quad \quad \text{EQ} \leq \text{EQ30}; \text{ GT} \leq \text{GT30}; \\
\quad \quad \quad \quad \text{when others => EQ} \leq '0'; \text{ GT} \leq '0'; \\
\quad \quad \quad \text{end case}; \\
\quad \quad \text{end process}; \\
\quad \text{end Vmodecpe_arch;}
\end{align*}
\end{align*}
\]

\[\text{Table 6-33} \quad \text{Behavioral VHDL program for a 32-bit ones counter.}\]

\[
\begin{align*}
\text{library IEEE;}
\text{use IEEE.std_logic_1164.all;}
\text{use IEEE.std_logic_unsigned.all;}
\text{entity Vcnt1s is}
\quad \text{port ( D: in STD_LOGIC_VECTOR (31 downto 0);}
\quad \quad \text{SUM: out STD_LOGIC_VECTOR (4 downto 0) );}
\text{end Vcnt1s;}
\text{architecture Vcnt1s_arch of Vcnt1s is}
\quad \text{begin}
\quad \quad \text{process (D)} \\
\quad \quad \quad \text{variable S: STD_LOGIC_VECTOR(4 downto 0);} \\
\quad \quad \quad \begin{align*}
\quad \quad \quad & \text{S} := "00000"; \\
\quad \quad \quad & \text{for } \text{i} \text{ in } 0 \text{ to } 31 \text{ loop} \\
\quad \quad \quad \quad \text{if D(i) = '1' then S} := S \text{ + } "00001"; \text{ end if;} \\
\quad \quad \quad \text{end loop;}
\quad \quad \quad \text{SUM} \leftarrow S; \\
\quad \quad \text{end process;}
\quad \text{end Vcnt1s_arch;}
\end{align*}
\end{align*}
\]
To synthesize a more efficient realization of the ones counter, we must come up with an efficient structure and then write an architecture that describes it. Such a structure is the adder tree shown in Figure 6-15. A full adder (FA) adds three input bits to produce a 2-bit sum. Pairs of 2-bit numbers are added by 2-bit adders (ADDER2), each of which also has a carry input that can include another 1-bit input to its sum. The resulting 3-bit sums are combined by 3-bit adders (ADDER3), and the final pair of 4-bit sums are combined in a 4-bit adder (ADDER4). By making use of the available carry inputs, this tree structure can combine 31 bits. A separate 5-bit incrementer is used at the end to handle the one remaining input bit.

The structure of Figure 6-15 can be created nicely by a structural VHDL architecture, as shown in Table 6-34. The program begins by declaring all of the components that will be used in the design, corresponding to the blocks in the figure.

The letter under each column of signals in Figure 6-15 corresponds to the name used for that signal in the program. Each of signals P, Q, and R is an array with one STD_LOGIC_VECTOR per connection in the corresponding column. The program defines a corresponding type for each of these, followed by the actual signal declaration.

The program in Table 6-34 makes good use of generate statements to create the multiple adder components on the left-hand side of the figure—eight FAs, four ADDER2s, and two ADDER3s. Finally, it instantiates one each of ADDER4 and INCR5.
The definitions of the ones counter's individual component entities and architectures, from FA to INCR, can be made in separate structural or behavioral programs. For example, Table 6-35 is a structural program for FA. The rest of the components are left as exercises (6.20–6.22).
Our last example is the design of a combinational circuit that picks a player’s next move in the game of Tic-Tac-Toe. In case you’re not familiar with the game, the rules are explained in the box on page 488. We’ll repeat here our strategy for playing and winning the game:

1. Look for a row, column, or diagonal that has two of my marks (X or O, depending on which player I am) and one empty cell. If one exists, place my mark in the empty cell; I win!
2. Else, look for a row, column, or diagonal that has two of my opponent’s marks and one empty cell. If one exists, place my mark in the empty cell to block a potential win by my opponent.
3. Else, pick a cell based on experience. For example, if the middle cell is open, it’s usually a good bet to take it. Otherwise, the corner cells are good bets. Intelligent players can also notice and block a developing pattern by the opponent or “look ahead” to pick a good move.

To avoid confusion between “O” and “0” in our programs, we’ll call the second player “Y”. Now we can think about how to encode the inputs and outputs of the circuit. The inputs represent the current state of the playing grid. There are nine cells, and each cell has one of three possible states (empty, occupied by X, occupied by Y). The outputs represent the move to make, assuming that it is X’s turn. There are only nine possible moves that a player can make, so the output can be encoded in just four bits.

There are several choices of how to code the state of one cell. Because the game is symmetric, we choose a symmetric encoding that can help us later:

- 00: Cell is empty.
- 10: Cell is occupied by X.
- 01: Cell is occupied by Y.

<table>
<thead>
<tr>
<th>Table 6-35</th>
</tr>
</thead>
<tbody>
<tr>
<td>Structural VHDL program for a full adder.</td>
</tr>
</tbody>
</table>

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity FA is
    port ( A, B, CI: in STD_LOGIC;
            S, CO: out STD_LOGIC );
end FA;

architecture FA_arch of FA is
begin
    S <= A xor B xor CI;
    CO <= (A and B) or (A and CI) or (B and CI);
end FA_arch;
```

6.3.7 Tic-Tac-Toe

Our last example is the design of a combinational circuit that picks a player’s next move in the game of Tic-Tac-Toe. In case you’re not familiar with the game, the rules are explained in the box on page 488. We’ll repeat here our strategy for playing and winning the game:

1. Look for a row, column, or diagonal that has two of my marks (X or O, depending on which player I am) and one empty cell. If one exists, place my mark in the empty cell; I win!
2. Else, look for a row, column, or diagonal that has two of my opponent’s marks and one empty cell. If one exists, place my mark in the empty cell to block a potential win by my opponent.
3. Else, pick a cell based on experience. For example, if the middle cell is open, it’s usually a good bet to take it. Otherwise, the corner cells are good bets. Intelligent players can also notice and block a developing pattern by the opponent or “look ahead” to pick a good move.

To avoid confusion between “O” and “0” in our programs, we’ll call the second player “Y”. Now we can think about how to encode the inputs and outputs of the circuit. The inputs represent the current state of the playing grid. There are nine cells, and each cell has one of three possible states (empty, occupied by X, occupied by Y). The outputs represent the move to make, assuming that it is X’s turn. There are only nine possible moves that a player can make, so the output can be encoded in just four bits.

There are several choices of how to code the state of one cell. Because the game is symmetric, we choose a symmetric encoding that can help us later:

- 00: Cell is empty.
- 10: Cell is occupied by X.
- 01: Cell is occupied by Y.
library IEEE;
use IEEE.std_logic_1164.all;

package TTTdefs is

  type TTTgrid is array (1 to 3) of STD_LOGIC_VECTOR(1 to 3);
  subtype TTTmove is STD_LOGIC_VECTOR (3 downto 0);

  constant MOVE11: TTTmove := "1000";
  constant MOVE12: TTTmove := "0100";
  constant MOVE13: TTTmove := "0010";
  constant MOVE21: TTTmove := "0001";
  constant MOVE22: TTTmove := "1100";
  constant MOVE23: TTTmove := "0111";
  constant MOVE31: TTTmove := "1011";
  constant MOVE32: TTTmove := "1101";
  constant MOVE33: TTTmove := "1110";
  constant NONE:   TTTmove := "0000";

end TTTdefs;

So, we can encode the 3 \times 3 grid’s state in 18 bits. Since VHDL supports arrays, it is useful to define an array type, TTTgrid, that contains elements corresponding to the cells in the grid. Since this type will be used throughout our Tic-Tac-Toe project, it is convenient to put this definition, along with several others that we’ll come to, in a VHDL package, as shown in Table 6-36.

It would be natural to define TTTgrid as a two-dimensional array of STD_LOGIC, but not all VHDL tools support two-dimensional arrays. Instead, we define it as an array of 3-bit STD_LOGIC_VECTORS, which is almost the same thing. To represent the Tic-Tac-Toe grid, we’ll use two signals X and Y of this type, where an element of a variable is 1 if the like-named player has a mark in the corresponding cell. Figure 6-11 shows the correspondence between signal names and cells in the grid.
The package in Table 6-36 also defines a 4-bit type \texttt{TTTmove} for encoded moves. A player has nine possible moves, and one more code is used for the case where no move is possible. This particular coding was chosen and used in the package for no other reason than that it’s the same coding that was used in the ABEL version of this example in Section 6.2.7. By defining the coding in the package, we can easily change the definition later without having to change the entities that use it (for example, see Exercise 6.23).

Rather than try to design the Tic-Tac-Toe move-finding circuit as a single monolithic entity, it makes sense for us to try to partition it into smaller pieces. In fact, partitioning it along the lines of the three-step strategy at the beginning of this section seems like a good idea.

We note that steps 1 and 2 of our strategy are very similar; they differ only in reversing the roles of the player and the opponent. An entity that finds a winning move for me can also find a blocking move for my opponent. Looking at this characteristic from another point of view, an entity that finds a winning move for me can find a blocking move for me if the encodings for me and my opponent are swapped. Here’s where our symmetric encoding pays off—we can swap players merely by swapping signals \texttt{X} and \texttt{Y}.

With this in mind, we can use two copies of the same entity, \texttt{TwoInRow}, to perform steps 1 and 2 as shown in Figure 6-17. Notice that signal \texttt{X} is connected to the top input of the first \texttt{TwoInRow} entity, but to the bottom input of the second. A third entity, \texttt{PICK}, picks a winning move if one is available from \texttt{U1}, else it picks a blocking move if available from \texttt{U2}, else it uses “experience” (step 3) to pick a move.

Table 6-37 is a structural VHDL program for the top-level entity, \texttt{GETMOVE}. In addition to the IEEE \texttt{std_logic_1164} package, it uses our \texttt{TTTdefs} package. Notice that the “\texttt{use}” clause for the \texttt{TTTdefs} packages specifies that it is stored in the “\texttt{work}” library, which is automatically created for our project.
The architecture in Table 6-37 declares and uses just two components, TwoInRow and PICK, which will be defined shortly. The only internal signals are WIN and BLK, which pass winning and blocking moves from the two instances of TwoInRow to PICK, as in Figure 6-17. The statement part of the architecture has just three statements to instantiate the three blocks in the figure.

Now comes the interesting part, the design of the individual entities in Figure 6-17. We’ll start with TwoInRow since it accounts for two-thirds of the design. Its entity definition is very simple, as shown in Table 6-38. But there’s plenty to discuss about its architecture, shown in Table 6-39.
architecture TwoInRow_arch of TwoInRow is

function R(X, Y: TTTgrid; i, j: INTEGER) return BOOLEAN is
variable result: BOOLEAN;
begin
  -- Find 2-in-row with empty cell i,j
  result := TRUE;
  for jj in 1 to 3 loop
    if jj = j then result := result and X(i)(jj)='0' and Y(i)(jj)='0';
    else result := result and X(i)(jj)='1'; end if;
  end loop;
  return result;
end R;

function C(X, Y: TTTgrid; i, j: INTEGER) return BOOLEAN is
variable result: BOOLEAN;
begin
  -- Find 2-in-column with empty cell i,j
  result := TRUE;
  for ii in 1 to 3 loop
    if ii = i then result := result and X(ii)(j)='0' and Y(ii)(j)='0';
    else result := result and X(ii)(j)='1'; end if;
  end loop;
  return result;
end C;

function D(X, Y: TTTgrid; i, j: INTEGER) return BOOLEAN is
variable result: BOOLEAN;
begin
  -- Find 2-in-diagonal with empty cell i,j.
  result := TRUE;
  for ii in 1 to 3 loop
    if ii = i then result := result and X(ii)(ii)='0' and Y(ii)(ii)='0';
    else result := result and X(ii)(ii)='1'; end if;
  end loop;
  return result;
end D;

function E(X, Y: TTTgrid; i, j: INTEGER) return BOOLEAN is
variable result: BOOLEAN;
begin
  -- Find 2-in-diagonal with empty cell i,j.
  result := TRUE;
  for ii in 1 to 3 loop
    if ii = i then result := result and X(ii)(4-ii)='0' and Y(ii)(4-ii)='0';
    else result := result and X(ii)(4-ii)='1'; end if;
  end loop;
  return result;
end E;
The architecture defines several functions, each of which determines whether there is a winning move (from X’s point of view) in a particular cell \( i,j \). A winning move exists if cell \( i,j \) is empty and the other two cells in the same row, column, or diagonal contain an X. Functions R and C look for winning moves in cell \( i,j \)’s row and column, respectively. Functions D and E look in the two diagonals.

Within the architecture’s single process, nine BOOLEAN variables \( G_{11}–G_{33} \) are declared to indicate whether each of the cells has a winning move possible. Assignment statements at the beginning of the process set each variable to TRUE if there is such a move, calling and combining all of the appropriate functions for cell \( i,j \).

The rest of the process is a deeply nested “if” statement that looks for a winning move in all possible cells. Although it typically results in slower synthesized logic nested “if” is required rather than some form of “case” statement, because multiple moves may be possible. If no winning move is possible, the value “NONE” is assigned.

```vhdl
begin
  process (X, Y)
  variable G11, G12, G13, G21, G22, G23, G31, G32, G33: BOOLEAN;
  begin
    G11 := R(X,Y,1,1) or C(X,Y,1,1) or D(X,Y,1,1);
    G12 := R(X,Y,1,2) or C(X,Y,1,2);
    G13 := R(X,Y,1,3) or C(X,Y,1,3) or E(X,Y,1,3);
    G21 := R(X,Y,2,1) or C(X,Y,2,1);
    G22 := R(X,Y,2,2) or C(X,Y,2,2) or D(X,Y,2,2) or E(X,Y,2,2);
    G23 := R(X,Y,2,3) or C(X,Y,2,3);
    G31 := R(X,Y,3,1) or C(X,Y,3,1) or E(X,Y,3,1);
    G32 := R(X,Y,3,2) or C(X,Y,3,2);
    G33 := R(X,Y,3,3) or C(X,Y,3,3) or D(X,Y,3,3);
    if    G11 then MOVE <= MOVE11;
    elsif G12 then MOVE <= MOVE12;
    elsif G13 then MOVE <= MOVE13;
    elsif G21 then MOVE <= MOVE21;
    elsif G22 then MOVE <= MOVE22;
    elsif G23 then MOVE <= MOVE23;
    elsif G31 then MOVE <= MOVE31;
    elsif G32 then MOVE <= MOVE32;
    elsif G33 then MOVE <= MOVE33;
    else           MOVE <= NONE;
    end if;
  end process;
end TwoInRow_arch;
```
The PICK entity combines the results of two TwoInRow entities according to the program in Table 6-40. First priority is given to a winning move, followed by a blocking move. Otherwise, function MT is called for each cell, starting with the middle and ending with the side cells, to find an available move. This completes the design of the Tic-Tac-Toe circuit.

**Table 6-40**

VHDL program to pick a winning or blocking Tic-Tac-Toe move, or else use “experience.”

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use work.TTTdefs.all;

entity PICK is
port ( X, Y: TTTgrid;
      WINMV, BLKMV: in STD_LOGIC_VECTOR(3 downto 0);
      MOVE: out STD_LOGIC_VECTOR(3 downto 0) );
end PICK;

architecture PICK_arch of PICK is
function MT(X, Y: TTTgrid; i, j: INTEGER) return BOOLEAN is
begin  -- Determine if cell i,j is empty
      return X(i)(j)='0' and Y(i)(j)='0';
end MT;

begin
process (X, Y, WINMV, BLKMV)
begin  -- If available, pick:
      if WINMV /= NONE then MOVE <= WINMV;  -- winning move
        elsif BLKMV /= NONE then MOVE <= BLKMV;  -- else blocking move
        elsif MT(X,Y,2,2)   then MOVE <= MOVE22;  -- else center cell
        elsif MT(X,Y,1,1)   then MOVE <= MOVE11;  -- else corner cells
        elsif MT(X,Y,1,3)   then MOVE <= MOVE13;
        elsif MT(X,Y,3,1)   then MOVE <= MOVE31;
        elsif MT(X,Y,3,3)   then MOVE <= MOVE33;
        elsif MT(X,Y,1,2)   then MOVE <= MOVE12;  -- else side cells
        elsif MT(X,Y,2,1)   then MOVE <= MOVE21;
        elsif MT(X,Y,2,3)   then MOVE <= MOVE23;
        elsif MT(X,Y,3,2)   then MOVE <= MOVE32;
        else MOVE <= NONE;  -- else grid is full
      end if;
end process;
end PICK_arch;
```
Exercises

6.1 Explain how the 16-bit barrel shifter of Section 6.1.1 can be realized with a combination of 74x157s and 74x151s. How does this approach compare with the others in delay and parts count?

6.2 Show how the 16-bit barrel shifter of Section 6.1.1 can be realized in eight identical GAL22V10s.

6.3 Find a coding of the shift amounts (S[3:0]) and modes (C[2:0]) in the barrel shifter of Table 6-3 that further reduces the total number of product terms used by the design.

6.4 Make changes to the dual priority encoder program of Table 6-6 to further reduce the number of product terms required. State whether your changes increase the delay of the circuit when realized in a GAL22V10. Can you reduce the product terms enough to fit the design into a GAL16V8?

6.5 Here’s an exercise where you can use your brain, like the author had to when figuring out the equation for the SUM0 output in Table 6-12. Do each of the SUM1–SUM3 outputs require more terms or fewer terms than SUM0?

6.6 Complete the design of the ABEL and PLD based ones counting circuit that was started in Section 6.2.6. Use 22V10 or smaller PLDs, and try to minimize the total number of PLDs required. State the total delay of your design in terms of the worst-case number of PLD delays in a signal path from input to output.

6.7 Find another code for the Tic-Tac-Toe moves in Table 6-13 that has the same rotation properties as the original code. That is, it should be possible to compensate for a 180° rotation of the grid using just inverters and wire rearrangement. Determine whether the TWOINHA equations will still fit in a single 22V10 using the new code.

6.8 Using a simulator, demonstrate a sequence of moves in which the PICK2 PLD in Table 6-16 will lose a Tic-Tac-Toe game, even if X goes first.

6.9 Modify the program in Table 6-16 to give the program a better chance of winning, or at least not losing. Can your new program still lose?

6.10 Modify the both the “other logic” in Figure 6-13 and the program in Table 6-16 to give the program a better chance of winning, or at least not losing. Can your new program still lose?

6.11 Write the VHDL functions for Vror, Vsll, Vsrl, Vsla, and Vsra in Table 6-17 using the ror, sll, srl, sla, and sra operations as defined in Table 6-3.

6.12 The iterative-circuit version of fixup in Table 6-20 has a worst-case delay path of 15 OR gates from the first decoded value of i (14) to the FSEL(0) signal. Figure out a trick that cuts this delay path almost in half with no cost (or negative cost) in gates. How can this trick be extended further to save gates or gate inputs?

6.13 Rewrite the barrel16 entity definition in Table 6-17 and the architecture in Table 6-22 so that a single direction-control bit is made explicitly available to the architecture.
6.14 Rewrite the barrel16 architecture definition in Table 6-22 to use the approach shown in Figure X6.14.

6.15 Write a semi-behavioral or structural version of the fpencr_arch architecture of Table 6-25 that generates only one adder in synthesis, and that does not generate multiple 10-bit comparators for the nested “if” statement.

6.16 Repeat Exercise 6.15, including a structural definition of an efficient rounding circuit that performs the round function. Your circuit should require significantly fewer gates than a 4-bit adder.

6.17 Redesign the VHDL dual priority encoder of Section 6.3.3 to get better, known performance, as suggested in the last paragraph of the section.

6.18 Write a structural VHDL architecture for a 64-bit comparator that is similar to Table 6-30 except that it builds up the comparison result serially from least to most significant stage.

6.19 What significant change occurs in the synthesis of the VHDL program in Table 6-31 if we change the statements in the “when others” case to “null”?

6.20 Write behavioral VHDL programs for the “ADDERx” components used in Table 6-34.

6.21 Write a structural VHDL programs for the “ADDERx” components in Table 6-34. Use a generic definition so that the same entity can be instantiated for ADDER2, ADDER3, and ADDER5, and show what changes must be made in Table 6-34 to do this.

6.22 Write a structural VHDL program for the “INCR5” component in Table 6-34.

6.23 Using an available VHDL synthesis tool, synthesize the Tic-Tac-Toe design of Section 6.3.7, fit it into an available FPGA, and determine how many internal resources it uses. Then try to reduce the resource requirements by specifying a different encoding of the moves in the TTTdefs package.

6.24 The Tic-Tac-Toe program in Section 6.3.7 eventually loses against an intelligent opponent if applied to the grid state shown in Figure X6.24. Use an available VHDL simulator to prove that this is true. Then modify the PICK entity to win in this and similar situations and verify your design using the simulator.
Sequential Logic Design Principles

Logic circuits are classified into two types, “combinational” and “sequential.” A combinational logic circuit is one whose outputs depend only on its current inputs. The rotary channel selector knob on an old-fashioned TV is like a combinational circuit—its “output” selects a channel based only on its current “input”—the position of the knob.

A sequential logic circuit is one whose outputs depend not only on its current inputs, but also on the past sequence of inputs, possibly arbitrarily far back in time. The circuit controlled by the channel-up and channel-down pushbuttons on a TV or VCR is a sequential circuit—the channel selection depends on the past sequence of up/down pushes, at least since when you started viewing 10 hours before, and perhaps as far back as when you first plugged the device into the wall.

So it is inconvenient, and often impossible, to describe the behavior of a sequential circuit by means of a table that lists outputs as a function of the input sequence that has been received up until the current time. To know where you’re going next, you need to know where you are now. With the TV channel selector, it is impossible to determine what channel is currently selected by looking only at the preceding sequence of presses on the up and down pushbuttons, whether we look at the preceding 10 presses or the preceding 1,000. More information, the current “state” of the channel selector, is needed. Probably the best definition of “state” that I’ve seen
The state of a sequential circuit is a collection of state variables whose values at any one time contain all the information about the past necessary to account for the circuit’s future behavior.

In the channel-selector example, the current channel number is the current state. Inside the TV, this state might be stored as seven binary state variables representing a decimal number between 0 and 127. Given the current state (channel number), we can always predict the next state as a function of the inputs (presses of the up/down pushbuttons). In this example, one highly visible output of the sequential circuit is an encoding of the state itself—the channel-number display. Other outputs, internal to the TV, may be combinational functions of the state alone (e.g., VHF/UHF/cable tuner selection) or of both state and input (e.g., turning off the TV if the current state is 0 and the “down” button is pressed).

State variables need not have direct physical significance, and there are often many ways to choose them to describe a particular sequential circuit. For example, in the TV channel selector, the state might be stored as three BCD digits or 12 bits, with many of the bit combinations (4,096 possible) going unused.

In a digital logic circuit, state variables are binary values, corresponding to certain logic signals in the circuit, as we’ll see in later sections. A circuit with \( n \) binary state variables has \( 2^n \) possible states. As large as it might be, \( 2^n \) is always finite, never infinite, so sequential circuits are sometimes called finite-state machines.

The state changes of most sequential circuits occur at times specified by a free-running clock signal. Figure 7-1 gives timing diagrams and nomenclature for typical clock signals. By convention, a clock signal is active high if state changes occur at the clock’s rising edge or when the clock is HIGH, and active low in the complementary case. The clock period is the time between successive transitions in the same direction, and the clock frequency is the reciprocal of the period. The first edge or pulse in a clock period or sometimes the period itself is called a clock tick. The duty cycle is the percentage of time that the clock signal is active high.
Section 7.1 Bistable Elements

is at its asserted level. Typical digital systems, from digital watches to supercomputers, use a quartz-crystal oscillator to generate a free-running clock signal. Clock frequencies might range from 32.768 kHz (for a watch) to 500 MHz (for a CMOS RISC microprocessor with a cycle time of 2 ns); “typical” systems using TTL and CMOS parts have clock frequencies in the 5–150 MHz range.

In this chapter we’ll discuss two types of sequential circuits that account for the majority of practical discrete designs. A feedback sequential circuit uses ordinary gates and feedback loops to obtain memory in a logic circuit, thereby creating sequential-circuit building blocks such as latches and flip-flops that are used in higher-level designs. A clocked synchronous state machine uses these building blocks, in particular edge-triggered D flip-flops, to create circuits whose inputs are examined and whose outputs change in accordance with a controlling clock signal. There are other sequential circuit types, such as general fundamental mode, multiple pulse mode, and multiphase circuits, which are sometimes useful in high-performance systems and VLSI, and are discussed in advanced texts.

7.1 Bistable Elements

The simplest sequential circuit consists of a pair of inverters forming a feedback loop, as shown in Figure 7-2. It has no inputs and two outputs, Q and Q_L.

7.1.1 Digital Analysis

The circuit of Figure 7-2 is often called a bistable, since a strictly digital analysis shows that it has two stable states. If Q is HIGH, then the bottom inverter has a HIGH input and a LOW output, which forces the top inverter’s output HIGH as we assumed in the first place. But if Q is LOW, then the bottom inverter has a LOW input and a HIGH output, which forces Q LOW, another stable situation. We could use a single state variable, the state of signal Q, to describe the state of the circuit; there are two possible states, Q = 0 and Q = 1.
The bistable element is so simple that it has no inputs and therefore no way of controlling or changing its state. When power is first applied to the circuit, it randomly comes up in one state or the other and stays there forever. Still, it serves our illustrative purposes very well, and we will actually show a couple of applications for it in Sections 8.2.3 and 8.2.4.

### 7.1.2 Analog Analysis

The analysis of the bistable has more to reveal if we consider its operation from an analog point of view. The dark line in Figure 7-3 shows the steady-state (DC) transfer function $T$ for a single inverter; the output voltage is a function of input voltage, $V_{\text{out}} = T(V_{\text{in}})$. With two inverters connected in a feedback loop as in Figure 7-2, we know that $V_{\text{in1}} = V_{\text{out2}}$ and $V_{\text{in2}} = V_{\text{out1}}$; therefore, we can plot the transfer functions for both inverters on the same graph with an appropriate labeling of the axes. Thus, the dark line is the transfer function for the top inverter in Figure 7-2, and the colored line is the transfer function for the bottom one.

Considering only the steady-state behavior of the bistable’s feedback loop, and not dynamic effects, the loop is in equilibrium if the input and output voltages of both inverters are constant DC values consistent with the loop connection and the inverters’ DC transfer function. That is, we must have

$$V_{\text{in1}} = V_{\text{out2}} = T(V_{\text{in2}}) = T(V_{\text{out1}}) = T(T(V_{\text{in1}}))$$
Likewise, we must have
\[ V_{in2} = T(T(V_{in2})) \]

We can find these equilibrium points graphically from Figure 7-3; they are the points at which the two transfer curves meet. Surprisingly, we find that there are not two but three equilibrium points. Two of them, labeled stable, correspond to the two states that our “strictly digital” analysis identified earlier, with Q either 0 (LOW) or 1 (HIGH).

The third equilibrium point, labeled metastable, occurs with \( V_{out1} \) and \( V_{out2} \) about halfway between a valid logic 1 voltage and a valid logic 0 voltage; so Q and \( Q_L \) are not valid logic signals at this point. Yet the loop equations are satisfied; if we can get the circuit to operate at the metastable point, it could theoretically stay there indefinitely.

### 7.1.3 Metastable Behavior

Closer analysis of the situation at the metastable point shows that it is aptly named. It is not truly stable, because random noise will tend to drive a circuit that is operating at the metastable point toward one of the stable operating points as we’ll now demonstrate.

Suppose the bistable is operating precisely at the metastable point in Figure 7-3. Now let us assume that a small amount of circuit noise reduces \( V_{in1} \) by a tiny amount. This tiny change causes \( V_{out1} \) to increase by a small amount. But since \( V_{out1} \) produces \( V_{out2} \), we can follow the first horizontal arrow from near the metastable point to the second transfer characteristic, which now demands a lower voltage for \( V_{out2} \), which is \( V_{in1} \). Now we’re back where we started, except we have a much larger change in voltage at \( V_{in1} \) than the original noise produced, and the operating point is still changing. This “regenerative” process continues until we reach the stable operating point at the upper left-hand corner of Figure 7-3. However, if we perform a “noise” analysis for either of the stable operating points, we find that feedback brings the circuit back toward the stable operating point, rather than away from it.

Metastable behavior of a bistable can be compared to the behavior of a ball dropped onto a hill, as shown in Figure 7-4. If we drop a ball from overhead, it will probably roll down immediately to one side of the hill or the other. But if it lands right at the top, it may precariously sit there for a while before random
forces (wind, rodents, earthquakes) start it rolling down the hill. Like the ball at the top of the hill, the bistable may stay in the metastable state for an unpredictable length of time before nondeterministically settling into one stable state or the other.

If the simplest sequential circuit is susceptible to metastable behavior, you can be sure that all sequential circuits are susceptible. And this behavior is not something that only occurs at power-up.

Returning to the ball-and-hill analogy, consider what happens if we try to kick the ball from one side of the hill to the other. Apply a strong force (Arnold Schwarzenegger), and the ball goes right over the top and lands in a stable resting place on the other side. Apply a weak force (Mr. Rogers), and the ball falls back to its original starting place. But apply a wishy-washy force (Charlie Brown), and the ball goes to the top of the hill, teeters, and eventually falls back to one side or the other.

This behavior is completely analogous to what happens to flip-flops under marginal triggering conditions. For example, we’ll soon study S-R flip-flops, where a pulse on the S input forces the flip-flop from the 0 state to the 1 state. A minimum pulse width is specified for the S input. Apply a pulse of this width or longer, and the flip-flop immediately goes to the 1 state. Apply a very short pulse, and the flip-flop stays in the 0 state. Apply a pulse just under the minimum width, and the flip-flop may go into the metastable state. Once the flip-flop is in the metastable state, its operation depends on “the shape of its hill.” Flip-flops built from high-gain, fast technologies tend to come out of metastability faster than ones built from low-performance technologies.

We’ll say more about metastability in the next section in connection with specific flip-flop types, and in Section 8.9 with respect to synchronous design methodology and synchronizer failure.

7.2 Latches and Flip-Flops

Latches and flip-flops are the basic building blocks of most sequential circuits. Typical digital systems use latches and flip-flops that are prepackaged, functionally specified devices in a standard integrated circuit. In ASIC design environments, latches and flip-flops are typically predefined cells specified by the ASIC vendor. However, within a standard IC or an ASIC, each latch or flip-flop cell is typically designed as a feedback sequential circuit using individual logic gates and feedback loops. We’ll study these discrete designs for two reasons—to understand the behavior of the prepackaged elements better, and to gain the capability of building a latch or flip-flop “from scratch” as is required occasionally in digital-design practice and often in digital-design exams.

All digital designers use the name flip-flop for a sequential device that normally samples its inputs and changes its outputs only at times determined by a clocking signal. On the other hand, most digital designers use the name latch for...
a sequential device that watches all of its inputs continuously and changes its outputs at any time, independent of a clocking signal. We follow this standard convention in this text. However, some textbooks and digital designers may (incorrectly) use the name “flip-flop” for a device that we call a “latch.”

In any case, because the functional behaviors of latches and flip-flops are quite different, it is important for the logic designer to know which type is being used in a design, either from the device’s part number (e.g., 74x374 vs. 74x373) or other contextual information. We discuss the most commonly used types of latches and flip-flops in the following subsections.

7.2.1 S-R Latch

An S-R (set-reset) latch based on NOR gates is shown in Figure 7-5(a). The circuit has two inputs, S and R, and two outputs, labeled Q and QN, where QN is normally the complement of Q. Signal QN is sometimes labeled Q or Q_L.

If S and R are both 0, the circuit behaves like the bistable element—we have a feedback loop that retains one of two logic states, Q = 0 or Q = 1. As shown in Figure 7-5(b), either S or R may be asserted to force the feedback loop to a desired state. S sets or presets the Q output to 1; R resets or clears the Q output to 0. After the S or R input is negated, the latch remains in the state that it was forced into. Figure 7-6(a) shows the functional behavior of an S-R latch for a typical sequence of inputs. Colored arrows indicate causality, that is, which input transitions cause which output transitions.
Three different logic symbols for the same S-R latch circuit are shown in Figure 7-7. The symbols differ in the treatment of the complemented output. Historically, the first symbol was used, showing the active-low or complemented signal name inside the function rectangle. However, in bubble-to-bubble logic design the second form of the symbol is preferred, showing an inversion bubble outside the function rectangle. The last form of the symbol is obviously wrong.

Figure 7-8 defines timing parameters for an S-R latch. The propagation delay is the time it takes for a transition on an input signal to produce a transition on an output signal. A given latch or flip-flop may have several different propagation delay specifications, one for each pair of input and output signals. Also, the propagation delay may be different depending on whether the output makes a LOW-to-HIGH or HIGH-to-LOW transition. With an S-R latch, a LOW-to-HIGH transition on S can cause a LOW-to-HIGH transition on Q, so a propagation delay \( t_{pLH(SQ)} \) occurs as shown in transition 1 in the figure. Similarly, a LOW-to-HIGH transition on R can cause a HIGH-to-LOW transition on Q, with propagation delay \( t_{pHL(RQ)} \) as shown in transition 2. Not shown in the figure are the corresponding transitions on QN, which would have propagation delays \( t_{pHL(SQN)} \) and \( t_{pLH(RQN)} \).

Minimum pulse width specifications are usually given for the S and R inputs. As shown in Figure 7-8, the latch may go into the metastable state and remain there for a random length of time if a pulse shorter than the minimum width \( t_{pw(min)} \) is applied to S or R. The latch can be deterministically brought out of the metastable state only by applying a pulse to S or R that meets or exceeds the minimum pulse width requirement.

**Q VERSUS QN**

In most applications of an S-R latch, the QN (a.k.a. \( \overline{Q} \)) output is always the complement of the Q output. However, the \( \overline{Q} \) name is not quite correct, because there is one case where this output is not the complement of Q. If both S and R are 1, as they are in several places in Figure 7-6(b), then both outputs are forced to 0. Once we negate either input, the outputs return to complementary operation as usual. However, if we negate both inputs simultaneously, the latch goes to an unpredictable next state, and it may in fact oscillate or enter the metastable state. Metastability may also occur if a 1 pulse that is too short is applied to S or R.
Section 7.2 Latches and Flip-Flops

7.2.2 \( S-R \) Latch

An \( S-R \) latch (read “S-bar-R-bar latch”) with active-low set and reset inputs may be built from NAND gates as shown in Figure 7-9(a). In TTL and CMOS logic families, \( S-R \) latches are used much more often than \( S-R \) latches because NAND gates are preferred over NOR gates.

As shown by the function table, Figure 7-9(b), operation of the \( S-R \) latch is similar to that of the \( S-R \), with two major differences. First, \( S \) and \( R \) are active low, so the latch remembers its previous state when \( S = R = 1 \); the active-low inputs are clearly indicated in the symbols in (c). Second, when both \( S \) and \( R \) are asserted simultaneously, both latch outputs go to 1, not 0 as in the \( S-R \) latch. Except for these differences, operation of the \( S-R \) is the same as the \( S-R \), including timing and metastability considerations.

Figure 7-9 \( S-R \) latch: (a) circuit design using NAND gates; (b) function table; (c) logic symbol.
7.2.3 S-R Latch with Enable

An S-R or S-R latch is sensitive to its S and R inputs at all times. However, it may easily be modified to create a device that is sensitive to these inputs only when an enabling input C is asserted. Such an S-R latch with enable is shown in Figure 7-10. As shown by the function table, the circuit behaves like an S-R latch when C is 1, and retains its previous state when C is 0. The latch’s behavior for a typical set of inputs is shown in Figure 7-11. If both S and R are 1 when C changes from 1 to 0, the circuit behaves like an S-R latch in which S and R are negated simultaneously—the next state is unpredictable and the output may become metastable.

7.2.4 D Latch

S-R latches are useful in control applications, where we often think in terms of setting a flag in response to some condition, and resetting it when conditions change; so we control the set and reset inputs somewhat independently. However, we often need latches simply to store bits of information—each bit of information is presented on a signal line, and we’d like to store it somewhere. A D latch may be used in such an application.

Figure 7-12 shows a D latch. Its logic diagram is recognizable as that of an S-R latch with enable, with an inverter added to generate S and R inputs from the
single D (data) input. This eliminates the troublesome situation in S-R latches, where S and R may be asserted simultaneously. The control input of a D latch, labeled C in (c), is sometimes named ENABLE, CLK, or G, and is active low in some D-latch designs.

An example of a D latch’s functional behavior is given in Figure 7-13. When the C input is asserted, the Q output follows the D input. In this situation, the latch is said to be “open” and the path from D input to Q output is “transparent”; the circuit is often called a transparent latch for this reason. When the C input is negated, the latch “closes”; the Q output retains its last value and no longer changes in response to D, as long as C remains negated.

More detailed timing behavior of the D latch is shown in Figure 7-14. Four different delay parameters are shown for signals that propagate from the C or D input to the Q output. For example, at transitions 1 and 4 the latch is initially

---

**Figure 7-12** D latch: (a) circuit design using NAND gates; (b) function table; (c) logic symbol.

**Figure 7-13** Functional behavior of a D latch for various inputs.

**Figure 7-14** Timing parameters for a D latch.
“closed” and the D input is the opposite of Q output, so that when C goes to 1 the latch “opens up” and the Q output changes after delay $t_{pLH(CQ)}$ or $t_{pHL(CQ)}$. At transitions 2 and 3 the C input is already 1 and the latch is already open, so that Q transparently follows the transitions on D with delay $t_{pHL(DQ)}$ and $t_{pLH(DQ)}$. Four more parameters specify the delay to the QN output, not shown.

Although the D latch eliminates the $S = R = 1$ problem of the S-R latch, it does not eliminate the metastability problem. As shown in Figure 7-14, there is a (shaded) window of time around the falling edge of C when the D input must not change. This window begins at time $t_{setup}$ before the falling (latching) edge of C; $t_{setup}$ is called the setup time. The window ends at time $t_{hold}$ afterward; $t_{hold}$ is called the hold time. If D changes at any time during the setup- and hold-time window, the output of the latch is unpredictable and may become metastable, as shown for the last latching edge in the figure.

### 7.2.5 Edge-Triggered D Flip-Flop

A positive-edge-triggered D flip-flop combines a pair of D latches, as shown in Figure 7-15, to create a circuit that samples its D input and changes its Q and QN outputs only at the rising edge of a controlling CLK signal. The first latch is called the master; it is open and follows the input when CLK is 0. When CLK goes to 1, the master latch is closed and its output is transferred to the second latch, called the slave. The slave latch is open all the while that CLK is 1, but changes only at the beginning of this interval, because the master is closed andunchanging during the rest of the interval.

The triangle on the D flip-flop’s CLK input indicates edge-triggered behavior, and is called a dynamic-input indicator. Examples of the flip-flop’s functional behavior for several input transitions are presented in Figure 7-16. The QM signal shown is the output of the master latch. Notice that QM changes only when CLK is 0. When CLK goes to 1, the current value of QM is transferred to Q, and QM is prevented from changing until CLK goes to 0 again.

Figure 7-17 shows more detailed timing behavior for the D flip-flop. All propagation delays are measured from the rising edge of CLK, since that’s the only event that causes an output change. Different delays may be specified for LOW-to-HIGH and HIGH-to-LOW output changes.

#### Figure 7-15
Positive-edge-triggered D flip-flop: (a) circuit design using D latches; (b) function table; (c) logic symbol.

<table>
<thead>
<tr>
<th>D</th>
<th>CLK</th>
<th>Q</th>
<th>QN</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>x</td>
<td>0</td>
<td>last Q</td>
<td>last QN</td>
</tr>
<tr>
<td>x</td>
<td>1</td>
<td>last Q</td>
<td>last QN</td>
</tr>
</tbody>
</table>
Like a D latch, the edge-triggered D flip-flop has a setup and hold time window during which the D inputs must not change. This window occurs around the triggering edge of CLK, and is indicated by shaded color in Figure 7-17. If the setup and hold times are not met, the flip-flop output will usually go to a stable, though unpredictable, 0 or 1 state. In some cases, however, the output will oscillate or go to a metastable state halfway between 0 and 1, as shown at the second-to-last clock tick in the figure. If the flip-flop goes into the metastable state, it will return to a stable state on its own only after a probabilistic delay, as explained in \secref{metest}. It can also be forced into a stable state by applying another triggering clock edge with a D input that meets the setup- and hold-time requirements, as shown at the last clock tick in the figure.

A negative-edge-triggered D flip-flop simply inverts the clock input, so that all the action takes place on the falling edge of CLK, by convention, a falling-edge trigger is considered to be active low. The flip-flop’s function table and logic symbol are shown in Figure 7-18.

Some D flip-flops have asynchronous inputs that may be used to force the flip-flop to a particular state independent of the CLK and D inputs. These inputs, typically labeled PR (preset) and CLR (clear), behave like the set and reset

\begin{figure}[h]
\centering
\includegraphics[width=\textwidth]{fig7-16.png}
\caption{Functional behavior of a positive-edge-triggered D flip-flop.}
\end{figure}

\begin{figure}[h]
\centering
\includegraphics[width=\textwidth]{fig7-17.png}
\caption{Timing behavior of a positive-edge-triggered D flip-flop.}
\end{figure}
inputs on an SR latch. The logic symbol and NAND circuit for an edge-triggered D flip-flop with these inputs is shown in Figure 7-19. Although asynchronous inputs are used by some logic designers to perform tricky sequential functions, they are best reserved for initialization and testing purposes, to force a sequential circuit into a known starting state; more on this when we discuss synchronous design methodology in \secref{syncmethod}.

7.2.6 Edge-Triggered D Flip-Flop with Enable
A commonly desired function in D flip-flops is the ability to hold the last value stored, rather than load a new value, at the clock edge. This is accomplished by adding an enable input, called EN or CE (clock enable). While the name “clock enable” is descriptive, the extra input’s function is not obtained by controlling

**Figure 7-18** Negative-edge triggered D flip-flop: (a) circuit design using D latches; (b) function table; (c) logic symbol.

**Figure 7-19** Positive-edge-triggered D flip-flop with preset and clear: (a) logic symbol; (b) circuit design using NAND gates.

**TIME FOR A COMMERCIAL** Commercial TTL positive-edge-triggered D flip-flops do not use the master-slave latch design of Figure 7-15 or Figure 7-19. Instead, flip-flops like the 74LS74 use the six-gate design of Figure 7-20, which is smaller and faster. We’ll show how to formally analyze the next-state behavior of both designs in Section 7.9.
the clock in any way whatsoever. Rather, as shown in Figure 7-21(a), a 2-input multiplexer controls the value applied to the internal flip-flop’s D input. If EN is asserted, the external D input is selected; if EN is negated, the flip-flop’s current output is used. The resulting function table is shown in (b). The flip-flop symbol is shown in (c); in some flip-flops, the enable input is active low, denoted by an inversion bubble on this input.

### 7.2.7 Scan Flip-Flop

An important flip-flop function for ASIC testing is so-called *scan capability*. The idea is to be able to drive the flip-flop’s D input with an alternate source of data during device testing. When all of the flip-flops are put into testing mode, a test pattern can be “scanned in” to the ASIC using the flip-flops’ alternate data inputs. After the test pattern is loaded, the flip-flops are put back into “normal” mode, and all of the flip-flops are clocked normally. After one or more clock ticks, the flip-flops are put back into test mode, and the test results are “scanned out.”

**Figure 7-21** Positive-edge-triggered D flip-flop with enable: (a) circuit design; (b) function table; (c) logic symbol.
Figure 7-22 shows the design of a typical scan flip-flop. It is nothing more than a D flip-flop with a 2-input multiplexer on the D input. When the TE (test enable) input is negated, the circuit behaves like an ordinary D flip-flop. When TE is asserted, it takes its data from TI (test input) instead of from D. This functional behavior is shown in (b), and a symbol for the device is given in (c).

The extra inputs are used to connect all of an ASIC’s flip-flops in a scan chain for testing purposes. Figure 7-23 is a simple example with four flip-flops in the scan chain. The TE inputs of all the flip-flops are connected to a global TE input, while each flip-flop’s Q output is connected to another’s TI input in serial (daisy-chain) fashion. The TI, TE, and TO (test output) connections are strictly for testing purposes; the additional logic connected to the D inputs and Q outputs needed to make the circuit do something useful are not shown.

To test the circuit, including the additional logic, the global TE input is asserted while n clock ticks occur and n test-vector bits are applied to the global TI input and are thereby scanned (shifted) into the n flip-flops; n equals 4 in Figure 7-23. Then TE is negated, and the circuit is allowed to run for one or more additional clock ticks. The new state of the circuit, represented by the new values in the n flip-flops, can be observed (scanned out) at TO by asserting TE while n more clock ticks occur. To make the testing process more efficient, another test vector can be scanned in while the previous result is being scanned out.

Figure 7-23 A scan chain with four flip-flops.
There are many different types of scan flip-flops, corresponding to different types of basic flip-flop functionality. For example, scan capability could be added to the D flip-flop with enable in Figure 7-21, by replacing its internal 2-input multiplexer with a 3-input one. At each clock tick, the flip-flop would load D, T1, or its current state depending on the values of EN and TE. Scan capability can also be added to other flip-flop types, such as J-K and T introduced later in this section.

7.2.8 Master/Slave S-R Flip-Flop

We indicated earlier that S-R latches are useful in “control” applications, where we may have independent conditions for setting and resetting a control bit. If the control bit is supposed to be changed only at certain times with respect to a clock signal, then we need an S-R flip-flop that, like a D flip-flop, changes its outputs only on a certain edge of the clock signal. This subsection and the next two describe flip-flops that are useful for such applications.

If we substitute S-R latches for the D latches in the negative-edge-triggered D flip-flop of Figure 7-18(a), we get a master/slave S-R flip-flop, shown in Figure 7-24. Like a D flip-flop, the S-R flip-flop changes its outputs only at the falling edge of a control signal C. However, the new output value depends on input values not just at the falling edge, but during the entire interval in which C is 1 prior to the falling edge. As shown in Figure 7-25, a short pulse on S any time during this interval can set the master latch; likewise, a pulse on R can reset it. The value transferred to the flip-flop output on the falling edge of C depends on whether the master latch was last set or cleared while C was 1.

Shown in Figure 7-24(c), the logic symbol for the master/slave S-R flip-flop does not use a dynamic-input indicator, because the flip-flop is not truly edge triggered. It is more like a latch that follows its input during the entire interval that C is 1, but that changes its output to reflect the final latched value only when C goes to 0. In the symbol, a postponed-output indicator indicates that the output signal does not change until enable input C is negated. Flip-flops with this kind of behavior are sometimes called pulse-triggered flip-flops.

Figure 7-24 Master/slave S-R flip-flop: (a) circuit using S-R latches; (b) function table; (c) logic symbol.

*Throughout this book, optional sections are marked with an asterisk.
The operation of the master/slave S-R flip-flop is unpredictable if both S and R are asserted at the falling edge of C. In this case, just before the falling edge, both the Q and QN outputs of the master latch are 1. When C goes to 0, the master latch’s outputs change unpredictably and may even become metastable. At the same time, the slave latch opens up and propagates this garbage to the flip-flop output.

**7.2.9 Master/Slave J-K Flip-Flop**

The problem of what to do when S and R are asserted simultaneously is solved in a master/slave J-K flip-flop. The J and K inputs are analogous to S and R. However, as shown in Figure 7-26, asserting J asserts the master’s S input only if the flip-flop’s QN output is currently 1 (i.e., Q is 0), and asserting K asserts the master’s R input only if Q is currently 1. Thus, if J and K are asserted simultaneously, the flip-flop goes to the opposite of its current state.

**Figure 7-25** Internal and functional behavior of a master/slave S-R flip-flop.

**Figure 7-26** Master/slave J-K flip-flop: (a) circuit design using S-R latches; (b) function table; (c) logic symbol.
Figure 7-27 shows the functional behavior of a J-K master/slave flip-flop for a typical set of inputs. Note that the J and K inputs need not be asserted at the end of the triggering pulse for the flip-flop output to change at that time. In fact, because of the gating on the master latch’s S and R inputs, it is possible for the flip-flop output to change to 1 even though K and not J is asserted at the end of the triggering pulse. This behavior, known as 1s catching, is illustrated in the second-to-last triggering pulse in the figure. An analogous behavior known as 0s catching is illustrated in the last triggering pulse. Because of this behavior, the J and K inputs of a J-K master/slave flip-flop must be held valid during the entire interval that C is 1.

7.2.10 Edge-Triggered J-K Flip-Flop

The problem of 1s and 0s catching is solved in an edge-triggered J-K flip-flop, whose functional equivalent is shown in Figure 7-28. Using an edge-triggered D flip-flop internally, the edge-triggered J-K flip-flop samples its inputs at the
rising edge of the clock and produces its next output according to the “characteristic equation” \( Q^* = J \cdot Q' + K' \cdot Q \) (see Section 7.3.3).

Typical functional behavior of an edge-triggered J-K flip-flop is shown in Figure 7-29. Like the D input of an edge-triggered D flip-flop, the J and K inputs of a J-K flip-flop must meet published setup- and hold-time specifications with respect to the triggering clock edge for proper operation.

Because they eliminate the problems of 1s and 0s catching and of simultaneously asserting both control inputs, edge-triggered J-K flip-flops have largely obsoleted the older pulse-triggered types. The 74x109 is a TTL positive-edge-triggered J-K flip-flop with an active-low K input (named \( K \) or \( K_L \)).

The internal design of the 74LS109 is very similar to that of the 74LS74, which we showed in Figure 7-20. As shown in Figure 7-30, the ’109 simply replaces the bottom-left gate of the ’74, which realizes the characteristic equation \( Q^* = D \), with an AND-OR structure that realizes the J-K characteristic equation, \( Q^* = J \cdot Q' + K_L \cdot Q \).
The most common application of J-K flip-flops is in clocked synchronous state machines. As we’ll explain in Section 7.4.5, the next-state logic for J-K flip-flops is sometimes simpler than for D flip-flops. However, most state machines are still designed using D flip-flops because the design methodology is a bit simpler and because most sequential programmable logic devices contain D, not J-K, flip-flops. Therefore, we’ll give most of our attention to D flip-flops.

7.2.11 T Flip-Flop

A *T* (toggle) flip-flop changes state on every tick of the clock. Figure 7-31 shows the symbol and illustrates the behavior of a positive-edge-triggered T flip-flop. Notice that the signal on the flip-flop’s Q output has precisely half the frequency of the T input. Figure 7-32 shows how to obtain a T flip-flop from a D or J-K flip-flop. T flip-flops are most often used in counters and frequency dividers, as we’ll show in Section 7.4.

In many applications of T flip-flops, the flip-flop need not be toggled on every clock tick. Such applications can use a *T* flip-flop with enable. As shown in Figure 7-33, the flip-flop changes state at the triggering edge of the clock only if the enable signal EN is asserted. Like the D, J, and K inputs on other edge-triggered flip-flops, the EN input must meet specified setup and hold times with respect to the triggering clock edge. The circuits of Figure 7-32 are easily modified to provide an EN input, as shown in Figure 7-34.

![Figure 7-31](image1.png)  
**Figure 7-31** Positive-edge-triggered T flip-flop: (a) logic symbol; (b) functional behavior.

![Figure 7-32](image2.png)  
**Figure 7-32** Possible circuit designs for a T flip-flop: (a) using a D flip-flop; (b) using a J-K flip-flop.

![Figure 7-33](image3.png)  
**Figure 7-33** Positive-edge-triggered T flip-flop with enable: (a) logic symbol; (b) functional behavior.
7.3 Clocked Synchronous State-Machine Analysis

Although latches and flip-flops, the basic building blocks of sequential circuits, are themselves feedback sequential circuits that can be formally analyzed, we’ll first study the operation of **clocked synchronous state machines**, since they are the easiest to understand. “State machine” is a generic name given to these sequential circuits; “clocked” refers to the fact that their storage elements (flip-flops) employ a clock input; and “synchronous” means that all of the flip-flops use the same clock signal. Such a state machine changes state only when a triggering edge or “tick” occurs on the clock signal.

7.3.1 State-Machine Structure

Figure 7-35 shows the general structure of a clocked synchronous state machine. The **state memory** is a set of \( n \) flip-flops that store the current state of the machine, and has \( 2^n \) distinct states. The flip-flops are all connected to a common clock signal that causes the flip-flops to change state at each **tick** of the clock. What constitutes a tick depends on the flip-flop type (edge triggered, pulse triggered, etc.). For the positive-edge-triggered D and J-K flip-flops considered in this section, a tick is the rising edge of the clock signal.

The next state of the state machine in Figure 7-35 is determined by the **next-state logic** \( F \) as a function of the current state and input. The **output logic** \( G \)
Section 7.3 Clocked Synchronous State-Machine Analysis

determines the output as a function of the current state and input. Both $F$ and $G$ are strictly combinational logic circuits. We can write

$$\text{Next state} = F(\text{current state, input})$$
$$\text{Output} = G(\text{current state, input})$$

State machines may use positive-edge-triggered D flip-flops for their state memory, in which case a tick occurs at each rising edge of the clock signal. It is also possible for the state memory to use negative-edge-triggered D flip-flops, D latches, or J-K flip-flops. However, inasmuch as most state machines are designed nowadays using programmable logic devices with positive-edge-triggered D flip-flops, that’s what we’ll concentrate on.

7.3.2 Output Logic

A sequential circuit whose output depends on both state and input as shown in Figure 7-35 is called a Mealy machine. In some sequential circuits, the output depends on the state alone:

$$\text{Output} = G(\text{current state})$$

Such a circuit is called a Moore machine, and its general structure is shown in Figure 7-36.

Obviously, the only difference between the two state-machine models is in how outputs are generated. In practice, many state machines must be categorized as Mealy machines, because they have one or more Mealy-type outputs that depend on input as well as state. However, many of these same machines also have one or more Moore-type outputs that depend only on state.

In the design of high-speed circuits, it is often necessary to ensure that state-machine outputs are available as early as possible and do not change during each clock period. One way to get this behavior is to encode the state so that the state variables themselves serve as outputs. We call this an output-coded state assignment; it produces a Moore machine in which the output logic of Figure 7-36 is null, consisting of just wires.

**Figure 7-36** Clocked synchronous state-machine structure (Moore machine).
Another approach is to design the state machine so that the outputs during one clock period depend on the state and inputs during the previous clock period. We call these *pipelined outputs*, and they are obtained by attaching another stage of memory (flip-flops) to a Mealy machine’s outputs as in Figure 7-37.

With appropriate circuit or drawing manipulations, you can map one state-machine model into another. For example, you could declare the flip-flops that produce pipelined outputs from a Mealy machine to be part of its state memory, and thereby obtain a Moore machine with an output-coded state assignment.

The exact classification of a state machine into one style or another is not so important. What’s important is how you think about output structure and how it satisfies your overall design objectives, including timing and flexibility. For example, pipelined outputs are great for timing, but you can use them only in situations where you can figure out the desired next output value one clock period in advance. In any given application, you may use different styles for different output signals. For example, we’ll see in Section 7.11.5 that different statements can be used to specify different output styles in ABEL.

### 7.3.3 Characteristic Equations

The functional behavior of a latch or flip-flop can be described formally by a *characteristic equation* that specifies the flip-flop’s next state as a function of its current state and inputs.

The characteristic equations of the flip-flops in Section 7.2 are listed in Table 7-1. By convention, the * suffix in Q* means “the next value of Q.” Notice that the characteristic equation does not describe detailed timing behavior of the device (latching vs. edge-triggered, etc.), only the functional response to the control inputs. This simplified description is useful in the analysis of state machines, as we’ll soon show.
7.3.4 Analysis of State Machines with D Flip-Flops

Consider the formal definition of a state machine that we gave previously:

\[
\begin{align*}
\text{Next state} & = F(\text{current state, input}) \\
\text{Output} & = G(\text{current state, input})
\end{align*}
\]

Recalling our notion that “state” embodies all we need to know about the past history of the circuit, the first equation tells us that what we next need to know can be determined from what we currently know and the current input. The second equation tells us that the current output can be determined from the same information. The goal of sequential circuit analysis is to determine the next-state and output functions so that the behavior of a circuit can be predicted.

The analysis of a clocked synchronous state machine has three basic steps:

1. Determine the next-state and output functions \( F \) and \( G \).
2. Use \( F \) and \( G \) to construct a state/output table that completely specifies the next state and output of the circuit for every possible combination of current state and input.
3. (Optional) Draw a state diagram that presents the information from the previous step in graphical form.

Figure 7-38 shows a simple state machine with two positive-edge-triggered D flip-flops. To determine the next-state function \( F \), we must first consider the behavior of the state memory. At the rising edge of the clock signal, each D flip-flop samples its \( D \) input and transfers this value to its \( Q \) output; the characteristic equation of a \( D \) flip-flop is \( Q^* = D \). Therefore, to determine the next value of \( Q \) (i.e., \( Q^* \)), we must first determine the current value of \( D \).

In Figure 7-38 there are two D flip-flops, and we have named the signals on their outputs \( Q0 \) and \( Q1 \). These two outputs are the state variables; their value is
the current state of the machine. We have named the signals on the correspond-
ing D inputs D0 and D1. These signals provide the excitation for the D flip-flops
at each clock tick. Logic equations that express the excitation signals as func-
tions of the current state and input are called excitation equations and can be
derived from the circuit diagram:

\[
\begin{align*}
D0 &= Q0 \cdot EN' + Q0' \cdot EN \\
D1 &= Q1 \cdot EN' + Q1' \cdot Q0 \cdot EN + Q1 \cdot Q0' \cdot EN
\end{align*}
\]

By convention, the next value of a state variable after a clock tick is denot-
ed by appending a star to the state-variable name, for example, Q0* or Q1*.
Using the characteristic equation of D flip-flops, Q* = D, we can describe the
next-state function of the example machine with equations for the next value of
the state variables:

\[
\begin{align*}
Q0^* &= D0 \\
Q1^* &= D1
\end{align*}
\]

Substituting the excitation equations for D0 and D1, we can write

\[
\begin{align*}
Q0^* &= Q0 \cdot EN' + Q0' \cdot EN \\
Q1^* &= Q1 \cdot EN' + Q1' \cdot Q0 \cdot EN + Q1 \cdot Q0' \cdot EN
\end{align*}
\]
These equations, which express the next value of the state variables as a function of current state and input, are called *transition equations*.

For each combination of current state and input value, the transition equations predict the next state. Each state is described by two bits, the current values of \( Q_0 \) and \( Q_1 \): \((Q_1 Q_0) = 00, 01, 10, \) or \( 11 \). [The reason for “arbitrarily” picking the order \((Q_1 Q_0)\) instead of \((Q_0 Q_1)\) will become apparent shortly.] For each state, our example machine has just two possible input values, \( EN = 0 \) or \( EN = 1 \), so there are a total of 8 state/input combinations. (In general, a machine with \( s \) state bits and \( i \) inputs has \( 2^s + i \) state/input combinations.)

Table 7-2(a) shows a *transition table* that is created by evaluating the transition equations for every possible state/input combination. Traditionally, a transition table lists the states along the left and the input combinations along the top of the table, as shown in the example.

The function of our example machine is apparent from its transition table—it is a 2-bit binary counter with an enable input \( EN \). When \( EN = 0 \) the machine maintains its current count, but when \( EN = 1 \) the count advances by 1 at each clock tick, rolling over to 00 when it reaches a maximum value of 11.

If we wish, we may assign alphanumeric *state names* to each state. The simplest naming is \( 00 = A, 01 = B, 10 = C, \) and \( 11 = D \). Substituting the state names for combinations of \( Q_1 \) and \( Q_0 \) (and \( Q_1 \ast \) and \( Q_0 \ast \)) in Table 7-2(a) produces the *state table* in (b). Here “\( S \)” denotes the current state, and “\( S\ast \)” denotes the next state of the machine. A state table is usually easier to understand than a transition table because in complex machines we can use state names that have meaning. However, a state table contains less information than a transition table because it does not indicate the binary values assumed by the state variables in each named state.

Once a state table is produced, we have only the output logic of the machine left to analyze. In the example machine, there is only a single output signal, and it is a function of both current state and input (this is a Mealy machine). So we can write a single *output equation*:

\[
\text{MAX} = Q_1 \cdot Q_0 \cdot EN
\]

The output behavior predicted by this equation can be combined with the next-state information to produce a *state/output table* as shown in Table 7-2(c).
State/output tables for Moore machines are slightly simpler. For example, in the circuit of Figure 7-38 suppose we removed the \( EN \) signal from the AND gate that produces the \( MAX \) output, producing a Moore-type output \( MAXS \). Then \( MAXS \) is a function of the state only, and the state/output table can list \( MAXS \) in a single column, independent of the input values. This is shown in Table 7-3.

A state diagram presents the information from the state/output table in a graphical format. It has one circle (or node) for each state, and an arrow (or directed arc) for each transition. Figure 7-39 shows the state diagram for our example state machine. The letter inside each circle is a state name. Each arrow leaving a given state points to the next state for a given input combination; it also shows the output value produced in the given state for that input combination.

The state diagram for a Moore machine can be somewhat simpler. In this case, the output values can be shown inside each state circle, since they are func-

<table>
<thead>
<tr>
<th>( EN )</th>
<th>( S )</th>
<th>( 0 )</th>
<th>( 1 )</th>
<th>( MAXS )</th>
</tr>
</thead>
<tbody>
<tr>
<td>( A )</td>
<td>( A )</td>
<td>( B )</td>
<td>( 0 )</td>
<td></td>
</tr>
<tr>
<td>( B )</td>
<td>( B )</td>
<td>( C )</td>
<td>( 0 )</td>
<td></td>
</tr>
<tr>
<td>( C )</td>
<td>( C )</td>
<td>( D )</td>
<td>( 0 )</td>
<td></td>
</tr>
<tr>
<td>( D )</td>
<td>( D )</td>
<td>( A )</td>
<td>( 1 )</td>
<td></td>
</tr>
</tbody>
</table>

Table 7-3
State/output table for a Moore machine.

A clarification
The state-diagram notation for output values in Mealy machines is a little misleading. You should remember that the listed output value is produced continuously when the machine is in the indicated state and has the indicated input, not just during the transition to the next state.
The state diagram for a Moore machine using this convention is shown in Figure 7-40.

The original logic diagram of our example state machine, Figure 7-38, was laid out to match our conceptual model of a Mealy machine. However, nothing requires us to group the next-state logic, state memory, and output logic in this way. Figure 7-41 shows another logic diagram for the same state machine. To analyze this circuit, the designer (or analyzer, in this case) can still extract the required information from the diagram as drawn. The only circuit difference in

**Figure 7-41** Redrawn logic diagram for a clocked synchronous state machine.

Since there is only one input in our example machine, there are only two possible input combinations, and two arrows leaving each state. In a machine with \( n \) inputs, we would have \( 2^n \) arrows leaving each state. This is messy if \( n \) is large. Later, in Figure 7-44, we’ll describe a convention whereby a state needn’t have one arrow leaving it for each input combination, only one arrow for each different next state.
Using the transition, state, and output tables, we can construct a timing diagram that shows the behavior of a state machine for any desired starting state and input sequence. For example, Figure 7-42 shows the behavior of our example machine with a starting state of 00 (A) and a particular pattern on the EN input.

Notice that the value of the EN input affects the next state only at the rising edge of the CLOCK input; that is, the counter counts only if EN = 1 at the rising edge of CLOCK. On the other hand, since MAX is a Mealy-type output, its value is affected by EN at all times. If we also provide a Moore-type output MAXS as suggested in the text, its value depends only on state as shown in the figure.

The timing diagram is drawn in a way that shows changes in the MAX and MAXS outputs occurring slightly later than the state and input changes that cause them, reflecting the combinational-logic delay of the output circuits. Naturally, the drawings are merely suggestive; precise timing is normally indicated by a timing table of the type suggested in Section 5.2.1.

In summary, the detailed steps for analyzing a clocked synchronous state machine are as follows:

1. Determine the excitation equations for the flip-flop control inputs.
2. Substitute the excitation equations into the flip-flop characteristic equations to obtain transition equations.
3. Use the transition equations to construct a transition table.
4. Determine the output equations.

Figure 7-42 Timing diagram for example state machine.
5. Add output values to the transition table for each state (Moore) or state/input combination (Mealy) to create a transition/output table.

6. Name the states and substitute state names for state-variable combinations in the transition/output table to obtain a state/output table.

7. (Optional) Draw a state diagram corresponding to the state/output table.

We’ll go through this complete sequence of steps to analyze another clocked synchronous state machine, shown in Figure 7-43. Reading the logic diagram, we find that the excitation equations are as follows:

$$
\begin{align*}
D_0 &= Q_1' \cdot X + Q_0 \cdot X' + Q_2 \\
D_1 &= Q_2' \cdot Q_0 \cdot X + Q_1 \cdot X' + Q_2 \cdot Q_1 \\
D_2 &= Q_2 \cdot Q_0' + Q_0' \cdot X' \cdot Y
\end{align*}
$$

Substituting into the characteristic equation for D flip-flops, we obtain the transition equations:

$$
\begin{align*}
Q_{0}^* &= Q_1' \cdot X + Q_0 \cdot X' + Q_2 \\
Q_{1}^* &= Q_2' \cdot Q_0 \cdot X + Q_1 \cdot X' + Q_2 \cdot Q_1 \\
Q_{2}^* &= Q_2 \cdot Q_0' + Q_0' \cdot X' \cdot Y
\end{align*}
$$
A transition table based on these equations is shown in Table 7-4(a). Reading
the logic diagram, we can write two output equations:

\[
\begin{align*}
Z_1 &= Q_2 + Q_1' + Q_0' \\
Z_2 &= Q_2 \cdot Q_1 + Q_2 \cdot Q_0'
\end{align*}
\]

The resulting output values are shown in the last column of (a). Assigning state
names A–H, we obtain the state/output table shown in (b).

A state diagram for the example machine is shown in Figure 7-44. Since
our example is a Moore machine, the output values are written with each state.
Each arc is labeled with a *transition expression*; a transition is taken for input
combinations for which the transition expression is 1. Transitions labeled “1”
are always taken.

**Figure 7-44** State diagram corresponding to Table 7-4.
The transition expressions on arcs leaving a particular state must be mutually exclusive and all inclusive, as explained below:

- No two transition expressions can equal 1 for the same input combination, since a machine can’t have two next states for one input combination.
- For every possible input combination, some transition expression must equal 1, so that all next states are defined.

Starting with the state table, a transition expression for a particular current state and next state can be written as a sum of minterms for the input combinations that cause that transition. If desired, the expression can then be minimized to give the information in a more compact form. Transition expressions are most useful in the design of state machines, where the expressions may be developed from the word description of the problem, as we’ll show in \secref{diagdsgn}.

\*7.3.5 Analysis of State Machines with J-K Flip-Flops

Clocked synchronous state machines built from J-K flip-flops can also be analyzed by the basic procedure in the preceding subsection. The only difference is that there are two excitation equations for each flip-flop—one for J and the other for K. To obtain the transition equations, both of these must be substituted into the J-K’s characteristic equation, \( Q^* = J \cdot Q' + K' \cdot Q \).

Figure 7-45 is an example state machine using J-K flip-flops. Reading the logic diagram, we can derive the following excitation equations:

\[
\begin{align*}
J_0 &= X \cdot Y' \\
K_0 &= X \cdot Y' + Y \cdot Q_1 \\
J_1 &= X \cdot Q_0 + Y \\
K_1 &= Y \cdot Q_0' + X \cdot Y' \cdot Q_0
\end{align*}
\]
Substituting into the characteristic equation for J-K flip-flops, we obtain the transition equations:

\[ Q_0^* = J_0 \cdot Q_0' + K_0' \cdot Q_0 \]
\[ = X \cdot Y' \cdot Q_0' + (X \cdot Y' + Y \cdot Q_1') \cdot Q_0 \]
\[ = X \cdot Y' \cdot Q_0' + X' \cdot Y' \cdot Q_0 + X' \cdot Q_1' \cdot Q_0 + Y \cdot Q_1' \cdot Q_0 \]
\[ Q_1^* = J_1 \cdot Q_1' + K_1' \cdot Q_1 \]
\[ = (X \cdot Q_0 + Y) \cdot Q_1' + (Y \cdot Q_0' + X \cdot Y' \cdot Q_0) \cdot Q_1 \]
\[ = X \cdot Q_1' \cdot Q_0 + Y \cdot Q_1' + X' \cdot Y' \cdot Q_1 + Y' \cdot Q_1 \cdot Q_0 + X' \cdot Q_1 \cdot Q_0 + Y \cdot Q_1 \cdot Q_0 \]

A transition table based on these equations is shown in Table 7-5(a). Reading the logic diagram, we can write the output equation:

\[ Z = X \cdot Q_1 \cdot Q_0 + Y \cdot Q_1' \cdot Q_0' \]

The resulting output values are shown in each column of (a) along with the next state. Assigning state names A–D, we obtain the state/output table shown in (b). A corresponding state diagram that uses transition expressions is shown in Figure 7-46.
7.4 Clocked Synchronous State-Machine Design

The steps for designing a clocked synchronous state machine, starting from a word description or specification, are just about the reverse of the analysis steps that we used in the preceding section:

1. Construct a state/output table corresponding to the word description or specification, using mnemonic names for the states. (It’s also possible to start with a state diagram; this method is discussed in \secref{dia gdsgn}.)

2. (Optional) Minimize the number of states in the state/output table.

3. Choose a set of state variables and assign state-variable combinations to the named states.

4. Substitute the state-variable combinations into the state/output table to create a transition/output table that shows the desired next state-variable combination and output for each state/input combination.

5. Choose a flip-flop type (e.g., D or J-K) for the state memory. In most cases, you’ll already have a choice in mind at the outset of the design, but this step is your last chance to change your mind.

6. Construct an excitation table that shows the excitation values required to obtain the desired next state for each state/input combination.

7. Derive excitation equations from the excitation table.

8. Derive output equations from the transition/output table.

9. Draw a logic diagram that shows the state-variable storage elements and realizes the required excitation and output equations. (Or realize the equations directly in a programmable logic device.)

In this section, we’ll describe each of these basic steps in state-machine design. Step 1 is the most important, since it is here that the designer really designs, going through the creative process of translating a (perhaps ambiguous) English-language description of the state machine into a formal tabular description. Step 2 is hardly ever performed by experienced digital designers, but designers bring much of their experience to bear in step 3.

Once the first three steps are completed, all of the remaining steps can be completed by “turning the crank,” that is, by following a well-defined synthesis procedure. Steps 4 and 6–9 are the most tedious, but they are easily automated. For example, when you design a state machine that will be realized in a programmable logic device, you can use an ABEL compiler to do the cranking, as shown in Section 7.11.2. Still, it’s important for you to understand the details of the synthesis procedure, both to give you an appreciation of the compiler’s function and to give you a chance of figuring out what’s really going on when the compiler produces unexpected results. Therefore, all nine steps of the state-machine design procedure are discussed in the remainder of this section.
7.4.1 State-Table Design Example

There are several different ways to describe a state machine’s state table. Later, we’ll see how ABEL and VHDL can specify state tables indirectly. In this section, however, we deal only with state tables that are specified directly, in the same tabular format that we used in the previous section for analysis.

We’ll present the state-table design process, as well as the synthesis procedure in later subsections, using the simple design problem below:

Design a clocked synchronous state machine with two inputs, A and B, and a single output Z that is 1 if:

- A had the same value at each of the two previous clock ticks, \( \text{or} \)
- B has been 1 since the last time that the first condition was true.

Otherwise, the output should be 0.

If the meaning of this specification isn’t crystal clear to you at this point, don’t worry. Part of your job as a designer is to convert such a specification into a state table that is absolutely unambiguous; even if it doesn’t match what was originally intended, it at least forms a basis for further discussion and refinement.
As an additional “hint” or requirement, state-table design problems often include timing diagrams that show the state machine’s expected behavior for one or more sequences of inputs. Such a timing diagram is unlikely to specify unambiguously the machine’s behavior for all possible sequences of inputs but, again, it’s a good starting point for discussion and a benchmark against which proposed designs can be checked. Figure 7-47 is such a timing diagram for our example state-table design problem.

The first step in the state-table design is to construct a template. From the word description, we know that our example is a Moore machine—its output depends only on the current state, that is, what happened in previous clock periods. Thus, as shown in Figure 7-48(a), we provide one next-state column for each possible input combination and a single column for the output values. The order in which the input combinations are written doesn’t affect this part of the

![Figure 7-47 Timing diagram for example state machine.](image-url)
process, but we’ve written them in Karnaugh-map order to simplify the derivation of excitation equations later. In a Mealy machine we would omit the output column and write the output values along with the next-state values under each input combination. The leftmost column is simply an English-language reminder of the meaning of each state or the “history” associated with it.

The word description isn’t specific about what happens when this machine is first started, so we’ll just have to improvise. We’ll assume that when power is first applied to the system, the machine enters an initial state, called INIT in this example. We write the name of the initial state (INIT) in the first row, and leave room for enough rows (states) to complete the design. We can also fill in the value of Z for the INIT state; common sense says it should be 0 because there were no inputs beforehand.

Next, we must fill in the next-state entries for the INIT row. The Z output can’t be 1 until we’ve seen at least two inputs on A, so we’ll provide two states, A0 and A1, that “remember” the value of A on the previous clock tick, as shown in Figure 7-48(b). In both of these states, Z is 0, since we haven’t satisfied the conditions for a 1 output yet. The precise meaning of state A0 is “Got A = 0 on the previous tick, A ≠ 0 on the tick before that, and B ≠ 1 at some time since the previous pair of equal A inputs.” State A1 is defined similarly.

At this point we know that our state machine has at least three states, and we have created two more blank rows to fill in. Hmmm, this isn’t such a good trend! In order to fill in the next-state entries for one state (INIT), we had to create two new states A0 and A1. If we kept going this way, we could end up with 65,535 states by bedtime! Instead, we should be on the lookout for existing states...
that have the same meaning as new ones that we might otherwise create. Let’s see how it goes.

In state A0, we know that input A was 0 at the previous clock tick. Therefore, if A is 0 again, we go to a new state OK with \( Z = 1 \), as shown in Figure 7-48(c). If A is 1, then we don’t have two equal inputs in a row, so we go to state A1 to remember that we just got a 1. Likewise in state A1, shown in (d), we go to OK if we get a second 1 input in a row, or to A0 if we get a 0.

Once we get into the OK state, the machine description tells us we can stay there as long as B = 1, irrespective of the A input, as shown in Figure 7-49(a). If B = 0, we have to look for two 1s or two 0s in a row on A again. However, we’ve got a little problem in this case. The current A input may or may not be the second equal input in a row, so we may still be “OK” or we may have to go back to A0 or A1. We defined the OK state too broadly—it doesn’t “remember” enough to tell us which way to go.

The problem is solved in Figure 7-49(b) by splitting OK into two states, OK0 and OK1, that “remember” the previous A input. All of the next states for OK0 and OK1 can be selected from existing states, as shown in (c) and (d). For example, if we get A = 0 in OK0, we can just stay in OK0; we don’t have to create a new state that “remembers” three 0s in a row, because the machine’s description doesn’t require us to distinguish that case. Thus, we have achieved “closure” of the state table, which now describes a finite-state machine. As a sanity check, Figure 7-50 repeats the timing diagram of Figure 7-47, listing the states that should be visited according to our final state table.

![Figure 7-49](image-url) Continued evolution of a state table.
7.4.2 State Minimization

Figure 7-49(d) is a “minimal” state table for our original word description, in the sense that it contains the fewest possible states. However, Figure 7-51 shows other state tables, with more states, that also do the job. Formal procedures can be used to minimize the number of states in such tables.

The basic idea of formal minimization procedures is to identify equivalent states, where two states are equivalent if it is impossible to distinguish the states by observing only the current and future outputs of the machine (and not the internal state variables). A pair of equivalent states can be replaced by a single state.

Two states $S_1$ and $S_2$ are equivalent if two conditions are true. First, $S_1$ and $S_2$ must produce the same values at the state-machine output(s); in a Mealy machine, this must be true for all input combinations. Second, for each input combination, $S_1$ and $S_2$ must have either the same next state or equivalent next states.

Thus, a formal state-minimization procedure shows that states OK00 and OKA0 in Figure 7-51(a) are equivalent because they produce the same output.
and their next-state entries are identical. Since the states are equivalent, state \text{OK00} may be eliminated and its occurrences in the table replaced by \text{OKA0}, or vice versa. Likewise, states \text{OK11} and \text{OKA1} are equivalent.

To minimize the state table in Figure 7-51(b), a formal procedure must use a bit of circular reasoning. States \text{OK00}, \text{A110}, and \text{AE10} all produce the same output and have almost identical next-state entries, so they might be equivalent. They are equivalent only if \text{A001} and \text{AE01} are equivalent. Similarly, \text{OK11}, \text{A001}, and \text{AE01} are equivalent only if \text{A110} and \text{AE10} are equivalent. In other words, the states in the first set are equivalent if the states in the second set are, and vice versa. So, let’s just go ahead and say they’re equivalent.

### IS THIS REALLY ALL NECESSARY?
Details of formal state-minimization procedures are discussed in advanced textbooks, cited in the References. However, these procedures are seldom used by most digital designers. By carefully matching state meanings to the requirements of the problem, experienced digital designers produce state tables for small problems with a minimal or near-minimal number of states, without using a formal minimization procedure. Also, there are situations where increasing the number of states may simplify the design or reduce its cost, so even an automated state-minimization procedure doesn’t necessarily help. A designer can do more to simplify a state machine during the state-assignment phase of the design, discussed in the next subsection.

### 7.4.3 State Assignment
The next step in the design process is to determine how many binary variables are required to represent the states in the state table, and to assign a specific combination to each named state. We’ll call the binary combination assigned to a particular state a \textit{coded state}. The \textit{total number of states} in a machine with \textit{n} flip-flops is \(2^n\), so the number of flip-flops needed to code \textit{s} states is \(\lceil \log_2 s \rceil\), the smallest integer greater than or equal to \(\log_2 s\).

For reference, the state/output table of our example machine is repeated in Table 7-6. It has five states, so it requires three flip-flops. Of course, three flip-flops provide a total of eight states, so there will be \(\text{8} - \text{5} = 3\) \textit{unused states}. We’ll discuss alternatives for handling the unused states at the end of this subsection. Right now, we have to deal with lots of choices for the five coded states.

### INITIAL VERSUS IDLE STATES
The example state machine in this subsection visits its initial state only during reset. Many machines are designed instead with an “idle” state that is entered both at reset and whenever the machine has nothing in particular to do.
The simplest assignment of $s$ coded states to $2^n$ possible states is to use the first $s$ binary integers in binary counting order, as shown in the first assignment column of Table 7-7. However, the simplest state assignment does not always lead to the simplest excitation equations, output equations, and resulting logic circuit. In fact, the state assignment often has a major effect on circuit cost, and may interact with other factors, such as the choice of storage elements (e.g., D vs. J-K flip-flops) and the realization approach for excitation and output logic (e.g., sum-of-products, product-of-sums, or ad hoc).

So, how do we choose the best state assignment for a given problem? In general, the only formal way to find the best assignment is to try all the assignments. That’s too much work, even for students. Instead, most digital designers rely on experience and several practical guidelines for making reasonable state assignments:

- Choose an initial coded state into which the machine can easily be forced at reset (00...00 or 11...11 in typical circuits).
- Minimize the number of state variables that change on each transition.

### Table 7-6

<table>
<thead>
<tr>
<th>$S$</th>
<th>00</th>
<th>01</th>
<th>11</th>
<th>10</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td>INIT</td>
<td>A0</td>
<td>A0</td>
<td>A1</td>
<td>A1</td>
<td>0</td>
</tr>
<tr>
<td>A0</td>
<td>OK0</td>
<td>OK0</td>
<td>A1</td>
<td>A1</td>
<td>0</td>
</tr>
<tr>
<td>A1</td>
<td>A0</td>
<td>A0</td>
<td>OK1</td>
<td>OK1</td>
<td>0</td>
</tr>
<tr>
<td>OK0</td>
<td>OK0</td>
<td>OK0</td>
<td>OK1</td>
<td>A1</td>
<td>1</td>
</tr>
<tr>
<td>OK1</td>
<td>A0</td>
<td>OK0</td>
<td>OK1</td>
<td>OK1</td>
<td>1</td>
</tr>
<tr>
<td>$S^*$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The number of different ways to choose $m$ coded states out of a set of $n$ possible states is given by a binomial coefficient, denoted $\binom{n}{m}$, whose value is $\frac{n!}{m! \cdot (n-m)!}$. (We used binomial coefficients previously in Section 2.10, in the context of decimal coding.) In our example, there are $\binom{8}{5}$ different ways to choose five coded states out of eight possible states, and $5!$ ways to assign the five named states to each different choice. So there are $\frac{8!}{5! \cdot 3!}$ different ways to assign the five states of our example machine to combinations of three binary state variables. We don’t have time to look at all of them.
• Maximize the number of state variables that don’t change in a group of related states (i.e., a group of states in which most of transitions stay in the group).

• Exploit symmetries in the problem specification and the corresponding symmetries in the state table. That is, suppose that one state or group of states means almost the same thing as another. Once an assignment has been established for the first, a similar assignment, differing only in one bit, should be used for the second.

• If there are unused states (i.e., if $s < 2^n$ where $n = \lceil \log_2 s \rceil$), then choose the “best” of the available state-variable combinations to achieve the foregoing goals. That is, don’t limit the choice of coded states to the first $s^n$-bit integers.

• Decompose the set of state variables into individual bits or fields where each bit or field has a well-defined meaning with respect to the input effects or output behavior of the machine.

• Consider using more than the minimum number of state variables to make a decomposed assignment possible.

Some of these ideas are incorporated in the “decomposed” state assignment in Table 7-7. As before, the initial state is 000, which is easy to force either asynchronously (applying the RESET signal to the flip-flop CLR inputs) or synchronously (by AND’ing RESET’ with all of the D flip-flop inputs). After this point, the assignment takes advantage of the fact that there are only four states in addition to INIT, which is a fairly “special” state that is never re-entered once the machine gets going. Therefore, Q1 can be used to indicate whether or not the machine is in the INIT state, and Q2 and Q3 can be used to distinguish among the four non-INIT states.

The non-INIT states in the “decomposed” column of Table 7-7 appear to have been assigned in binary counting order, but that’s just a coincidence. State bits Q2 and Q3 actually have individual meanings in the context of the state machine’s inputs and output. Q3 gives the previous value of A, and Q2 indicates
that the conditions for a 1 output are satisfied in the current state. By decomposing the state-bit meanings in this way, we can expect the next-state and output logic to be simpler than in a “random” assignment of $Q_2, Q_3$ combinations to the non-INIT states. We’ll continue the state-machine design based on this assignment in later subsections.

Another useful state assignment, one that can be adapted to any state machine, is the one-hot assignment shown in Table 7-7. This assignment uses more than the minimum number of state variables—it uses one bit per state. In addition to being simple, a one-hot assignment has the advantage of usually leading to small excitation equations, since each flip-flop must be set to 1 for transitions into only one state. An obvious disadvantage of a one-hot assignment, especially for machines with many states, is that it requires (many) more than the minimum number of flip-flops. However, the one-hot encoding is ideal for a machine with $s$ states that is required to have a set of 1-out-of-$s$ coded outputs indicating its current state. The one-hot-coded flip-flop outputs can be used directly for this purpose, with no additional combinational output logic.

The last column of Table 7-7 is an “almost one-hot assignment” that uses the “no-hot” combination for the initial state. This makes a lot of sense for two reasons: It’s easy to initialize most storage devices to the all-0s state, and the initial state in this machine is never revisited once the machine gets going. Completing the state-machine design using this state assignment is considered in Exercises 7.35 and 7.38.

We promised earlier to consider the disposition of unused states when the number of states available with $n$ flip-flops, $2^n$, is greater than the number of states required, $s$. There are two approaches that make sense, depending on the application requirements:

- **Minimal risk.** This approach assumes that it is possible for the state machine somehow to get into one of the unused (or “illegal”) states, perhaps because of a hardware failure, an unexpected input, or a design error. Therefore, all of the unused state-variable combinations are identified, and explicit next-state entries are made so that, for any input combination, the unused states go to the “initial” state, the “idle” state, or some other “safe” state. This is an automatic consequence of some design methodologies if the initial state is coded $00...00$.

- **Minimal cost.** This approach assumes that the machine will never enter an unused state. Therefore, in the transition and excitation tables, the next-state entries of the unused states can be marked as “don’t-cares.” In most cases, this simplifies the excitation logic. However, the machine’s behavior if it ever does enter an unused state may be pretty weird.

We’ll look at both of these approaches as we complete the design of our example state machine.
7.4.4 Synthesis Using D Flip-Flops

Once we’ve assigned coded states to the named states of a machine, the rest of the design process is pretty much “turning the crank.” In fact, in Section 7.11.2 we’ll describe software tools that can turn the crank for you. Just so that you’ll appreciate those tools, however, we’ll go through the process by hand in this subsection.

Coded states are substituted for named states in the (possibly minimized) state table to obtain a transition table. The transition table shows the next coded state for each combination of current coded state and input. Table 7-8 shows the transition and output table that is obtained from the example state machine of Table 7-6 on page 472 using the “decomposed” assignment of Table 7-7 on page 473.

The next step is to write an excitation table that shows, for each combination of coded state and input, the flip-flop excitation input values needed to make the machine go to the desired next coded state. This structure and content of this table depend on the type of flip-flops that are used (D, J-K, T, etc.). We usually have a particular flip-flop type in mind at the beginning of a design—and we certainly do in this subsection, given its title. In fact, most state-machine designs nowadays use D flip-flops, because of their availability in both discrete packages and programmable logic devices, and because of their ease of use (compare with J-K flip-flops in the next subsection).

Of all flip-flop types, a D flip-flop has the simplest characteristic equation, \( Q^* = D \). Each D flip-flop in a state machine has a single excitation input, D, and the excitation table must show the value required at each flip-flop’s D input for each coded-state/input combination. Table 7-9 shows the excitation table for our example problem. Since \( D = Q^* \), the excitation table is identical to the transition table, except for labeling of its entries. Thus, with D flip-flops, you don’t really need to write a separate excitation table; you can just call the first table a transition/excitation table.

The excitation table is like a truth table for three combinational logic functions (D1, D2, D3) of five variables (A, B, Q1, Q2, Q3). Accordingly, we can

<table>
<thead>
<tr>
<th>( A )</th>
<th>( B )</th>
</tr>
</thead>
<tbody>
<tr>
<td>( Q1 )</td>
<td>( Q2 )</td>
</tr>
<tr>
<td>000</td>
<td>100</td>
</tr>
<tr>
<td>100</td>
<td>110</td>
</tr>
<tr>
<td>101</td>
<td>100</td>
</tr>
<tr>
<td>110</td>
<td>110</td>
</tr>
<tr>
<td>111</td>
<td>100</td>
</tr>
</tbody>
</table>

**Table 7-8**
Transition and output table for example problem.
design circuits to realize these functions using any of the combinational design methods at our disposal. In particular, we can transfer the information in the excitation table to Karnaugh maps, which we may call excitation maps, and find a minimal sum-of-products or product-of-sums expression for each function.

Excitation maps for our example state machine are shown in Figure 7-52. Each function, such as $D_1$, has five variables and therefore uses a 5-variable Karnaugh map. A 5-variable map is drawn as a pair of 4-variable maps, where cells in the same position in the two maps are considered to be adjacent. These maps are a bit unwieldy, but if you want to design by hand any but the most trivial state machines, you’re going to get stuck with 5-variable maps and worse. At least we had the foresight to label the input combinations of the original state table in Karnaugh-map order, which makes it easier to transfer information to the maps in this step. However, note that the states were not assigned in Karnaugh-map order; in particular, the rows for states 110 and 111 are in the opposite order in the map as in the excitation table.

**Table 7-9**

<table>
<thead>
<tr>
<th>$A\ B$</th>
<th>$Q_1\ Q_2\ Q_3$</th>
<th>00</th>
<th>01</th>
<th>11</th>
<th>10</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>100</td>
<td>100</td>
<td>101</td>
<td>101</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>110</td>
<td>110</td>
<td>101</td>
<td>101</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>101</td>
<td>100</td>
<td>111</td>
<td>111</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>110</td>
<td>110</td>
<td>111</td>
<td>101</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>111</td>
<td>100</td>
<td>110</td>
<td>111</td>
<td>1</td>
</tr>
</tbody>
</table>

**Figure 7-52**

Excitation maps for $D_1$, $D_2$, and $D_3$ assuming that unused states go to state 000.
It is in this step, transferring the excitation table to excitation maps, that we discover why the excitation table is not quite a truth table—it does not specify functional values for all input combinations. In particular, the next-state information for the unused states, 001, 010, and 011, is not specified. Here we must make a choice, discussed in the preceding subsection, between a minimal-risk and a minimal-cost strategy for handling the unused states. Figure 7-52 has taken the minimal-risk approach: The next state for each unused state and input combination is 000, the INIT state. The three rows of colored 0s in each Karnaugh map are the result of this choice. With the maps completely filled in, we can now obtain minimal sum-of-products expressions for the flip-flop excitation inputs:

\[
\begin{align*}
D1 &= Q1 + Q2' \cdot Q3' \\
D2 &= Q1 \cdot Q3' \cdot A' + Q1 \cdot Q3 \cdot A + Q1 \cdot Q2 \cdot B \\
D3 &= Q1 \cdot A + Q2' \cdot Q3' \cdot A \\
\end{align*}
\]

An output equation can easily be developed directly from the information in Table 7-9. The output equation is simpler than the excitation equations, because the output is a function of state only. We could use a Karnaugh map, but it’s easy to find a minimal-risk output function algebraically, by writing it as the sum of the two coded states (110 and 111) in which \(Z\) is 1:

\[
Z = Q1 \cdot Q2 \cdot Q3' + Q1 \cdot Q2 \cdot Q3 \\
= Q1 \cdot Q2
\]

At this point, we’re just about done with the state-machine design. If the state machine is going to be built with discrete flip-flops and gates, then the final step is to draw a logic diagram. On the other hand, if we are using a programmable logic device, then we only have to enter the excitation and output equations into a computer file that specifies how to program the device, as an example shows in Section 7.11.1. Or, if we’re lucky, we specified the machine using a state-machine description language like ABEL in the first place (Section 7.11.2), and the computer did all the work in this subsection for us!

**MINIMAL-COST SOLUTION** If we choose in our example to derive minimal-cost excitation equations, we write “don’t-cares” in the next-state entries for the unused states. The colored d’s in Figure 7-53 are the result of this choice. The excitation equations obtained from this map are somewhat simpler than before:

\[
\begin{align*}
D1 &= 1 \\
D2 &= Q1 \cdot Q3' \cdot A' + Q3 \cdot A + Q2 \cdot B \\
D3 &= A \\
\end{align*}
\]

For a minimal-cost output function, the value of \(Z\) is a “don’t-care” for the unused states. This leads to an even simpler output function, \(Z = Q2\). The logic diagram for the minimal-cost solution is shown in Figure 7-54.
Figure 7-53
Excitation maps for D1, D2, and D3 assuming that next states of unused states are "don't-cares."

Figure 7-54
Logic diagram resulting from Figure 7-53.

7.4.5 Synthesis Using J-K Flip-Flops
At one time, J-K flip-flops were popular for discrete SSI state-machine designs, since a J-K flip-flop embeds more functionality than a D flip-flop in the same size SSI package. By "more functionality" we mean that the combination of J and K inputs yields more possibilities for controlling the flip-flop than a single D input does. As a result, a state machine's excitation logic may be simpler using J-K flip-flops than using D flip-flops, which reduced package count when SSI gates were used for the excitation logic.
Section 7.4  Clocked Synchronous State-Machine Design 479

DO NOT COPY

Just for Fun  While minimizing excitation logic was a big deal in the days of SSI-based design, the name of the game has changed with PLDs and ASICs. As you might guess from your knowledge of the AND-OR structure of combinational PLDs, the need to provide separate AND-OR arrays for the J and K inputs of a J-K flip-flop would be a distinct disadvantage in a sequential PLD.

In ASIC technologies, J-K flip-flops aren’t so desirable either. For example, in LSI Logic Corp.’s LCA10000 series of CMOS gate arrays, an FD1 D flip-flop macrocell uses 7 “gate cells”, while an FJK1 J-K flip-flop macrocell uses 9 gate cells, over 25% more chip area. Therefore, a more cost-effective design usually results from sticking with D flip-flops and using the extra chip area for more complex excitation logic in just the cases where it’s really needed.

Still, this subsection describes the J-K synthesis process “just for fun.”

Up through the state-assignment step, the design procedure with J-K flip-flops is basically the same as with D flip-flops. The only difference is that a designer might select a slightly different state assignment, knowing the sort of behavior that can easily be obtained from J-K flip-flops (e.g., “toggling” by setting J and K to 1).

The big difference occurs in the derivation of an excitation table from the transition table. With D flip-flops, the two tables are identical; using the D’s characteristic equation, \( Q^* = D \), we simply substitute \( D = Q^* \) for each entry. With J-K flip-flops, each entry in the excitation table has twice as many bits as in the transition table, since there are two excitation inputs per flip-flop.

A J-K flip-flop’s characteristic equation, \( Q^* = J \cdot Q^* + K^* \cdot Q \), cannot be rearranged to obtain independent equations for J and K. Instead, the required values for J and K are expressed as functions of Q and \( Q^* \) in a J-K application table, Table 7-10. According to the first row, if Q is currently 0, all that is required to obtain 0 as the next value of Q is to set J to 0; the value of K doesn’t matter. Similarly, according to the third row, if Q is currently 1, the next value of Q will be 0 if K is 1, regardless of J’s value. Each desired transition can be obtained by either of two different combinations on the J and K inputs, so we get a “don’t-care” entry in each row of the application table.

To obtain a J-K excitation table, the designer must look at both the current and desired next value of each state bit in the transition table and substitute the

<table>
<thead>
<tr>
<th>Q</th>
<th>( Q^* )</th>
<th>J</th>
<th>K</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>d</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>d</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>d</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>d</td>
<td>0</td>
</tr>
</tbody>
</table>

Table 7-10  Application table for J-K flip-flops.
corresponding pair of \( J \) and \( K \) values from the application table. For the transition table in Table 7-8 on page 475, these substitutions produce the excitation table in Table 7-11. For example, in state 100 under input combination 00, \( Q_1 \) is 1 and the required \( Q_1^* \) is 1; therefore, “d0” is entered for \( J_1 \ K_1 \). For the same state/input combination, \( Q_2 \) is 0 and \( Q_2^* \) is 1, so “1d” is entered for \( J_2 \ K_2 \). Obviously, it takes quite a bit of patience and care to fill in the entire excitation table (a job best left to a computer).

As in the \( D \) synthesis example of the preceding subsection, the excitation table is almost a truth table for the excitation functions. This information is transferred to Karnaugh maps in Figure 7-55.

The excitation table does not specify next states for the unused states, so once again we must choose between the minimal-risk and minimal-cost approaches. The colored entries in the Karnaugh maps result from taking the minimal-risk approach.

**Figure 7-55** Excitation maps for \( J_1 \), \( K_1 \), \( J_2 \), \( K_2 \), \( J_3 \), and \( K_3 \), assuming that unused states go to state 000.
Note that even though the “safe” next state for unused states is 000, we didn’t just put 0s in the corresponding map cells, as we were able to do in the \(D\) case. Instead, we still had to work with the application table to determine the proper combination of \(J\) and \(K\) needed to get \(Q^* = 0\) for each unused state entry, once again a tedious and error-prone process.

Using the maps in Figure 7-55, we can derive sum-of-products excitation equations:

\[
\begin{align*}
J_1 &= Q_2' \cdot Q_3' \\
J_2 &= Q_1 \cdot Q_3' \cdot A' + Q_1 \cdot Q_3 \cdot A \\
J_3 &= Q_2' \cdot A + Q_1 \cdot A
\end{align*}
\]

\[
\begin{align*}
K_1 &= 0 \\
K_2 &= Q_1' + Q_3' \cdot A \cdot B' + Q_3 \cdot A' \cdot B' \\
K_3 &= Q_1' + A'
\end{align*}
\]

These equations take two more gates to realize than do the preceding subsection’s minimal-risk equations using \(D\) flip-flops, so J-K flip-flops didn’t save us anything in this example, least of all design time.

### MINIMAL-COST SOLUTION

In the preceding design example, excitation maps for the minimal-cost approach would have been somewhat easier to construct, since we could have just put \(d\)'s in all of the unused state entries. Sum-of-products excitation equations obtained from the minimal-cost maps (not shown) are as follows:

\[
\begin{align*}
J_1 &= 1 \\
J_2 &= Q_1 \cdot Q_3' \cdot A' + Q_3 \cdot A \\
J_3 &= A
\end{align*}
\]

\[
\begin{align*}
K_1 &= 0 \\
K_2 &= Q_3' \cdot A' + Q_3 \cdot A' \cdot B' \\
K_3 &= A'
\end{align*}
\]

The state encoding for the J-K circuit is the same as in the \(D\) circuit, so the output equation is the same, \(Z = Q_1 \cdot Q_2\) for minimal risk, \(Z = Q_2\) for minimal cost.

A logic diagram corresponding to the minimal-cost equations is shown in Figure 7-56. This circuit has two more gates than the minimal-cost \(D\) circuit in Figure 7-54, so J-K flip-flops still didn’t save us anything.
7.4.6 More Design Examples Using D Flip-Flops

We'll conclude this section with two more state-machine design examples using D flip-flops. The first example is a “1s-counting machine”:

Design a clocked synchronous state machine with two inputs, X and Y, and one output, Z. The output should be 1 if the number of 1 inputs on X and Y since reset is a multiple of 4, and 0 otherwise.

At first glance, you might think the machine needs an infinite number of states, since it counts 1 inputs over an arbitrarily long time. However, since the output indicates the number of inputs received modulo 4, four states are sufficient. We'll name them S0–S3, where S0 is the initial state and the total number of 1s received in Si is i modulo 4. Table 7-12 is the resulting state and output table.

Table 7-12
State and output table for 1s-counting machine.

<table>
<thead>
<tr>
<th></th>
<th>00</th>
<th>01</th>
<th>11</th>
<th>10</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Meaning</strong></td>
<td><strong>S</strong></td>
<td><strong>S0</strong></td>
<td><strong>S1</strong></td>
<td><strong>S2</strong></td>
<td><strong>S3</strong></td>
</tr>
<tr>
<td>Got zero 1s (modulo 4)</td>
<td>S0</td>
<td>S0</td>
<td>S1</td>
<td>S2</td>
<td>S1</td>
</tr>
<tr>
<td>Got one 1 (modulo 4)</td>
<td>S1</td>
<td>S1</td>
<td>S2</td>
<td>S3</td>
<td>S2</td>
</tr>
<tr>
<td>Got two 1s (modulo 4)</td>
<td>S2</td>
<td>S2</td>
<td>S3</td>
<td>S0</td>
<td>S3</td>
</tr>
<tr>
<td>Got three 1s (modulo 4)</td>
<td>S3</td>
<td>S3</td>
<td>S0</td>
<td>S1</td>
<td>S0</td>
</tr>
</tbody>
</table>

Copyright © 1999 by John F. Wakerly  Copying Prohibited
The 1s-counting machine can use two state variables to code its four states, with no unused states. In this case, there are only 4! possible assignments of coded states to named states. Still, we’ll try only one of them. We’ll assign coded states to the named states in Karnaugh-map order (00, 01, 11, 10) for two reasons: In this state table, it minimizes the number of state variables that change for most transitions, potentially simplifying the excitation equations; and it simplifies the mechanical transfer of information to excitation maps.

A transition/excitation table based on our chosen state assignment is shown in Table 7-13. Since we’re using D flip-flops, the transition and excitation tables are the same. Corresponding Karnaugh maps for D1 and D2 are shown in Figure 7-57. Since there are no unused states, all of the information we need is in the excitation table; no choice is required between minimal-risk and minimal-cost approaches. The excitation equations can be read from the maps, and the output equation can be read directly from the transition/excitation table:

\[
\begin{align*}
D1 &= Q2 \cdot X' \cdot Y + Q1' \cdot X \cdot Y + Q1 \cdot X' \cdot Y' + Q2 \cdot X \cdot Y' \\
D2 &= Q1' \cdot X' \cdot Y + Q1' \cdot X \cdot Y' + Q2 \cdot X' \cdot Y' + Q2' \cdot X \cdot Y \\
Z &= Q1' \cdot Q2'
\end{align*}
\]

A logic diagram using D flip-flops and AND-OR or NAND-NAND excitation logic can be drawn from these equations.
The second example is a “combination lock” state machine that activates an “unlock” output when a certain binary input sequence is received:

Design a clocked synchronous state machine with one input, \( X \), and two outputs, \( \text{UNLK} \) and \( \text{HINT} \). The \( \text{UNLK} \) output should be 1 if and only if \( X \) is 0 and the sequence of inputs received on \( X \) at the preceding seven clock ticks was 0110111. The \( \text{HINT} \) output should be 1 if and only if the current value of \( X \) is the correct one to move the machine closer to being in the “unlocked” state (with \( \text{UNLK} = 1 \)).

It should be apparent from word description that this is a Mealy machine. The \( \text{UNLK} \) output depends on both the past history of inputs and \( X \)’s current value, and \( \text{HINT} \) depends on both the state and the current \( X \) (indeed, if the current \( X \) produces \( \text{HINT} = 0 \), then the clued-in user will want to change \( X \) before the clock tick).

A state and output table for the combination lock is presented in Table 7-14. In the initial state, \( A \), we assume that we have received no inputs in the required sequence; we’re looking for the first 0 in the sequence. Therefore, as long as we get 1 inputs, we stay in state \( A \), and we move to state \( B \) when we receive a 0. In state \( B \), we’re looking for a 1. If we get it, we move on to \( C \); if we don’t, we can stay in \( B \), since the 0 we just received might still turn out to be the first 0 in the required sequence. In each successive state, we move on to the next state if we get the correct input, and we go back to \( A \) or \( B \) if we get the wrong one. An exception occurs in state \( G \); if we get the wrong input (a 0) there, the previous three inputs might still turn out to be the first three inputs of the required sequence, so we go back to state \( E \) instead of \( B \). In state \( H \), we’ve received the required sequence, so we set \( \text{UNLK} \) to 1 if \( X \) is 0. In each state, we set \( \text{HINT} \) to 1 for the value of \( X \) that moves us closer to state \( H \).

<table>
<thead>
<tr>
<th>Table 7-14</th>
<th>State and output table for combination-lock machine.</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Meaning</strong></td>
<td><strong>S</strong></td>
</tr>
<tr>
<td>Got zip</td>
<td>( A )</td>
</tr>
<tr>
<td>Got 0</td>
<td>( B )</td>
</tr>
<tr>
<td>Got 01</td>
<td>( C )</td>
</tr>
<tr>
<td>Got 011</td>
<td>( D )</td>
</tr>
<tr>
<td>Got 0110</td>
<td>( E )</td>
</tr>
<tr>
<td>Got 01101</td>
<td>( F )</td>
</tr>
<tr>
<td>Got 011011</td>
<td>( G )</td>
</tr>
<tr>
<td>Got 0110111</td>
<td>( H )</td>
</tr>
</tbody>
</table>

\( S^*, \text{UNLK} \), \( \text{HINT} \)
The combination lock’s eight states can be coded with three state variables, leaving no unused states. There are 8! state assignments to choose from. To keep things simple, we’ll use the simplest, and assign the states in binary counting order, yielding the transition/excitation table in Table 7-15. Corresponding Karnaugh maps for $D_1$, $D_2$, and $D_3$ are shown in Figure 7-58. The excitation equations can be read from the maps:

$$D_1 = Q_1 \cdot Q_2' \cdot X + Q_1' \cdot Q_2 \cdot Q_3 \cdot X' + Q_1 \cdot Q_2 \cdot Q_3'$$

$$D_2 = Q_2' \cdot Q_3 \cdot X + Q_2 \cdot Q_3' \cdot X$$

$$D_3 = Q_1 \cdot Q_2' \cdot Q_3' + Q_1 \cdot Q_3 \cdot X' + Q_2' \cdot X' + Q_3' \cdot Q_1' \cdot X' + Q_2 \cdot Q_3' \cdot X$$

**Figure 7-58** Excitation maps for $D_1$, $D_2$, and $D_3$ in combination-lock machine.

<table>
<thead>
<tr>
<th>$Q_1$ $Q_2$ $Q_3$</th>
<th>0</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>001, 01</td>
<td>000, 00</td>
</tr>
<tr>
<td>001</td>
<td>001, 00</td>
<td>010, 01</td>
</tr>
<tr>
<td>010</td>
<td>001, 00</td>
<td>011, 01</td>
</tr>
<tr>
<td>011</td>
<td>100, 01</td>
<td>000, 00</td>
</tr>
<tr>
<td>100</td>
<td>001, 00</td>
<td>101, 01</td>
</tr>
<tr>
<td>101</td>
<td>001, 00</td>
<td>110, 01</td>
</tr>
<tr>
<td>110</td>
<td>100, 00</td>
<td>111, 01</td>
</tr>
<tr>
<td>111</td>
<td>001, 11</td>
<td>000, 00</td>
</tr>
</tbody>
</table>

$Q_1 \cdot Q_2 = Q_3^*$, UNLK HINT

<table>
<thead>
<tr>
<th>$Q_1$ $Q_2$ $Q_3$</th>
<th>0</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Q1 Q2 Q3 0 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Q1 Q2 Q3 0 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Q1 Q2 Q3 0 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Q1 Q2 Q3 0 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Q1 Q2 Q3 0 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Q1 Q2 Q3 0 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Q1 Q2 Q3 0 1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 7-15
Transition/excitation table for combination-lock machine.
The output values are transferred from the transition/excitation and output table to another set of maps in Figure 7-59. The corresponding output equations are:

\[
\text{UNLK} = Q_1 \cdot Q_2 \cdot Q_3 \cdot X' \\
\text{HINT} = Q_1' \cdot Q_2' \cdot Q_3' \cdot X' + Q_1 \cdot Q_2' \cdot X + Q_2' \cdot Q_3 \cdot X + Q_2 \cdot Q_3' \cdot X \\
\]

Note that some product terms are repeated in the excitation and output equations, yielding a slight savings in the cost of the AND-OR realization. If we went through the trouble of performing a formal multiple-output minimization of all five excitation and output functions, we could save two more gates (see Exercise 7.52).

### 7.5 Designing State Machines Using State Diagrams

Aside from planning the overall architecture of a digital system, designing state machines is probably the most creative task of a digital designer. Most people like to take a graphical approach to design—you’ve probably solved many problems just by doodling. For that reason, state diagrams are often used to design small- to medium-sized state machines. In this section, we’ll give examples of state-diagram design, and describe a simple procedure for synthesizing circuits from the state diagrams. This procedure is the basis of the method used by CAD tools that can synthesize logic from graphical or even text-based “state diagrams.”

Designing a state diagram is much like designing a state table, which, as we showed in Section 7.4.1, is much like writing a program. However, there is one fundamental difference between a state diagram and a state table, a difference that makes state-diagram design simpler but also more error prone:

- A state table is an exhaustive listing of the next states for each state/input combination. No ambiguity is possible.
A state diagram contains a set of arcs labeled with transition expressions. Even when there are many inputs, only one transition expression is required per arc. However, when a state diagram is constructed, there is no guarantee that the transition expressions written on the arcs leaving a particular state cover all the input combinations exactly once.

In an improperly constructed (ambiguous) state diagram, the next state for some input combinations may be unspecified, which is generally undesirable, while multiple next states may be specified for others, which is just plain wrong. Thus, considerable care must be taken in the design of state diagrams; we’ll give several examples.

Our first example is a state machine that controls the tail lights of a 1965 Ford Thunderbird, shown in Figure 7-60. There are three lights on each side, and for turns they operate in sequence to show the turning direction, as illustrated in Figure 7-61. The state machine has two input signals, LEFT and RIGHT, that indicate the driver’s request for a left turn or a right turn. It also has an emergency-flasher input, HAZ, that requests the tail lights to be operated in hazard mode—all six lights flashing on and off in unison. We also assume the existence of a free-running clock signal whose frequency equals the desired flashing rate for the lights.

Actually, Figure 7-60 looks more like the rear end of a Mercury Capri, which also had sequential tail lights.
Figure 7-61
Flashing sequence for T-bird tail lights:
(a) left turn; (b) right turn.

Figure 7-62
Initial state diagram and output table for T-bird tail lights.

<table>
<thead>
<tr>
<th>State</th>
<th>LC</th>
<th>LB</th>
<th>LA</th>
<th>RA</th>
<th>RB</th>
<th>RC</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>L1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>L2</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>L3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>R1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>R2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>R3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>LR3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>
Given the foregoing requirements, we can design a clocked synchronous state machine to control the T-bird tail lights. We will design a Moore machine, so that the state alone determines which lights are on and which are off. For a left turn, the machine should cycle through four states, in which the right-hand lights are off and 0, 1, 2, or 3 of the left-hand lights are on. Likewise, for a right turn, it should cycle through four states in which the left-hand lights are off and 0, 1, 2, or 3 of the right-hand lights are on. In hazard mode, only two states are required—all lights on and all lights off.

Figure 7-62 shows our first cut at a state diagram for the machine. A common IDLE state is defined in which all of the lights are off. When a left turn is requested, the machine goes through three states in which 1, 2, and 3 of the left-hand lights are on, and then back to IDLE; right turns work similarly. In the hazard mode, the machine cycles back and forth between the IDLE state and a state in which all six lights are on. Since there are so many outputs, we’ve included a separate output table rather than writing output values on the state diagram. Even without assigning coded states to the named states, we can write output equations from the output table, if we let each state name represent a logic expression that is 1 only in that state:

\[
\begin{align*}
LA &= L1 + L2 + L3 + LR3 \\
LB &= L2 + L3 + LR3 \\
LC &= L3 + LR3 \\
RA &= R1 + R2 + R3 + LR3 \\
RB &= R2 + R3 + LR3 \\
RC &= R3 + LR3
\end{align*}
\]

There’s one big problem with the state diagram of Figure 7-62—it doesn’t properly handle multiple inputs asserted simultaneously. For example, what happens in the IDLE state if both LEFT and HAZ are asserted? According to the state diagram, the machine goes to two states, L1 and LR3, which is impossible. In reality, the machine would have only one next state, which could be L1, LR3, or a totally unrelated (and possibly unused) third state, depending on details of the state machine’s realization (e.g., see Exercise 7.54).

The problem is fixed in Figure 7-63, where we have given the HAZ input priority. Also, we treat LEFT and RIGHT asserted simultaneously as a hazard request, since the driver is clearly confused and needs help.

The new state diagram is unambiguous because the transition expressions on the arcs leaving each state are mutually exclusive and all-inclusive. That is, for each state, no two expressions are 1 for the same input combination, and some expression is 1 for every input combination. This can be confirmed algebraically for this or any other state diagram by performing two steps:

1. **Mutual exclusion.** For each state, show that the logical product of each possible pair of transition expressions on arcs leaving that state is 0. If there are \( n \) arcs, then there are \( n(n - 1)/2 \) logical products to evaluate.
2. **All inclusion.** For each state, show that the logical sum of the transition expressions on all arcs leaving that state is 1.

Copyright © 1999 by John F. Wakerly

Copying Prohibited
If there are many transitions leaving each state, these steps, especially the first one, are very difficult to perform. However, typical state machines, even ones with lots of states and inputs, don’t have many transitions leaving each state, since most designers can’t dream up such complex machines in the first place. This is where the trade-off between state-table and state-diagram design occurs. In state-table design, the foregoing steps are not required, because the structure of a state table guarantees mutual exclusion and all inclusion. But if there are a lot of inputs, the state table has \textit{lots} of columns.

Verifying that a state diagram is unambiguous may be difficult in principle, but it’s not too bad in practice for small state diagrams. In Figure 7-63, most of the states have a single arc with a transition expression of 1, so verification is trivial. Real work is needed only to verify the IDLE state, which has four transitions leaving it. This can be done on a sheet of scratch paper by listing the eight combinations of the three inputs, and checking off the combinations covered by each transition expression. Each combination should have exactly one check. As another example, consider the state diagrams in Figures 7-44 and 7-46 on pages 462 and 464; both can be verified mentally.
Returning to the T-bird tail lights machine, we can now synthesize a circuit from the state diagram if we wish. However, if we want to change the machine’s behavior, now is the time to do it, before we do all the work of synthesizing a circuit. In particular, notice that once a left- or right-turn cycle has begun, the state diagram in Figure 7-63 allows the cycle to run to completion, even if $HAZ$ is asserted. While this may have a certain aesthetic appeal, it would be safer for the car’s occupants to have the machine go into hazard mode as soon as possible. The state diagram is modified to provide this behavior in Figure 7-64.

Now we’re finally ready to synthesize a circuit for the T-bird machine. The state diagram has eight states, so we’ll need a minimum of three flip-flops to code the states. Obviously, there are many state assignments possible (8! to be exact); we’ll use the one in Table 7-16 for the following reasons:

1. An initial (idle) state of 000 is compatible with most flip-flops and registers, which are easily initialized to the 0 state.
2. Two state variables, $Q_1$ and $Q_0$, are used to “count” in Gray-code sequence for the left-turn cycle ($IDLE \rightarrow L1 \rightarrow L2 \rightarrow L3 \rightarrow IDLE$). This minimizes the
number of state-variable changes per state transition, which can often simplify the excitation logic.

3. Because of the symmetry in the state diagram, the same sequence on Q1 and Q0 is used to “count” during a right-turn cycle, while Q2 is used to distinguish between left and right.

4. The remaining state-variable combination is used for the LR3 state.

The next step is to write a sort of transition table. However, we must use a format different from the transition tables of Section 7.4.4, because the transitions in a state diagram are specified by expressions rather than by an exhaustive tabulation of next states. We’ll call the new format a transition list because it has one row for each transition or arc in the state diagram.

Table 7-17 is the transition list for the state diagram of Figure 7-64 and the state assignment of Table 7-16. Each row contains the current state, next state, and transition expression for one arc in the state diagram. Both the named and coded versions of the current state and next state are shown. The named states are useful for reference purposes, while the coded states are used to develop transition equations.

Once we have a transition list, the rest of the synthesis steps are pretty much “turning the crank.” Synthesis procedures are described in Section 7.6. Although these procedures can be applied manually, they are usually embedded in a CAD software package; thus, Section 7.6 can help you understand what’s going on (or going wrong) in your favorite CAD package.

We also encountered one “turn-the-crank” step in this section—finding the ambiguities in state diagrams. Even though the procedure we discussed can be easily automated, few if any CAD programs perform this step in this way. For example, one “state diagram entry” tool silently removes duplicated transitions and goes to the state coded “00...00” for missing transitions, without warning the user. Thus, in most design environments, the designer is responsible for writing a state-machine description that is unambiguous. The state-machine description languages at the end of this chapter provide a good way to do this.
Section 7.6  State-Machine Synthesis Using Transition Lists

Once a machine’s state diagram has been designed and a state assignment has been made, the creative part of the design process is pretty much over. The rest of the synthesis procedure can be carried out by CAD programs.

As we showed in the preceding section, a transition list can be constructed from a machine’s state diagram and state assignment. This section shows how to synthesize a state machine from its transition list. It also delves into some of the options and nuances of state-machine design using transition lists. Although this material is useful for synthesizing machines by hand, its main purpose is to help you understand the internal operation and the external quirks of CAD programs and languages that deal with state machines.

7.6.1 Transition Equations

The first step in synthesizing a state machine from a transition list is to develop a set of transition equations that define each next-state variable \( V_1 \) in terms of the current state and input. The transition list can be viewed as a sort of hybrid

\[
\begin{align*}
S & \quad Q2 & \quad Q1 & \quad Q0 & \quad \text{Transition expression} & \quad S^* & \quad Q2^* & \quad Q1^* & \quad Q0^* \\
\text{IDLE} & 0 & 0 & 0 & (\text{LEFT} + \text{RIGHT} + \text{HAZ})' & \text{IDLE} & 0 & 0 & 0 \\
\text{IDLE} & 0 & 0 & 0 & \text{LEFT} \cdot \text{HAZ}' \cdot \text{RIGHT}' & \text{L1} & 0 & 0 & 1 \\
\text{IDLE} & 0 & 0 & 0 & \text{HAZ} + \text{LEFT} \cdot \text{RIGHT} & \text{LR3} & 1 & 0 & 0 \\
\text{IDLE} & 0 & 0 & 0 & \text{RIGHT} \cdot \text{HAZ}' \cdot \text{LEFT}' & \text{R1} & 1 & 0 & 1 \\
\text{L1} & 0 & 0 & 1 & \text{HAZ}' & \text{L2} & 0 & 1 & 1 \\
\text{L1} & 0 & 0 & 1 & \text{HAZ} & \text{LR3} & 1 & 0 & 0 \\
\text{L2} & 0 & 1 & 1 & \text{HAZ}' & \text{L3} & 0 & 1 & 0 \\
\text{L2} & 0 & 1 & 1 & \text{HAZ} & \text{LR3} & 1 & 0 & 0 \\
\text{L3} & 0 & 1 & 0 & 1 & \text{IDLE} & 0 & 0 & 0 \\
\text{R1} & 1 & 0 & 1 & \text{HAZ}' & \text{R2} & 1 & 1 & 1 \\
\text{R1} & 1 & 0 & 1 & \text{HAZ} & \text{LR3} & 1 & 0 & 0 \\
\text{R2} & 1 & 1 & 1 & \text{HAZ}' & \text{R3} & 1 & 1 & 0 \\
\text{R2} & 1 & 1 & 1 & \text{HAZ} & \text{LR3} & 1 & 0 & 0 \\
\text{R3} & 1 & 1 & 0 & 1 & \text{IDLE} & 0 & 0 & 0 \\
\text{LR3} & 1 & 0 & 0 & 1 & \text{IDLE} & 0 & 0 & 0 \\
\end{align*}
\]

Table 7-17  Transition list for T-bird tail lights state machine.

* This section and all of its subsections are optional.
truth table in which the state-variable combinations for current-state are listed explicitly and input combinations are listed algebraically. Reading down a $V^*$ column in a transition list, we find a sequence of 0s and 1s, indicating the value of $V^*$ for various (if we’ve done it right, all) state/input combinations.

A transition equation for a next-state variable $V^*$ can be written using a sort of hybrid canonical sum:

$$V^* = \sum_{\text{transition-list rows where } V^* = 1} (\text{transition p-term})$$

That is, the transition equation has one “transition p-term” for each row of the transition list that contains a 1 in the $V^*$ column. A row’s transition p-term is the product of the current state’s minterm and the transition expression.

Based on the transition list in Table 7-17, the transition equation for $Q2^*$ in the T-bird machine can be written as the sum of eight p-terms:

$$Q2^* = Q2' \cdot Q1' \cdot Q0' \cdot (HAZ + LEFT \cdot RIGHT) + Q2' \cdot Q1' \cdot Q0' \cdot (RIGHT \cdot HAZ' \cdot LEFT') + Q2' \cdot Q1' \cdot Q0 \cdot (HAZ) + Q2' \cdot Q1 \cdot Q0 \cdot (HAZ) + Q2 \cdot Q1' \cdot Q0 \cdot (HAZ') + Q2 \cdot Q1 \cdot Q0 \cdot (HAZ)$$

Some straightforward algebraic manipulations lead to a simplified transition equation that combines the first two, second two, and last four p-terms above:

$$Q2^* = Q2' \cdot Q1' \cdot Q0' \cdot (HAZ + RIGHT) + Q2' \cdot Q0 \cdot (HAZ) + Q2 \cdot Q0$$

Transition equations for $Q1^*$ and $Q0^*$ may be obtained in a similar manner:

$$Q1^* = Q2' \cdot Q1' \cdot Q0 \cdot (HAZ') + Q2 \cdot Q1 \cdot Q0 \cdot (HAZ') + Q2 \cdot Q1' \cdot Q0 \cdot (HAZ') + Q2 \cdot Q1 \cdot Q0 \cdot (HAZ') = Q0 \cdot HAZ'$$

$$Q0^* = Q2' \cdot Q1' \cdot Q0 \cdot (LEFT \cdot HAZ' \cdot RIGHT') + Q2' \cdot Q1' \cdot Q0' \cdot (RIGHT \cdot HAZ' \cdot LEFT') + Q2' \cdot Q1' \cdot Q0 \cdot (HAZ) + Q2 \cdot Q1' \cdot Q0 \cdot (HAZ') = Q2' \cdot Q1' \cdot Q0 \cdot HAZ' \cdot (LEFT \oplus RIGHT) + Q1' \cdot Q0 \cdot HAZ'$$

Except for $Q1^*$, there’s no guarantee that the transition equations above are in any sense minimal—in fact, the expressions for $Q2^*$ and $Q0^*$ aren’t even in
standard sum-of-products or product-of-sums form. The simplified equations, or
the original unsimplified ones, merely provide an unambiguous starting point
for whatever combinational design method you might choose to synthesize the
excitation logic for the state machine—ad hoc, NAND-NAND, MSI-based, or
whatever. In a PLD-based design, you could simply plug the equations into an
ABEL program and let the compiler calculate the minimal sum-of-products
expressions for the PLD’s AND-OR array.

*7.6.2 Excitation Equations
While we’re on the subject of excitation logic, note that so far we have derived
only transition equations, not excitation equations. However, if we use D flip-
flops as the memory elements in our state machines, then the excitation equa-
tions are trivial to derive from the transition equations, since the characteristic
equation of a D flip-flop is $Q^* = D$. Therefore, if the transition equation for a
state variable $Q_i^*$ is

$$Q_i^* = \text{expression}$$

then the excitation equation for the corresponding D flip-flop input is

$$D_i = \text{expression}$$

Efficient excitation equations for other flip-flop types, especially J-K, are not so
easy to derive (see Exercise 7.59). For that reason, the vast majority of discrete,
PLD-based, and ASIC-based state-machine designs employ D flip-flops.

*7.6.3 Variations on the Scheme
There are other ways to obtain transition and excitation equations from a transi-
tion list. If the column for a particular next-state variable contains fewer 0s than
1s, it may be advantageous to write that variable’s transition equation in terms
of the 0s in its column. That is, we write

$$V^* = \sum_{\text{transition-list rows where } V = 0} \text{(transition p-term)}$$

That is, $V^*$ is 1 for all of the p-terms for which $V^*$ is 0. Thus, a transition
equation for $Q_2^*$ may be written as the sum of seven p-terms:

$$Q_2^* = Q_2' \cdot Q_1' \cdot Q_0' \cdot (\text{LEFT} + \text{RIGHT} + \text{HAZ}') + Q_2' \cdot Q_1' \cdot Q_0' \cdot (\text{LEFT} \cdot \text{HAZ}' \cdot \text{RIGHT}') + Q_2' \cdot Q_1 \cdot Q_0 \cdot (\text{HAZ}') + Q_2' \cdot Q_1 \cdot Q_0' \cdot (1) + Q_2 \cdot Q_1 \cdot Q_0' \cdot (1) + Q_2 \cdot Q_1' \cdot Q_0 \cdot (1) + Q_2 \cdot Q_1' \cdot Q_0' \cdot (1) = Q_2' \cdot Q_1' \cdot Q_0' \cdot \text{HAZ}' \cdot \text{RIGHT}' + Q_2' \cdot Q_0 \cdot \text{HAZ}' + Q_1 \cdot Q_0' + Q_2 \cdot Q_0'$$
To obtain an equation for $Q2^*$, we simply complement both sides of the reduced equation.

To obtain an expression for a next-state variable $V^*$ directly using the 0s in the transition list, we can complement the right-hand side of the general $V^*$ equation using DeMorgan’s theorem, obtaining a sort of hybrid canonical product:

$$V^* = \prod_{\text{transition-list rows where } V^* = 0} \text{(transition s-term)}$$

Here, a row’s transition s-term is the sum of the maxterm for the current state and the complement of the transition expression. If the transition expression is a simple product term, then its complement is a sum, and the transition equation expresses $V^*$ in product-of-sums form.

### 7.6.4 Realizing the State Machine

Once you have the excitation equations for a state machine, all you’re left with is a multiple-output combinational logic design problem. Of course, there are many ways to realize combinational logic from equations, but the easiest way is just to type them into an ABEL or VHDL program and use the compiler to synthesize a PLD, FPGA, or ASIC realization.

Combinational PLDs such as the PAL16L8 and GAL16V8 that we studied in Section 5.3 can be used to realize excitation equations up to a certain number of inputs, outputs, and product terms. Better yet, in Section 8.3 we’ll introduce sequential PLDs that include D flip-flops on the same chip with the combinational AND-OR array. For a given number of PLD input and output pins, these sequential PLDs can realize larger state machines than their combinational counterparts, because the excitation signals never have to go off the chip. In \secref{PLDtranlist}, we’ll show how to realize the T-bird tail-lights excitation equations in a sequential PLD.

### 7.7 Another State-Machine Design Example

This section gives one more example of state-machine design using a state diagram. The example provides a basis for further discussion of a few topics: unused states, output-coded state assignments, and “don’t-care” state codings.

#### 7.7.1 The Guessing Game

Our final state-machine example is a “guessing game” that can be built as an amusing lab project:
Design a clocked synchronous state machine with four inputs, G1–G4, that are connected to pushbuttons. The machine has four outputs, L1–L4, connected to lamps or LEDs located near the like-numbered pushbuttons. There is also an ERR output connected to a red lamp. In normal operation, the L1–L4 outputs display a 1-out-of-4 pattern. At each clock tick, the pattern is rotated by one position; the clock frequency is about 4 Hz.

Guesses are made by pressing a pushbutton, which asserts an input Gi. When any Gi input is asserted, the ERR output is asserted if the “wrong” pushbutton was pressed, that is, if the Gi input detected at the clock tick does not have the same number as the lamp output that was asserted before the clock tick. Once a guess has been made, play stops and the ERR output maintains the same value for one or more clock ticks until the Gi input is negated, then play resumes.

Clearly, we will have to provide four states, one for each position of the rotating pattern, and we’ll need at least one state to indicate that play has stopped. A possible state diagram is shown in Figure 7-65. The machine cycles through states S1–S4 as long as no Gi input is asserted, and it goes to the STOP state when a guess is made. Each Li output is asserted in the like-numbered state.

Figure 7-65
First try at a state diagram for the guessing game.
The only problem with this state diagram is that it doesn’t “remember” in the STOP state whether the guess was correct, so it has no way to control the ERR output. This problem is fixed in Figure 7-66, which has two “stopped” states, SOK and SERR. On an incorrect guess, the machine goes to SERR, where ERR is asserted; otherwise, it goes to SOK. Although the machine’s word description doesn’t require it, the state diagram is designed to go to SERR even if the user tries to fool it by pressing two or more pushbuttons simultaneously, or by changing guesses while stopped.

A transition list corresponding to the state diagram is shown in Table 7-18, using a simple 3-bit binary state encoding with Gray-code order for the S1–S4 cycle. Transition equations for Q1* and Q0* can be obtained from the table as follows:

\[
Q1* = Q2' \cdot Q1' \cdot Q0 \cdot (G1' \cdot G2' \cdot G3' \cdot G4') + Q2' \cdot Q1 \cdot Q0 \cdot (G1' \cdot G2' \cdot G3' \cdot G4') = Q2' \cdot Q0 \cdot G1' \cdot G2' \cdot G3' \cdot G4'
\]

\[
Q0* = Q2' \cdot Q1' \cdot Q0' \cdot (G1' \cdot G2' \cdot G3' \cdot G4') + Q2' \cdot Q1' \cdot Q0 \cdot (G2 + G3 + G4) + Q2' \cdot Q1' \cdot Q0 \cdot (G1 + G2 + G4) + Q2' \cdot Q1 \cdot Q0 \cdot (G1 + G2 + G3) + Q2 \cdot Q1' \cdot Q0 \cdot (G1 + G2 + G3 + G4)
\]

Using a logic minimization program, the Q0* expression can be reduced to 11 product terms in two-level sum-of-products form. An expression for Q2* is best formulated in terms of the 0s in the Q2* column of the transition list:

\[
Q2* = Q2' \cdot Q1' \cdot Q0' \cdot (G1' \cdot G2' \cdot G3' \cdot G4') + Q2' \cdot Q1' \cdot Q0 \cdot (G1' \cdot G2' \cdot G3' \cdot G4') + Q2' \cdot Q1 \cdot Q0 \cdot (G1' \cdot G2' \cdot G3' \cdot G4') + Q2 \cdot Q1' \cdot Q0 \cdot (G1' \cdot G2' \cdot G3' \cdot G4') = (Q2' + Q1') \cdot (G1' \cdot G2' \cdot G3' \cdot G4')
\]

The last five columns of Table 7-18 show output values. Thus, output equations can be developed in much the same way as transition equations. However, since this example is a Moore machine, outputs are independent of the transition expressions; only one row of the transition list must be considered for each current state. The output equations are:

\[
L1 = Q2' \cdot Q1' \cdot Q0' \quad L3 = Q2' \cdot Q1 \cdot Q0 \quad L4 = Q2' \cdot Q1 \cdot Q0'\]

\[
L2 = Q2' \cdot Q1' \cdot Q0
\]
### Table 7-18 Transition list for guessing-game machine.

<table>
<thead>
<tr>
<th>Current State</th>
<th>Transition Expression</th>
<th>Next State</th>
<th>Output</th>
</tr>
</thead>
<tbody>
<tr>
<td>(S)</td>
<td>(Q_2)</td>
<td>(Q_1)</td>
<td>(Q_0)</td>
</tr>
<tr>
<td>S1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Figure 7-66** Correct state diagram for the guessing game.
*7.7.2 Unused States

Our state diagram for the guessing game has six states, but the actual state machine, built from three flip-flops, has eight. By omitting the unused states from the transition list, we treated them as “don’t-cares” in a very limited sense:

- When we wrote equations for $Q_1^*$ and $Q_0^*$, we formed a sum of transition p-terms for state/input combinations that had an explicit 1 in the corresponding columns of the transition list. Although we didn’t consider the unused states, our procedure implicitly treated them as if they had 0s in the $Q_1^*$ and $Q_0^*$ columns.
- Conversely, we wrote the $Q_2^*$ equation as a sum of transition p-terms for state/input combinations that had an explicit 0 in the corresponding columns of the transition list. Unused states were implicitly treated as if they had 1s in the $Q_2^*$ column.

As a consequence of these choices, all of the unused states in the guessing-game machine have a coded next state of 100 for all input combinations. That’s safe, acceptable behavior should the machine stray into an unused state, since 100 is the coding for one of the normal states (SO).

To treat the unused states as true “don’t-cares,” we would have to allow them to go to any next state under any input combination. This is simple in principle but may be difficult in practice.

At the end of Section 7.4.4, we showed how to handle unused states as “don’t-cares” in the Karnaugh-map method for developing transition/excitation equations. Unfortunately, for all but the smallest problems, Karnaugh maps are unwieldy. Commercially available logic minimization programs can easily handle larger problems, but many of them don’t handle “don’t-cares” or require the designer to insert special code to handle them. In ABEL state machines, don’t-care next states can be handled fairly easily using the @DCSET directive, as we discuss in the box on page 534. In VHDL, the process is a bit unwieldy.

*7.7.3 Output-Coded State Assignment

Let’s look at another realization of the guessing-game machine. The machine’s outputs are a function of state only; furthermore, a different output combination is produced in each named state. Therefore, we can use the outputs as state variables and assign each named state to the required output combination. This sort of output-coded state assignment can sometimes result in excitation equations that are simpler than the set of excitation and output equations obtained with a state assignment using a minimum number of state variables.

Table 7-19 is the guessing-game transition list that results from an output-coded state assignment. Each transition/excitation equation has very few transition p-terms because the transition list has so few 1s in the next-state.columns:
Table 7-19
Transition list for guessing-game machine using outputs as state variables.

<table>
<thead>
<tr>
<th>Current State</th>
<th>Transition Expression</th>
<th>Next State</th>
<th>L1+</th>
<th>L2+</th>
<th>L3+</th>
<th>L4+</th>
<th>ERR*</th>
</tr>
</thead>
<tbody>
<tr>
<td>S1 1 0 0 0 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>S2 0 1 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S1 1 0 0 0 0 0</td>
<td>G1 · G2’ · G3’ · G4’</td>
<td>SOK 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S1 1 0 0 0 0 0</td>
<td>G2 + G3 + G4</td>
<td>SERR 0 0 0 0 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S2 0 1 0 0 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>S3 0 0 1 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S2 0 1 0 0 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>SOK 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S2 0 1 0 0 0 0</td>
<td>G1 + G3 + G4</td>
<td>SERR 0 0 0 0 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S3 0 0 1 0 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>S4 0 0 0 0 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S3 0 0 1 0 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>SOK 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S3 0 0 1 0 0 0</td>
<td>G1 + G2 + G4</td>
<td>SERR 0 0 0 0 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S4 0 0 0 1 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>S1 1 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S4 0 0 0 1 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>SOK 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SOK 0 0 0 0 0 0</td>
<td>G1 + G2 + G3 + G4</td>
<td>SOK 0 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SOK 0 0 0 0 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>S1 1 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SERR 0 0 0 0 1 0</td>
<td>G1 + G2 + G3 + G4</td>
<td>SERR 0 0 0 0 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SERR 0 0 0 0 0 0</td>
<td>G1’ · G2’ · G3’ · G4’</td>
<td>S1 1 0 0 0 0 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

L1+ = L1’ · L2’ · L3’ · L4’ · ERR’ · (G1’ · G2’ · G3’ · G4’)
    + L1’ · L2’ · L3’ · L4’ · ERR’ · (G1’ · G2’ · G3’ · G4’)
    + L1’ · L2’ · L3’ · L4’ · ERR’ · (G1’ · G2’ · G3’ · G4’)
L2+ = L1 · L2’ · L3’ · L4’ · ERR’ · (G1’ · G2’ · G3’ · G4’)
L3+ = L1’ · L2 · L3’ · L4’ · ERR’ · (G1’ · G2’ · G3’ · G4’)
L4+ = L1’ · L2’ · L3 · L4’ · ERR’ · (G1’ · G2’ · G3’ · G4’)
ERR* = L1 · L2’ · L3’ · L4’ · ERR’ · (G2 + G3 + G4)
    + L1’ · L2 · L3’ · L4’ · ERR’ · (G1 + G3 + G4)
    + L1’ · L2’ · L3 · L4’ · ERR’ · (G1 + G2 + G4)
    + L1’ · L2’ · L3’ · L4 · ERR’ · (G1 + G2 + G3)
    + L1’ · L2’ · L3’ · L4’ · ERR · (G1 + G2 + G3 + G4)

There are no output equations, of course. The ERR* equation above is the worst in the group, requiring 16 terms to express in either minimal sum-of-products or product-of-sums form.
As a group, the equations developed above have just about the same complexity as the transition and output equations that we developed from Table 7-18. Even though the output-coded assignment does not produce a simpler set of equations in this example, it can still save cost in a PLD-based design, since fewer PLD macrocells or outputs are needed overall.

**7.7.4 “Don’t-Care” State Codings**

Out of the 32 possible coded states using five variables, only six are used in Table 7-19. The rest of the states are unused and have a next state of 00000 if the machine is built using the equations in the preceding subsection. Another possible disposition for unused states, one that we haven’t discussed before, is obtained by careful use of “don’t-cares” in the assignment of coded states to current states.

Table 7-20 shows one such state assignment for the guessing-game machine, derived from the output-coded state assignment of the preceding subsection. In this example, every possible combination of current-state variables corresponds to one of the coded states (e.g., 10111 = S1, 00101 = S3). However, next states are coded using the same unique combinations as in the preceding subsection. Table 7-21 shows the resulting transition list.

In this approach, each unused current state behaves like a nearby “normal” state; Figure 7-67 illustrates the concept. The machine is well-behaved and goes to a “normal state” if it inadvertently enters an unused state. Yet the approach still allows some simplification of the excitation and output logic by introducing

<table>
<thead>
<tr>
<th>State</th>
<th>L1</th>
<th>L2</th>
<th>L3</th>
<th>L4</th>
<th>ERR</th>
</tr>
</thead>
<tbody>
<tr>
<td>S1</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>x</td>
</tr>
<tr>
<td>SOK</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>SERR</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 7-20
Current-state assignment for the guessing-game machine using don’t-cares.

Figure 7-67
State assignment using don’t-cares for current states.
do n’t-cares in the transition list. When a row’s transition p-term is written, current-state variables that are do n’t-cares in that row are omitted, for example,

\[
\text{ERR}^* = L1 \cdot (G2 + G3 + G4) \\
+ L1' \cdot L2 \cdot (G1 + G3 + G4) \\
+ L1' \cdot L2' \cdot L3 \cdot (G1 + G2 + G4) \\
+ L1' \cdot L2' \cdot L3' \cdot L4 \cdot (G1 + G2 + G3) \\
+ L1' \cdot L2' \cdot L3' \cdot L4' \cdot \text{ERR} \cdot (G1 + G2 + G3 + G4)
\]

Compared with the \text{ERR}^* equation in the preceding subsection, the one above still requires 16 terms to express as a sum of products. However, it requires only five terms in minimal product-of-sums form, which makes its complement more suitable for realization in a PLD.

---

**Table 7-21**
Transition list for guessing-game machine using don’t-care state codings.

<table>
<thead>
<tr>
<th>Current State</th>
<th>Next State</th>
<th>Transition Expression</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>S</strong></td>
<td><strong>L1</strong></td>
<td><strong>L2</strong></td>
</tr>
<tr>
<td>S</td>
<td>1</td>
<td>x</td>
</tr>
<tr>
<td>S</td>
<td>1</td>
<td>x</td>
</tr>
<tr>
<td>S</td>
<td>1</td>
<td>x</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>SOK</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>SOK</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>SERR</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>SERR</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
*7.8 Decomposing State Machines

Just like large procedures or subroutines in a programming language, large state machines are difficult to conceptualize, design, and debug. Therefore, when faced with a large state-machine problem, digital designers often look for opportunities to solve it with a collection of smaller state machines.

There’s a well-developed theory of *state-machine decomposition* that you can use to analyze any given, monolithic state machine to determine whether it can be realized as a collection of smaller ones. However, decomposition theory is not too useful for designers who want to avoid designing large state machines in the first place. Rather, a practical designer tries to cast the original design problem into a natural, hierarchical structure, so that the uses and functions of submachines are obvious, making it unnecessary ever to write a state table for the equivalent monolithic machine.

The simplest and most commonly used type of decomposition is illustrated in Figure 7-68. A *main machine* provides the primary inputs and outputs and executes the top-level control algorithm. *Submachines* perform low-level steps under the control of the main machine, and may optionally handle some of the primary inputs and outputs.

Perhaps the most commonly used submachine is a counter. The main machine starts the counter when it wishes to stay in a particular main state for $n$ clock ticks, and the counter asserts a DONE signal when $n$ ticks have occurred. The main machine is designed to wait in the same state until DONE is asserted. This adds an extra output and input to the main machine (START and DONE), but it saves $n - 1$ states.

An example decomposed state machine designed along these lines is based on the guessing game of Section 7.7. The original guessing game is easy to win after a minute of practice because the lamps cycle at a very consistent rate of

---

**Figure 7-68**

A typical, hierarchical state-machine structure.

---

**A REALLY BAD JOKE**

Note that the title of this section has nothing to do with the “buried flip-flops” found in some PLDs.
4 Hz. To make the game more challenging, we can double or triple the clock speed, but allow the lamps to stay in each state for a random length of time. Then the user truly must guess whether a given lamp will stay on long enough for the corresponding pushbutton to be pressed.

A block diagram for the enhanced guessing game is shown in Figure 7-69. The main machine is basically the same as before, except that it only advances from one lamp state to the next if the enable input $EN$ is asserted, as shown by the state diagram in Figure 7-70. The enable input is driven by the output of a pseudo-random sequence generator, a linear feedback shift register (LFSR).
Another obvious candidate for decomposition is a state machine that performs binary multiplication using the shift-and-add algorithm, or binary division using the shift-and-subtract algorithm. To perform an \( n \)-bit operation, these algorithms require an initialization step, \( n \) computation steps, and possible cleanup steps. The main machine for such an algorithm contains states for initialization, generic computation, and cleanup steps, and a modulo-\( n \) counter can be used as a submachine to control the number of generic computation steps executed.

*7.9 Feedback Sequential Circuits*

The simple bistable and the various latches and flip-flops that we studied earlier in this chapter are all feedback sequential circuits. Each has one or more feedback loops that, ignoring their behavior during state transitions, store a 0 or a 1 at all times. The feedback loops are memory elements, and the circuits’ behavior depends on both the current inputs and the values stored in the loops.

*7.9.1 Analysis*

Feedback sequential circuits are the most common example of *fundamental-mode circuits*. In such circuits, inputs are not normally allowed to change simultaneously. The analysis procedure assumes that inputs change one at a time, allowing enough time between successive changes for the circuit to settle into a stable internal state. This differs from clocked circuits, in which multiple inputs can change at almost arbitrary times without affecting the state, and all input values are sampled and state changes occur with respect to a clock signal.

*This section and all of its subsections are optional.*
Like clocked synchronous state machines, feedback sequential circuits may be structured as Mealy or Moore circuits, as shown in Figures 7-71. A circuit with $n$ feedback loops has $n$ binary state variables and $2^n$ states.

To analyze a feedback sequential circuit, we must break the feedback loops in Figure 7-71 so that the next value stored in each loop can be predicted as a function of the circuit inputs and the current value stored in all loops. Figure 7-72 shows how to do this for the NAND circuit for a D latch, which has only one feedback loop. We conceptually break the loop by inserting a fictional buffer in the loop as shown. The output of the buffer, named $Y$, is the single state variable for this example.

Let us assume that the propagation delay of the fictional buffer is 10 ns (but any nonzero number will do), and that all of the other circuit components have zero delay. If we know the circuit’s current state ($Y$) and inputs ($D$ and $C$), then we can predict the value $Y$ will have in 10 ns. The next value of $Y$, denoted $Y^*$, is a combinational function of the current state and inputs. Thus, reading the circuit diagram, we can write an excitation equation for $Y^*$:

\[
Y^* = (C \cdot D) + (C \cdot D' + Y')' \\
= C \cdot D + C' \cdot Y + D \cdot Y
\]
Now the state of the feedback loop (and the circuit) can be written as a function of the current state and input, and enumerated by a transition table as shown in Figure 7-73. Each cell in the transition table shows the fictional-buffer output value that will occur 10 ns (or whatever delay you’ve assumed) after the corresponding state and input combination occurs.

Figure 7-73
Transition table for the D latch in Figure 7-72.

<table>
<thead>
<tr>
<th>Y</th>
<th>CD</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0 0 1 1 0</td>
</tr>
<tr>
<td>1</td>
<td>1 1 1 1 0</td>
</tr>
</tbody>
</table>

Figure 7-72
Feedback analysis of a D latch.

A transition table has one row for each possible combination of the state variables, so a circuit with $n$ feedback loops has $2^n$ rows in its transition table. The table has one column for each possible input combination, so a circuit with $m$ inputs has $2^m$ columns in its transition table.

By definition, a fundamental-mode circuit such as a feedback sequential circuit does not have a clock to tell it when to sample its inputs. Instead, we can imagine that the circuit is evaluating its current state and input continuously (or every 10 ns, if you prefer). As the result of each evaluation, it goes to a next state predicted by the transition table. Most of the time, the next state is the same as the current state; this is the essence of fundamental-mode operation. We make some definitions below that will help us study this behavior in more detail.

**JUST ONE LOOP**

The way the circuit in Figure 7-72 is drawn, it may look like there are two feedback loops. However, once we make one break as shown, there are no more loops. That is, each signal can be written as a combinational function of the other signals, not including itself.
In a fundamental-mode circuit, a *total state* is a particular combination of *internal state* (the values stored in the feedback loops) and *input state* (the current value of the circuit inputs). A *stable total state* is a combination of internal state and input state such that the next internal state predicted by the transition table is the same as the current internal state. If the next internal state is different, then the combination is an *unstable total state*. We have rewritten the transition table for the D latch in Figure 7-74 as a *state table*, giving the names S0 and S1 to the states and drawing a circle around the stable total states.

To complete the analysis of the circuit, we must also determine how the outputs behave as functions of the internal state and inputs. There are two outputs, and hence two *output equations*:

\[
Q = C \cdot D + C' \cdot Y + D' \cdot Y
\]

\[
QN = C \cdot D' + Y'
\]

Note that Q and QN are *outputs*, not state variables. Even though the circuit has two outputs, which can theoretically take on four combinations, it has only one state variable Y, and hence only two states.

The output values predicted by the Q and QN equations can be incorporated in a combined state and output table that completely describes the operation of the circuit, as shown in Figure 7-75. Although Q and QN are normally complementary, it is possible for them to have the same value (1) momentarily, during the transition from S0 to S1 under the CD = 11 column of the table.

We can now predict the behavior of the circuit from the transition and output table. First of all, notice that we have written the column labels in our state tables in “Karnaugh map” order, so that only a single input bit changes.
between adjacent columns of the table. This layout helps our analysis because we assume that only one input changes at a time, and that the circuit always reaches a stable total state before another input changes.

At any time, the circuit is in a particular internal state and a particular input is applied to it; we called this combination the total state of the circuit. Let us start at the stable total state “S0/00” (S = S0, C D = 00), as shown in Figure 7-76. Now suppose that we change D to 1. The total state moves to one cell to the right; we have a new stable total state, S0/01. The D input is different, but the internal state and output are the same as before. Next, let us change C to 1. The total state moves one cell to the right to S0/11, which is unstable. The next-state entry in this cell sends the circuit to internal state S1, so the total state moves down one cell, to S1/11. Examining the next-state entry in the new cell, we find that we have reached a stable total state. We can trace the behavior of the circuit for any desired sequence of single input changes in this way.

Now we can revisit the question of simultaneous input changes. Even though “almost simultaneous” input changes may occur in practice, we must assume that nothing happens simultaneously in order to analyze the behavior of sequential circuits. The impossibility of simultaneous events is supported by the varying delays of circuit components themselves, which depend on voltage, temperature, and fabrication parameters. What this tells us is that a set of n inputs that appear to us to change “simultaneously” may actually change in any of n! different orders from the point of view of the circuit operation.

For example, consider the operation of the D latch as shown in Figure 7-77. Let us assume that it starts in stable total state S1/11. Now suppose that C and D

\[
\begin{array}{cccc}
S & 00 & 01 & 11 & 10 \\
\hline
S0 & S0, 01 & S0, 01 & S1, 11 & S0, 01 \\
S1 & S1, 10 & S1, 10 & S1, 10 & S0, 01 \\
\end{array}
\]

This format helps to visualize the possible transitions between states.
are both “simultaneously” set to 0. In reality, the circuit behaves as if one or the other input went to 0 first. Suppose that C changes first. Then the sequence of two left-pointing arrows in the table tells us that the circuit goes to stable total state $S1/00$. However, if D changes first, then the other sequence of arrows tells us that the circuit goes to stable total state $S0/00$. So the final state of the circuit is unpredictable, a clue that the feedback loop may actually become metastable if we set C and D to 0 simultaneously. The time span over which this view of simultaneity is relevant is the setup- and hold-time window of the D latch.

Simultaneous input changes don’t always cause unpredictable behavior. However, we must analyze the effects of all possible orderings of signal changes to determine this; if all orderings give the same result, then the circuit output is predictable. For example, consider the behavior of the D latch starting in total state $S0/00$ with C and D simultaneously changing from 0 to 1; it always ends up in total state $S1/11$.

### 7.9.2 Analyzing Circuits with Multiple Feedback Loops

In circuits with multiple feedback loops, we must break all of the loops, creating one fictional buffer and state variable for each loop that we break. There are many possible ways, which mathematicians call cut sets, to break the loops in a given circuit, so how do we know which one is best? The answer is that any minimal cut set—a cut set with a minimum number of cuts—is fine. Mathematicians can give you an algorithm for finding a minimal cut set, but as a digital designer working on small circuits, you can just eyeball the circuit to find one.

Different cut sets for a circuit lead to different excitation equations, transition tables, and state/output tables. However, the stable total states derived from one minimal cut set correspond one-to-one to the stable total states derived from any other minimal cut set for the same circuit. That is, state/output tables derived from different minimal cut sets display the same input/output behavior, with only the names and coding of the states changed.

If you use more than the minimal number of cuts to analyze a feedback sequential circuit, the resulting state/output table will still describe the circuit correctly. However, it will use $2^m$ times as many states as necessary, where $m$ is the number of extra cuts. Formal state-minimization procedures can be used to reduce this larger table to the proper size, but it’s a much better idea to select a minimal cut set in the first place.

A good example of a sequential circuit with multiple feedback loops is the commercial circuit design for a positive edge-triggered TTL D flip-flop that we showed in Figure 7-20. The circuit is redrawn in simplified form in Figure 7-78, assuming that the original circuit’s PR_L and CLR_L inputs are never asserted, and also showing fictional buffers to break the three feedback loops. These three loops give rise to eight states, compared with the minimum of four states used by the two-loop design in Figure 7-19. We’ll address this curious difference later.
The following excitation and output equations can be derived from the logic diagram in Figure 7-78:

\[
\begin{align*}
Y_1^* &= Y_2 \cdot D + Y_1 \cdot \text{CLK} \\
Y_2^* &= Y_1 + \text{CLK}' + Y_2 \cdot D \\
Y_3^* &= Y_1 \cdot \text{CLK} + Y_1 \cdot Y_3 + Y_3 \cdot \text{CLK}' + Y_2 \cdot Y_3 \cdot D \\
Q &= Y_1 \cdot \text{CLK} + Y_1 \cdot Y_3 + Y_3 \cdot \text{CLK} + Y_2 \cdot Y_3 \cdot D \\
QN &= Y_3' + Y_1' \cdot Y_2' \cdot \text{CLK} + Y_1' \cdot \text{CLK} \cdot D'
\end{align*}
\]

Figure 7-79
Transition table for the D flip-flop in Figure 7-78.
DO NOT COPY

The corresponding transition table is shown in Figure 7-79, with the stable total states circled. Before going further, we must introduce the concept of “races.”

### 7.9.3 Races

In a feedback sequential circuit, a *race* is said to occur when multiple internal variables change state as a result of a single input changing state. In the example of Figure 7-79, a race occurs in stable total state 011/00 when CLK is changed from 0 to 1. The table indicates that the next internal state is 000, a 2-variable change from 011.

As we’ve discussed previously, logic signals never really change “simultaneously.” Thus, the internal state may make the change 011→000 as either 011→001→000 or 011→010→000. Figure 7-80 indicates that the example circuit, starting in total state 011/00, should go to total state 000/10 when CLK changes from 0 to 1. However, it may temporarily visit total state 001/10 or 010/10 along the way. That’s OK, because the next internal state for both of these temporary states is 000; therefore, even in the temporary states, the excitation logic continues to drive the feedback loops toward the same stable total state, 000/10. Since the final state does not depend on the order in which the state variables change, this is called a *noncritical race*.

Now suppose that the next-state entry for total state 010/10 is changed to 110, as shown in Table 7-81, and consider the case that we just analyzed. Starting in stable total state 011/00 and changing CLK to 1, the circuit may end up in internal state 000 or 111 depending on the order and speed of the internal variable changes. This is called a *critical race*.

**WATCH OUT FOR CRITICAL RACES!** When you design a feedback-based sequential circuit, you must ensure that its transition table does not contain any critical races. Otherwise, the circuit may operate unpredictably, with the next state for racy transitions depending on factors like temperature, voltage, and the phase of the moon.
7.9.4 State Tables and Flow Tables

Analysis of the real transition table, Figure 7-79, for our example D flip-flop circuit, shows that it does not have any critical races; in fact, it has no races except the noncritical one we identified earlier. Once we’ve determined this fact, we no longer need to refer to state variables. Instead, we can name the state-variable combinations and determine the output values for each state/input combination to obtain a state/output table such as Figure 7-82.

*Figure 7-81*
A transition table containing a critical race.

*Figure 7-82*
State/output table for the D flip-flop in Figure 7-78.

<table>
<thead>
<tr>
<th>S</th>
<th>00</th>
<th>01</th>
<th>11</th>
<th>10</th>
</tr>
</thead>
<tbody>
<tr>
<td>S0</td>
<td>S2 , 01</td>
<td>S2 , 01</td>
<td>S0 , 01</td>
<td>S0 , 01</td>
</tr>
<tr>
<td>S1</td>
<td>S3 , 10</td>
<td>S3 , 10</td>
<td>S0 , 10</td>
<td>S0 , 10</td>
</tr>
<tr>
<td>S2</td>
<td>S2 , 01</td>
<td>S6 , 01</td>
<td>S6 , 01</td>
<td>S0 , 01</td>
</tr>
<tr>
<td>S3</td>
<td>S3 , 10</td>
<td>S7 , 10</td>
<td>S7 , 10</td>
<td>S0 , 01</td>
</tr>
<tr>
<td>S4</td>
<td>S2 , 01</td>
<td>S2 , 01</td>
<td>S7 , 11</td>
<td>S7 , 11</td>
</tr>
<tr>
<td>S5</td>
<td>S3 , 10</td>
<td>S3 , 10</td>
<td>S7 , 10</td>
<td>S7 , 10</td>
</tr>
<tr>
<td>S6</td>
<td>S2 , 01</td>
<td>S6 , 01</td>
<td>S7 , 11</td>
<td>S7 , 11</td>
</tr>
<tr>
<td>S7</td>
<td>S3 , 10</td>
<td>S7 , 10</td>
<td>S7 , 10</td>
<td>S7 , 10</td>
</tr>
</tbody>
</table>

CLK D

<table>
<thead>
<tr>
<th>CLK</th>
<th>00</th>
<th>01</th>
<th>11</th>
<th>10</th>
</tr>
</thead>
<tbody>
<tr>
<td>Y1</td>
<td>Y2</td>
<td>Y3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>010</td>
<td>010</td>
<td>000</td>
<td>000</td>
</tr>
<tr>
<td>001</td>
<td>011</td>
<td>011</td>
<td>000</td>
<td>000</td>
</tr>
<tr>
<td>010</td>
<td>010</td>
<td>110</td>
<td>110</td>
<td>110</td>
</tr>
<tr>
<td>011</td>
<td>011</td>
<td>111</td>
<td>111</td>
<td>000</td>
</tr>
<tr>
<td>100</td>
<td>010</td>
<td>010</td>
<td>111</td>
<td>111</td>
</tr>
<tr>
<td>101</td>
<td>011</td>
<td>011</td>
<td>111</td>
<td>111</td>
</tr>
<tr>
<td>110</td>
<td>010</td>
<td>110</td>
<td>111</td>
<td>111</td>
</tr>
<tr>
<td>111</td>
<td>011</td>
<td>111</td>
<td>111</td>
<td>111</td>
</tr>
</tbody>
</table>
The state table shows that for some single input changes, the circuit takes multiple “hops” to get to a new stable total state. For example, in state S0/11, an input change to 01 sends the circuit first to state S2 and then to stable total state S6/01. A flow table eliminates multiple hops and shows only the ultimate destination for each transition. The flow table also eliminates the rows for unused internal states—ones that are stable for no input combination—and eliminates the next-state entries for total states that cannot be reached from a stable total state as the result of a single input change. Using these rules, Figure 7-83 shows the flow table for our D flip-flop example.

The flip-flop’s edge-triggered behavior can be observed in the series of state transitions shown in Figure 7-84. Let us assume that the flip-flop starts in internal state S0/10. That is, the flip-flop is storing a 0 (since \( Q = 0 \)), CLK is 1, and D is 0. Now suppose that D changes to 1; the flow table shows that we move one cell to the left, still a stable total state with the same output value. We can change D between 0 and 1 as much as we want, and just bounce back and forth between these two cells. However, once we change CLK to 0, we move to
internal state \( S2 \) or \( S6 \), depending on whether \( D \) was 0 or 1 at the time; but still the output is unchanged. Once again, we can change \( D \) between 0 and 1 as much as we want, this time bouncing between \( S2 \) and \( S6 \) without changing the output.

The moment of truth finally comes when \( CLK \) changes to 1. Depending on whether we are in \( S2 \) or \( S6 \), we go back to \( S0 \) (leaving \( Q \) at 0) or to \( S7 \) (setting \( Q \) to 1). Similar behavior involving \( S3 \) and \( S7 \) can be observed on a rising clock edge that causes \( Q \) to change from 1 to 0.

In Figure 7-19, we showed a circuit for a positive edge-triggered \( D \) flip-flop with only two feedback loops and hence four states. The circuit that we just analyzed has three loops and eight states. Even after eliminating unused states, the flow table has five states. However, a formal state-minimization procedure can be used to show that states \( S0 \) and \( S2 \) are “compatible,” so that they can be merged into a single state \( SB \) that handles the transitions for both original states, as shown in Figure 7-85. Thus, the job really could have been done by a four-state circuit. In fact, in Exercise 7.62 you’ll show that the circuit in Figure 7-19 does the job specified by the reduced flow table.

### 7.9.5 CMOS D Flip-Flop Analysis

CMOS flip-flops typically use transmission gates in their feedback loops. For example, Figure 7-86 shows the circuit design of the “FD1” positive-edge-triggered \( D \) flip-flop in LSI Logic’s LCA10000 series of CMOS gate arrays. Such a flip-flop can be analyzed in the same way as a purely logic-gate based design, once you recognize the feedback loops. Figure 7-86 has two feedback loops, each of which has a pair of transmission gates in a mux-like configuration controlled by \( CLK \) and \( CLK’ \), yielding the following loop equations:

\[
Y1* = CLK’ \cdot D’ + CLK \cdot Y1 \\
Y2* = CLK \cdot Y1’ + CLK’ \cdot Y2
\]

Except for the double inversion of the data as it goes from \( D \) to \( Y2* \) (once in the \( Y1* \) equation and again in the \( Y2* \) equation), these equations are very reminiscent of the master/slave-latch structure of the \( D \) flip-flop in Figure 7-15.
Completing the formal analysis of the circuit is left as an exercise (7.69). Note, however, that since there are just two feedback loops, the resulting state and flow tables will have the minimum of just four states.

Figure 7-86 Positive edge-triggered CMOS D flip-flop for analysis.

The feedback sequential circuits that we’ve analyzed in this section exhibit quite reasonable behavior since, after all, they are latch and flip-flop circuits that have been used for years. However, if we throw together a “random” collection of gates and feedback loops, we won’t necessarily get “reasonable” sequential circuit behavior. In a few rare cases, we may not get a sequential circuit at all (see Exercise 7.63), and in many cases, the circuit may be unstable for some or all input combinations (see Exercise 7.68). Thus, the design of feedback sequential circuits continues to be something of a black art, and is practiced only by a small fraction of digital designers. Still, the next section introduces basic concepts that help you do simple designs.

*7.10 Feedback Sequential Circuit Design*

It’s sometimes useful to design a small feedback sequential circuit, such as a specialized latch or a pulse catcher; this section will show you how. It’s even possible that you might go on to be an IC designer, and be responsible for designing high-performance latches and flip-flops from scratch. This section will serve as an introduction to the basic concepts you’ll need, but you’ll still need considerably more study, experience, and finesse to do it right.

*7.10.1 Latches*

Although the design of feedback sequential circuits is generally a hard problem, some circuits can be designed pretty easily. Any circuit with one feedback loop
is just a variation of an S-R or D latch. It has the general structure shown in Figure 7-87, and an excitation equation with the following format:

\[ Q^* = (\text{forcing term}) + (\text{holding term}) \cdot Q \]

For example, the excitation equations for S-R and D latches are

\[ Q^* = S + R' \cdot Q \]
\[ Q^* = C \cdot D + C' \cdot Q \]

Corresponding circuits are shown in Figure 7-88(a) and (b).

In general, the excitation logic in a feedback sequential circuit must be hazard free; we’ll demonstrate this fact by way of an example. Figure 7-89(a) is a Karnaugh map for the D-latch excitation circuit of Figure 7-88(b). The map exhibits a static-1 hazard when \( D \) and \( Q \) are 1 and \( C \) is changing. Unfortunately, the latch’s feedback loop may not hold its value if a hazard-induced glitch occurs. For example, consider what happens when \( D \) and \( Q \) are 1 and \( C \) changes from 1 to 0; the circuit should latch a 1. However, unless the inverter is very fast, the output of the top AND gate goes to 0 before the output of the bottom one goes to 1, the OR-gate output goes to 0, and the feedback loop stores a 0.
Hazards can be eliminated using the methods described in Section 4.5. In the D latch, we simply include the consensus term in the excitation equation:

\[ Q^* = C \cdot D + C' \cdot Q + D \cdot Q \]

Figure 7-88(c) shows the corresponding hazard-free, correct D-latch circuit.

Now, suppose we need a specialized “D” latch with three data inputs, \( D_1 - D_3 \), that stores a 1 only if \( D_1 - D_3 = 010 \). We can convert this word description into an excitation equation that mimics the equation for a simple D latch:

\[ Q^* = C \cdot (D_1' \cdot D_2 \cdot D_3') + C' \cdot Q \]

Eliminating hazards, we get

\[ Q^* = C \cdot D_1' \cdot D_2 \cdot D_3' + C' \cdot Q + D_1' \cdot D_2 \cdot D_3' \cdot Q \]

The hazard-free excitation equation can be realized with discrete gates or in a PLD, as we’ll show in Section 8.2.6.

**7.10.2 Designing Fundamental-Mode Flow Table**

To design feedback sequential circuits more complex than latches, we must first convert the word description into a flow table. Once we have a flow table, we can turn the crank (with some effort) to obtain a circuit.

When we construct the flow table for a feedback sequential circuit, we give each state a meaning in the context of the problem, much like we did in the

---

**PRODUCT-TERM EXPLOSION**

In some cases, the need to cover hazards can cause an explosion in the number of product terms in a two-level realization of the excitation logic. For example, suppose we need a specialized latch with two control inputs, \( C_1 \) and \( C_2 \), and three data inputs as before. The latch is to be “open” only if both control inputs are 1, and is to store a 1 if any data input is 1. The minimal excitation equation is

\[ Q^* = C_1 \cdot C_2 \cdot (D_1 + D_2 + D_3) + (C_1 \cdot C_2') \cdot Q \]

\[ = C_1 \cdot C_2 \cdot D_1 + C_1 \cdot C_2 \cdot D_2 + C_1 \cdot C_2 \cdot D_3 + C_1' \cdot Q + C_2' \cdot Q \]

However, it takes six consensus terms to eliminate hazards (see Exercise 7.71).
design of clocked state machines. However, it’s easier to get confused when constructing the flow table for a feedback sequential circuit, because not every total state is stable. Therefore, the recommended procedure is to construct a primitive flow table—one that has only one stable total state in each row. Since there is only one stable state per row, the output may be shown as a function of state only.

In a primitive flow table, each state has a more precise “meaning” than it might otherwise have, and the table’s structure clearly displays the underlying fundamental-mode assumption: inputs change one at a time, with enough time between changes for the circuit to settle into a new stable state. A primitive flow table usually has extra states, but we can “turn the crank” later to minimize the number of states once we have a flow table that we believe to be correct.

We’ll use the following problem, a “pulse-catching” circuit, to demonstrate flow-table design:

Design a feedback sequential circuit with two inputs, \( P \) (pulse) and \( R \) (reset), and a single output \( Z \) that is normally 0. The output should be set to 1 whenever a 0-to-1 transition occurs on \( P \), and should be reset to 0 whenever \( R \) is 1. Typical functional behavior is shown in Figure 7-90.

Figure 7-91 is a primitive flow table for the pulse catcher. Let’s walk through how this table was developed.

We assume that the pulse catcher is initially idle, with \( P \) and \( R \) both 0; this is the \( \text{IDLE} \) state, with \( Z = 0 \). In this state, if reset occurs (\( R = 1 \)), we could probably stay in the same state, but since this is supposed to be a primitive flow table, we create a new state, \( \text{RES1} \), so as not to have two stable total states in the same row. On the other hand, if a pulse occurs (\( P = 1 \)) in the \( \text{IDLE} \) state, we definitely want to go to a different state, which we’ve named \( \text{PLS1} \), since we’ve caught a pulse and we must set the output to 1. Input combination 11 is not considered in the \( \text{IDLE} \) state, because of the fundamental-mode assumption that only one input changes at a time; we assume the circuit always makes it to another stable state before input combination 11 can occur.

Next, we fill in the next-state entries for the newly created \( \text{RES1} \) state. If reset goes away, we can go back to the \( \text{IDLE} \) state. If a pulse occurs, we must remain in a “reset” state since, according to the timing diagram, a 0-to-1 transition that occurs while \( R \) is 1 is ignored. Again, to keep the flow table in primitive form, we must create a new state for this case, \( \text{RES2} \).
Now that we have one stable total state in each column, we may be able to go to existing states for more transitions, instead of always defining new states. Sure enough, starting in stable total state $PLS1/10$, for $R = 1$ we can go to $RES2$, which fits the requirement of producing a 0 output. On the other hand, where should we go for $P = 0$? $IDLE$ is a stable total state in the 00 column, but it produces the wrong output value. In $PLS1$, we’ve gotten a pulse and haven’t seen a reset, so if the pulse goes away, we should go to a state that still has $Z = 1$. Thus, we must create a new state $PLS2$ for this case.

In $RES2$, we can safely go to $RES1$ if the pulse goes away. However, we’ve got to be careful if reset goes away, as shown in the timing diagram. Since we’ve already passed the pulse’s 0-to-1 transition, we can’t go to the $PLS1$ state, since that would give us a 1 output. Instead, we create a new state $PLSN$ with a 0 output.

Finally, we can complete the next-state entries for $PLS2$ and $PLSN$ without creating any new states. Notice that starting in $PLS2$, we bounce back and forth between $PLS2$ and $PLS1$ and maintain a continuous 1 output if we get a series of pulses without an intervening reset input.

### *7.10.3 Flow-Table Minimization*

As we mentioned earlier, a primitive flow table usually has more states than required. However, there exists a formal procedure, discussed in the References, for minimizing the number of states in a flow table. This procedure is often complicated by the existence of don’t-care entries in the flow table.

Fortunately, our example flow table is small and simple enough to minimize by inspection. States $IDLE$ and $RES1$ produce the same output, and they have the same next-state entry for input combinations where they are both specified. Therefore, they are compatible and may be replaced by a single state.
In a reduced flow table. The same can be said for states PLS1 and PLS2 (replaced by PLS) and for RES2 and PLSN (replaced by RES). The resulting reduced flow table, which has only three states, is shown in Figure 7-92.

**7.10.4 Race-Free State Assignment**

The next somewhat creative (read “difficult”) step in feedback sequential circuit design is to find a race-free assignment of coded states to the named states in the reduced flow table. Recall from Section 7.9.3 that a race occurs when multiple internal variables change state as a result of a single input change. A feedback-based sequential circuit must not contain any critical races; otherwise, the circuit may operate unpredictably. As we’ll see, eliminating races often necessitates increasing the number of states in the circuit.

A circuit’s potential for having races in its transition table can be analyzed by means of a state adjacency diagram for its flow table. The adjacency diagram is a simplified state diagram that omits self-loops and does not show the direction of other transitions (A→B is drawn the same as B→A), or the input combinations that cause them. Figure 7-93 is an example fundamental-mode flow table and Figure 7-94(a) is the corresponding adjacency diagram.

Two states are said to be adjacent if there is an arc between them in the state adjacency diagram. For race-free transitions, adjacent coded states must differ in only one bit. If two states A and B are adjacent, it doesn’t matter whether

---

**Figure 7-92**
Reduced flow table for pulse-catching circuit.

<table>
<thead>
<tr>
<th>S</th>
<th>P</th>
<th>R</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>IDLE</td>
<td>IDLE</td>
<td>RES</td>
</tr>
<tr>
<td>PLS</td>
<td>PLS</td>
<td>IDLE</td>
<td>RES</td>
</tr>
<tr>
<td>RES</td>
<td>IDLE</td>
<td>RES</td>
<td>RES</td>
</tr>
</tbody>
</table>

Figure 7-93
Example flow table for the state-assignment problem.
the original flow table had transitions from A to B, from B to A, or both. Any one of these transitions is a race if A and B differ in more than one variable. That’s why we don’t need to show the direction of transitions in an adjacency diagram.

The problem of finding a race-free assignment of states to \( n \) state variables is equivalent to the problem of mapping the nodes and arcs of the adjacency diagram onto the nodes and arcs of an \( n \)-cube. In Figure 7-94, the problem is to map the adjacency diagram (a) onto a 2-cube (b). You can visually identify eight ways to do this (four rotations times two flips), one of which produces the state assignment shown in (c).

Figure 7-95(a) is an adjacency diagram for our pulse-catching circuit, based on the reduced flow table in Figure 7-92. Clearly, there’s no way to map this “triangle” of states onto a 2-cube. At this point, we can only go back and modify the original flow table. In particular, the flow table tells us the destination state that we eventually must reach for each transition, but it doesn’t prevent us from going through other states on the way. As shown in Figure 7-96, we can create a new state RESA and make the transition from PLS to RES by going through RESA. The modified state table has the new adjacency diagram shown in Figure 7-95(b), which has many race-free assignments possible. A transition table based on the assignment in (c) is shown in Figure 7-98. Note that the PLS→RESA→RES transition will be slower than the other transitions in the

**Figure 7-94** State-assignment example: (a) adjacency diagram; (b) a 2-cube; (c) one of eight possible race-free state assignments.

**Figure 7-95** Adjacency diagrams for the pulse catcher: (a) using original flow table; (b) after adding a state; (c) showing one of eight possible race-free state assignments.
Even though we added a state in the previous example, we still got by with just two state variables. However, we may sometimes have to add one or more state variables to make a race-free assignment. Figure 7-97(a) shows the worst possible adjacency diagram for four states—every state is adjacent to every other state. Clearly, this adjacency diagram cannot be mapped onto a 2-cube. However, there is a race-free assignment of states to a 3-cube, shown in (b), where each state in the original flow table is represented by two equivalent states in the final state table. Both states in a pair, such as $A_1$ and $A_2$, are equivalent and produce the same output. Each state is adjacent to one of the states in every other pair, so a race-free transition may be selected for each next-state entry.

In the general case of a flow table with $2^n$ rows, it can be shown that a race-free assignment can be obtained using $2^n - 1$ state variables (see References). However, there aren’t many applications for fundamental-mode circuits with more than a few states, so the general case is of little more than academic interest.
**7.10 Feedback Sequential Circuit Design**

Once we have a race-free transition table for a circuit, we can just “turn the crank” to obtain excitation equations for the feedback loops. Figure 7.99 shows Karnaugh maps derived from Figure 7.98, the pulse catcher’s transition table. Notice that “don’t-care” next-state and output entries give rise to corresponding entries in the maps, simplifying the excitation and output logic. The resulting minimal sum-of-products excitation and output equations are as follows:

\[
\begin{align*}
Y_1^* &= P \cdot R + P \cdot Y_1 \\
Y_2^* &= Y_2 \cdot R' + Y_1' \cdot Y_2 \cdot P + Y_1' \cdot P \cdot R' \\
Z &= Y_2
\end{align*}
\]

Recall that the excitation logic in a feedback sequential circuit must be hazard free. The sum-of-products expressions we derived happen to be hazard free as well as minimal. The logic diagram of Figure 7-100 uses these expressions to build the pulse-catching circuit.

---

**Figure 7-98** Race-free transition table for the pulse-catching circuit.

**Figure 7-99** Karnaugh maps for pulse-catcher excitation and output logic.
7.10.6 Essential Hazards

After all this effort, you’d think that we’d have a pulse-catching circuit that would operate reliably all of the time. Unfortunately, we’re not quite there yet. A fundamental-mode circuit must generally satisfy five requirements for proper operation:

1. Only one input signal may change at a time, with a minimum bound between successive input changes.
2. There must be a maximum propagation delay through the excitation logic and feedback paths; this maximum must be less than the time between successive input changes.
3. The state assignment (transition table) must be free of critical races.
4. The excitation logic must be hazard free.
5. The minimum propagation delay through the excitation logic and feedback paths must be greater than the maximum timing skew through the “input logic.”

Without the first requirement, it would be impossible to satisfy the major premise of fundamental-mode operation—that the circuit has time to settle into a stable total state between successive input changes. The second requirement says that the excitation logic is fast enough to do just that. The third requirement ensures that the proper state changes are made even if the excitation circuits for different state variables have different delays. The fourth requirement ensures that state variables that aren’t supposed to change on a particular transition don’t.

The last requirement deals with subtle timing-dependent errors that can occur in fundamental-mode circuits, even ones that satisfy the first four requirements. Anessential hazardis the possibility of a circuit going to an
erroneous next state as the result of a single input change; the error occurs if the input change is not seen by all of the excitation circuits before the resulting state-variable transition(s) propagate back to the inputs of the excitation circuits. In a world where “faster is better” is the usual rule, a designer may sometimes have to slow down excitation logic to mask these hazards.

Essential hazards are best explained in terms of an example, our pulse-catching circuit. Suppose we built our circuit on a PCB or a chip, and we (or, more likely, our CAD system) inadvertently connected input signal \( P \) through a long, slow path at the point shown in Figure 7-101. Let’s assume that this delay is longer than the propagation delay of the AND-OR excitation logic.

Now consider what can happen if \( P = 10 \), the circuit is in internal state 10, and \( P \) changes from 1 to 0. According to the transition table, repeated in Figure 7-102, the circuit should go to internal state 00, and that’s that. But let’s look at the actual operation of the circuit, as traced in Figure 7-101:

- (Changes shown with “\( \rightarrow \)”) The first thing that happens after \( P \) changes is that \( Y1 \) changes from 1 to 0. Now the circuit is in internal state 00.
- (Changes shown with “\( \rightarrow \rightarrow \)”) \( Y1_L \) changes from 0 to 1. The change in \( Y1_L \) at AND gate A causes its output to go to 1, which in turn forces \( Y2 \) to 1. Whoops, now the circuit is in internal state 01.
- (Changes shown with “\( \Rightarrow \)”) The change in \( Y2 \) at AND gates B and C causes their outputs to go to 1, reinforcing the 1 output at \( Y2 \). All this time, we’ve been waiting for the 1-to-0 change in \( P \) to appear at point PD.
- (Changes shown with “\( \Rightarrow \Rightarrow \)”) Finally, PD changes from 1 to 0, forcing the outputs of AND gates A and B to 0. However, AND gate C still has a 1 output, and the circuit remains in state 01—the wrong state.
The only way to avoid this erroneous behavior in general is to ensure that changes in $P$ arrive at the inputs of all the excitation circuits before any changes in state variables do. Thus, the inevitable difference in input arrival times, called *timing skew*, must be less than the propagation delay of the excitation circuits and feedback loops. This timing requirement can generally be satisfied only by careful design at the electrical circuit level.

In the example circuit, it would appear that the hazard is easily masked, even by non-electrical engineers, since the designer need only ensure that a straight wire has shorter propagation delay than an AND-OR structure, easy in most technologies.

Still, many feedback sequential circuits, such as the TTL edge-triggered D flip-flop in Figure 7-19, have essential hazards in which the input skew paths include inverters. In such cases, the input inverters must be guaranteed to be faster than the excitation logic; that’s not so trivial in either board-level or IC design. For example, if the excitation circuit in Figure 7-101 were physically built using AND-OR-INVERT gates, the delay from input changes to $Y_{1L}$ could be very short indeed, as short as the delay through a single inverter.

Essential hazards can be found in most but not all fundamental-mode circuits. There’s an easy rule for detecting them; in fact, this is the definition of “essential hazard” in some texts:

- A fundamental-mode flow table contains an essential hazard for a stable total state $S$ and an input variable $X$ if, starting in state $S$, the stable total state reached after three successive transitions in $X$ is different from the stable total state reached after one transition in $X$.

*These hazards are, well, essential!* Essential hazards are called “essential” because they are inherent in the flow table for a particular sequential function, and will appear in any circuit realization of that function. They can be masked only by controlling the delays in the circuit. Compare with static hazards in combinational logic, where we could eliminate hazards by adding consensus terms to a logic expression.
Thus, the essential hazard in the pulse catcher is detected by the arrows in Figure 7-102, starting in internal state 10 with \( P_R = 10 \).

A fundamental-mode circuit must have at least three states to have an essential hazard, so latches don’t have them. On the other hand, all flip-flops (circuits that sample inputs on a clock edge) do.

*7.10.7 Summary*

In summary, you use the following steps to design a feedback sequential circuit:

1. Construct a primitive flow table from the circuit’s word description.
2. Minimize the number of states in the flow table.
3. Find a race-free assignment of coded states to named states, adding auxiliary states or splitting states as required.
4. Construct the transition table.
5. Construct excitation maps and find a hazard-free realization of the excitation equations.
6. Check for essential hazards. Modify the circuit if necessary to ensure that minimum excitation and feedback delays are greater than maximum inverter or other input-logic delays.
7. Draw the logic diagram.

Also note that some circuits routinely violate the basic fundamental-mode assumption that inputs change one at a time. For example, in a positive-edge-triggered \( D \) flip-flop, the \( D \) input may change at the same time that \( CLK \) changes from 1 to 0, and the flip-flop still operates properly. The same thing certainly cannot be said at the 0-to-1 transition of \( CLK \). Such situations require analysis of the transition table and circuit on a case-by-case basis if proper operation in “special cases” is to be guaranteed.

### A FINAL QUESTION

Given the difficulty of designing fundamental-mode circuits that work properly, let alone ones that are fast or compact, how did anyone ever come up with the 6-gate, 8-state, commercial \( D \) flip-flop design in Figure 7-20? Don’t ask me, I don’t know!

### 7.11 ABEL Sequential-Circuit Design Features

#### 7.11.1 Registered Outputs

ABEL has several features that support the design of sequential circuits. As we’ll show in Section 8.3, most PLD outputs can be configured by the user to be *registered outputs* that provide a \( D \) flip-flop following the AND-OR logic, as in Figure 7-103. To configure one or more outputs to be registered, an ABEL
program’s pin declarations normally must contain an `istype` clause using the keyword “reg” (rather than “com”) for each registered output. Table 7-22 is an example program that has three registered outputs and two combinational outputs.

As suggested by Figure 7-103, a registered output has at least two other attributes associated with it. The three-state buffer driving the output pin has an output-enable input `OE`, and the flip-flop itself has a clock input `CLK`. As shown in Table 7-22, the signals that drive these inputs are specified in the equations section of the program. Each input signal is specified as the corresponding main output signal name followed by an attribute suffix, `.CLK` or `.OE`. Some PLDs have flip-flops with additional controllable inputs; for example, preset and clear inputs have attribute suffixes `.PR` and `.RE` (reset). And some PLDs provide flip-flop types other than `D`; their inputs are specified with suffixes like `.J` and `.K`.

Within the equations section of the ABEL program, the logic values for registered outputs are established using the `clocked assignment operator`, `:=`. When the PLD is compiled, the expression on the right-hand-side will be applied to the `D` input of the output flip-flop. All of the same rules as for combinational outputs apply to output polarity control, don’t-cares, and so on. In Table 7-22, the state bits `Q1–Q3` are registered outputs, so they use clocked assignment, “:=”. The UNLK and HINT signals are Mealy outputs, combinational functions of current state and input, so they use unclocked assignment, “=”.

A machine with pipelined outputs (Figure 7-37 on page 454), would instead use clocked assignment for such outputs.

ABEL’s truth-table syntax (Table 4-16 on page 255) can also be used with registered outputs. The only difference is that “->” operator between input and output items is changed to “:>”.

---

**Figure 7-103**

PLD registered output.
You can also design feedback sequential circuits in ABEL, without using any of the language’s sequential-circuit features. For example, in Section 8.2.6 we show how to specify latches using ABEL.

### 7.11.2 State Diagrams

The state-machine example in the previous subsection is just a transcription of the combination-lock machine that we synthesized by hand in Section 7.4.6 beginning on page 484. However, most PLD programming languages have a notation for defining, documenting, and synthesizing state machines directly, without ever writing a state, transition, or excitation table or deriving excitation equations by hand. Such a notation is called a *state-machine description language*. In ABEL, this notation is called a “state diagram,” and the ABEL compiler does all the work of generating excitation equations that realize the specified machine.

In ABEL, the keyword `state_diagram` indicates the beginning of a state-machine definition. Table 7-23 shows the textual structure of an ABEL “state diagram.” Here `state-variables` is an ABEL set that lists the state variables of the machine. If there are \( n \) variables in the set, then the machine has \( 2^n \) possible states corresponding to the \( 2^n \) different assignments of constant values to...
variables in the set. States are usually given symbolic names in an ABEL program; this makes it easy to try different assignments simply by changing the constant definitions.

An equation for each state variable is developed according to the information in the “state diagram.” The keyword state indicates that the next states and current outputs for a particular current state are about to be defined; a state-value is a constant that defines state-variable values for the current state. A transition statement defines the possible next states for the current state.

ABEL has two commonly used transition statements. The GOTO statement unconditionally specifies the next state, for example “GOTO INIT”. The IF statement defines the possible next states as a function of an arbitrary logic expressions. (There’s also a seldom-used CASE statement which we don’t cover.)

Table 7-24 shows the syntax of the ABEL IF statement. Here TrueState and FalseState are state values that the machine will go to if LogicExpression is true or false, respectively. These statements can be nested: FalseState can itself be another IF statement, and TrueState can be an IF statement if it is enclosed in braces. When multiple next states are possible, a nested IF-THEN-ELSE structure eliminates the ambiguities that can occur in hand-drawn state diagrams, where the transition conditions leaving a state can overlap (Section 7.5).

Our first example using ABEL’s “state diagram” capability is based on our first state-machine design example from Section 7.4.1 on page 466. A state table for this machine was developed in Figure 7-49 on page 469. It is adapted to ABEL in Table 7-25. Several characteristics of this program should be noted:

- The definition of QSTATE uses three variables to encode state.
- The definitions of INIT–XTRA3 determine the individual state encodings.
- IF-THEN-ELSE statements are nested. A particular next state may appear in multiple places in one set of nested IF-THEN-ELSE clauses (e.g., see states OK0 and OK1).
- Expressions like “((B==1) \&\& (A==0))” were used instead of equivalents like “B*!A” only because the former are a bit more readable.
module SMEX1
  title 'PLD Version of Example State Machine'

  " Input and output pins
  CLOCK, RESET_L, A, B            pin;
  Q1..Q3                          pin istype 'reg';
  Z                               pin istype 'com';

  " Definitions
  QSTATE = [Q1,Q2,Q3];           " State variables
  INIT   = [ 0, 0, 0];
  A0     = [ 0, 0, 1];
  A1     = [ 0, 1, 0];
  OK0    = [ 0, 1, 1];
  OK1    = [ 1, 0, 0];
  XTRA1  = [ 1, 0, 1];
  XTRA2  = [ 1, 1, 0];
  XTRA3  = [ 1, 1, 1];
  RESET  = !RESET_L;

  state_diagram QSTATE
    state INIT: IF RESET THEN INIT
      ELSE IF (A==0) THEN A0
      ELSE A1;
    state A0:   IF RESET THEN INIT
      ELSE IF (A==0) THEN OK0
      ELSE A1;
    state A1:   IF RESET THEN INIT
      ELSE IF (A==0) THEN OK0
      ELSE IF (A==1) THEN OK1;
    state OK0:  IF RESET THEN INIT
      ELSE IF (B==1)&(A==0) THEN OK0
      ELSE IF (B==1)&(A==1) THEN OK1
      ELSE IF (A==0) THEN OK0
      ELSE IF (A==1) THEN A1;
    state OK1:  IF RESET THEN INIT
      ELSE IF (B==1)&(A==0) THEN OK0
      ELSE IF (B==1)&(A==1) THEN OK1
      ELSE IF (A==0) THEN OK1
      ELSE IF (A==1) THEN OK1;
    state XTRA1: GOTO INIT;
    state XTRA2: GOTO INIT;
    state XTRA3: GOTO INIT;

  equations
  QSTATE.CLK = CLOCK; QSTATE.OE = 1;
  Z = (QSTATE == OKO) # (QSTATE == OK1);
END SMEX1
Table 7-26
Reduced equations for SMEX1 PLD.

<table>
<thead>
<tr>
<th>Equation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Q1 := (!Q2.FB &amp; !Q3.FB &amp; RESET_L # Q1.FB &amp; RESET_L);</td>
</tr>
<tr>
<td>Q1.C = (CLOCK);</td>
</tr>
<tr>
<td>Q1.OE = (1);</td>
</tr>
<tr>
<td>Q2 := (Q1.FB &amp; !Q3.FB &amp; RESET_L &amp; !A # Q1.FB &amp; Q3.FB &amp; RESET_L &amp; A # Q1.FB &amp; Q2.FB &amp; RESET_L &amp; B);</td>
</tr>
<tr>
<td>Q2.C = (CLOCK);</td>
</tr>
<tr>
<td>Q2.OE = (1);</td>
</tr>
<tr>
<td>Q3 := (!Q2.FB &amp; !Q3.FB &amp; RESET_L &amp; A # Q1.FB &amp; RESET_L &amp; A);</td>
</tr>
<tr>
<td>Q3.C = (CLOCK);</td>
</tr>
<tr>
<td>Q3.OE = (1);</td>
</tr>
<tr>
<td>Z = (Q2 &amp; Q1);</td>
</tr>
</tbody>
</table>

- The first IF statement in each of states INIT–OK1 ensures that the machine goes to the INIT state if RESET is asserted.
- Next-state equations are given for XTRA1–XTRA3 to ensure that the machine goes to a “safe” state if it somehow gets into an unused state.
- The single equation in the “equations” section of the program determines the behavior of the Moore-type output.

Table 7-26 shows the resulting excitation and output equations produced by ABEL compiler (the reverse-polarity equations are not shown). Notice the use of variable names like “Q1.FB” in the right-hand sides of the equations. Here, the “.FB” attribute suffix refers to the “feedback” signal into the AND-OR array coming from the flip-flop’s Q output. This is done to make it clear that the signal is coming from the flip-flop, not from the corresponding PLD output pin, which can be selected in some complex PLDs. As shown in Figure 7-104, ABEL actually allows you to select among three possible values on the right-hand side of an equation using an attribute suffix on the signal name:

**USE IT OR ELSE**

ABEL’s IF-THEN-ELSE structure eliminates the transition ambiguity that can occur in state diagrams. However, the ELSE clause of an IF statement is optional. If it is omitted, the next state for some input combinations will be unspecified. Usually this is not the designer’s intention.

Nevertheless, if you can guarantee that the unspecified input combinations will never occur, you may be able to reduce the size of the transition logic. If the @DCSET directive is given, the ABEL compiler treats the transition outputs for the unspecified state/input combinations as “don’t-cares.” In addition, it treats all transitions out of unused states as “don’t-cares.”
The actual flip-flop output pin before any programmable inversion.

A value equal to the value that the output pin would have if enabled.

The actual signal at the PLD output pin. This signal is floating or driven by another device if the three-state driver is not enabled.

Obviously, the .PIN value should not be used in a state-machine excitation equation since it is not guaranteed always to equal the state variable.

Despite the use of “high-level language,” the program’s author still had to refer to the original, hand-constructed state table in Figure 7-49 to come up with ABEL version in Table 7-25. A different approach is shown in Table 7-27. This program was developed directly from the word description of the state machine, which is repeated below:

Design a clocked synchronous state machine with two inputs, A and B, and a single output Z that is 1 if:

- A had the same value at each of the two previous clock ticks, or
- B has been 1 since the last time that the first condition was true.

Otherwise, the output should be 0.

A key idea in the new approach is to remove the last value of A from the state definitions, and instead to have a separate flip-flop that keeps track of it (LASTA). Then only two non-INIT states must be defined: LOOKING (“still looking for a match”) and OK (“got a match or B has been 1 since last match”). The Z output is a simple combinational decode of the OK state.

Real CPLDs typically have only a two-input output-select multiplexer and omit the .FB input shown in Figure 7-104. When an equation calls for a signal with the .FB attribute, the ABEL compiler uses the corresponding .Q signal and simply adjusts it with the appropriate inversion (or not).
7.11.3 External State Memory

In some situations, the state memory of a PLD-based state machine may be kept in flip-flops external to the PLD. ABEL provides a special version of the state_diagram statement to handle this situation:

\[
\text{state_diagram current-state-variables} \rightarrow \text{next-state variables}
\]

Here current-state-variables is an ABEL set that lists the input signals which represent the current state of the machine, and next-state-variables is a set that lists the corresponding output signals which are the excitation for external D flip-flops holding the state of the machine, for example,

\[
\text{state_diagram [CURQ1, CURQ2]} \rightarrow \text{[NEXTQ1, NEXTQ2]}
\]
7.11.4 Specifying Moore Outputs

The output \( Z \) in our example state machine is a Moore output, a function of state only, and we defined this output in Tables 7-25 and 7-27 using an appropriate equation in the equations section of the program. Alternatively, ABEL allows Moore outputs to be specified along with the state definitions themselves. The transition statement in a state definition may be preceded by one or more optional equations, as shown in Table 7-28. To use this capability with the machine in Table 7-27, for example, we would eliminate the \( Z \) equation in the equations section, and rewrite the state diagram as shown in Table 7-29.

As in other ABEL equations, when a variable such as \( Z \) appears on the left-hand side of multiple equations, the right-hand sides are OR’ed together to form the final result (as discussed in Section 4.6.3). Also notice that \( Z \) is still specified

\[
\begin{align*}
\text{state diagram} & \quad \text{state variables} \\
\text{state} & \quad \text{state-value 1} : \\
& \quad \text{optional equation;} \\
& \quad \text{optional equation;} \\
& \quad \ldots \text{transition statement;} \\
\text{state} & \quad \text{state-value 2} : \\
& \quad \text{optional equation;} \\
& \quad \text{optional equation;} \\
& \quad \ldots \text{transition statement;} \\
& \quad \ldots \\
\text{state} & \quad \text{state-value 2n} : \\
& \quad \text{optional equation;} \\
& \quad \text{optional equation;} \\
& \quad \ldots \text{transition statement;} \\
\end{align*}
\]

\*Table 7-28
Structure of an ABEL state diagram with Moore outputs defined.

\[
\begin{align*}
\text{state diagram} & \quad QSTATE \\
\text{state} & \quad \text{INIT} : \\
& \quad Z = 0; \\
& \quad \text{IF RESET THEN INIT ELSE LOOKING;} \\
\text{state} & \quad \text{LOOKING} : \\
& \quad Z = 0; \\
& \quad \text{IF RESET THEN INIT ELSE IF (A == LASTA) THEN OK ELSE LOOKING;} \\
\text{state} & \quad \text{OK} : \\
& \quad Z = 1; \\
& \quad \text{IF RESET THEN INIT ELSE IF B THEN OK ELSE IF (A == LASTA) THEN OK ELSE LOOKING;} \\
\text{state} & \quad \text{XTRA} : \\
& \quad Z = 0; \\
& \quad \text{GOTO INIT;} \\
\end{align*}
\]

\*Table 7-29
State machine with embedded Moore output definitions.
as a combinational, not registered, output. If \( Z \) were a registered output, the desired output value would occur one clock tick after the machine visited the corresponding state.

### 7.11.5 Specifying Mealy and Pipelined Outputs with WITH

Some state-machine outputs are functions of the inputs as well as state. In Section 7.3.2, we called them Mealy outputs or pipelined outputs, depending on whether they occurred immediately upon an input change or only after a clock edge. ABEL’s **WITH statement** provides a way to specify these outputs side-by-side with the next states, rather than separately in the *equations* section of the program.

As shown in Table 7-30, the syntax of the **WITH** statement is very simple. Any next-state value which is part of a transition statement can be followed by the keyword **WITH** and a bracketed list of equations that are “executed” for the specified transition. Formally, let \( E \) an excitation expression that is true only when the specified transition is to be taken. Then for each equation in the **WITH**’s bracketed list, the right-hand side is AND’ed with \( E \) and assigned to the left-hand side. The equations can use either unclocked or clocked assignment to create Mealy or pipelined outputs, respectively.

### Table 7-30
Structure of ABEL **WITH** statement.

<table>
<thead>
<tr>
<th>next-state WITH {</th>
</tr>
</thead>
<tbody>
<tr>
<td>equation;</td>
</tr>
<tr>
<td>equation;</td>
</tr>
<tr>
<td>...</td>
</tr>
<tr>
<td>}</td>
</tr>
</tbody>
</table>

We developed an example “combination lock” state machine with Mealy outputs in Table 7-14 on page 484. The same state machine is specified by the ABEL program in Table 7-31, using **WITH** statements for the Mealy outputs. Note that closing brackets take the place of the semicolons that normally end the transition statements for the states.

Based on the combination lock’s word description, it is not possible to realize \( UNLK \) and \( HINT \) as pipelined outputs, since they depend on the current value of \( X \). However, if we redefine \( UNLK \) to be asserted for the entire “unlocked” state, and \( HINT \) to be the actual recommended next value of \( X \), we can create a new machine with pipelined outputs, as shown in Table 7-32. Notice that we used the clocked assignment operator for the outputs. More importantly, notice that the values of \( UNLK \) and \( HINT \) are different than in the Mealy example, since they have to “look ahead” one clock tick.

Because of “lookahead,” pipelined outputs can be more difficult than Mealy outputs to design and understand. In the example above, we even had to modify the problem statement to accommodate them. The advantage of
pipelined outputs is that, since they are connected directly to register outputs, they are valid a few gate-delays sooner after a state change than Moore or Mealy outputs, which normally include additional combinational logic. In the combination-lock example, it’s probably not that important to open your lock or see your hint a few nanoseconds earlier. However, shaving off a few gate delays can be quite important in high-speed applications.
Test vectors for sequential circuits in ABEL have the same uses and limitations as test vectors for combinational circuits, as described in Section 4.6.7. One important addition to their syntax is the use of the constant "C", to denote a clock edge, 0→1→0. Thus, Table 7-33 is an ABEL program, with test vectors, for a simple 8-bit register with a clock-enable input. A variety of vectors are used to test loading and holding different input values.

Copyright © 1999 by John F. Wakerly
Copying Prohibited
A typical approach to testing state machines is to write vectors that not only cause the machine to visit every state, but also to exercise every transition from every state. A key difference and challenge compared to combinational-circuit test vectors is that the vectors must first drive the machine into the desired state before testing a transition, and then come back again for each different transition from that state.

Thus, Table 7-34 shows test vectors for the state machine in Table 7-27. It's important to understand that, unlike combinational vectors, these vectors work only if applied in exactly the order they are written. Notice that the vectors were written to be independent of the state encoding. As a result, they don’t have to be modified if the state encoding is changed.

We encounter another challenge if we attempt to create test vectors for the combination-lock state machine of Table 7-31 on page 539. This machine has a major problem when it comes to testing—it has no reset input. Its starting state at power-up may be different in PLD devices and technologies—the individual flip-flops may be all set, all reset, or all in random states. In the machine’s actual application, we didn’t necessarily need a reset input, but for testing purposes we somehow have to get to a known starting state.

Luckily, the combination-lock machine has a *synchronizing sequence*—a fixed sequence of one or more input values that will always drive it to a certain known state. In particular, starting from any state, if we apply $X=1$ to the...
Table 7-34 Test vectors for the state machine in Table 7-27.

<table>
<thead>
<tr>
<th>test_vectors</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>([RESET_L, CLOCK, A, B] -&gt; [QSTATE, LASTA, Z])</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 0 , .C. , 0, 0] -&gt; [INIT , 0 , 0]; &quot; Check --&gt;&gt;INIT (RESET)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 0 , .C. , 1, 0] -&gt; [INIT , 1 , 0]; &quot; and LASTA flip-flop</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 0, 0] -&gt; [LOOKING, 0 , 0]; &quot; Come out of initialization</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 0 , .C. , 0, 0] -&gt; [INIT , 0 , 0]; &quot; Check LOOKING--&gt;&gt;INIT (RESET)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 1, 0] -&gt; [LOOKING, 1 , 0]; &quot; Come out of initialization</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 1, 0] -&gt; [LOOKING, 1 , 0]; &quot; --&gt; LOOKING since 0!=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 1, 0] -&gt; [OK , 1 , 1]; &quot; --&gt; OK since 1=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 0 , .C. , 1, 0] -&gt; [INIT , 0 , 0]; &quot; Check OK--&gt;&gt;INIT (RESET)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 0, 0] -&gt; [LOOKING, 0 , 0]; &quot; Go back towards OK ...</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 0, 0] -&gt; [OK , 0 , 1]; &quot; --&gt; OK since 0==0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 1, 1] -&gt; [OK , 1 , 1]; &quot; --&gt; OK since B, even though 1!=0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 1, 0] -&gt; [OK , 1 , 1]; &quot; --&gt; OK since 1=1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>[ 1 , .C. , 0, 0] -&gt; [LOOKING, 0 , 0]; &quot; --&gt; LOOKING since 0!=1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Machine for four ticks, we will always be in state ZIP by the fourth tick. This is the approach taken by the first four vectors in Table 7-35. Until we get to the known state, we indicate the next-state on the right-hand side of the vector as being “don’t care,” so the simulator or the physical device tester will not flag a random state as an error.

Once we get going, we encounter something else that’s new—Mealy outputs that must be tested. As shown by the fourth and fifth vectors, we don’t have to transition the clock in every test vector. Instead, we can keep the clock fixed at 0, where the last transition left it, and observe the Mealy output values produced by the two input values of X. Then we can test the next state transition.

For the state transitions, we list the expected next state but we show the output values as don’t-cares. For a correct test vector, the outputs must show the values attained after the transition, a function of the next state. Although it’s possible to figure them out and include them, the complexity is enough to give you a headache, and they will be tested by the next CLOCK=0 vectors anyway.

Creating test vectors for a state machine by hand is a painstaking process, and no matter how careful you are, there’s no guarantee that you’ve tested all its functions and potential hardware faults. For example, the vectors in Table 7-34 do not test (A LASTA) = 10 in state LOOKING, or (A B LASTA) = 100 in state OK. Thus, generating a complete set of test vectors for fault-detection purposes is a process best left to an automatic test-generation program. In Table 7-35, we
Table 7-35  Test vectors for the combination-lock state machine of Table 7-31.

<table>
<thead>
<tr>
<th>test_vectors</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>([CLOCK, X] -&gt; [S, UNLK, HINT])</td>
<td>Since no reset input, apply a 'synchronizing sequence' to reach a known starting state</td>
</tr>
<tr>
<td>[.C , 1] -&gt; [.X , .X , .X ];</td>
<td>Test Mealy outputs for both values of X</td>
</tr>
<tr>
<td>[.C , 0] -&gt; [.X , .X , .X ];</td>
<td>Test X0--&gt;X0 (X==0)</td>
</tr>
<tr>
<td>[.C , 0] -&gt; [.X1 , .X , .X ];</td>
<td>Test X01--&gt;X01 (X==1)</td>
</tr>
<tr>
<td>[.C , 0] -&gt; [.X , .X , .X ];</td>
<td>Test X01--&gt;X011 (X==1)</td>
</tr>
</tbody>
</table>

Petered out after writing vectors for the first few states; completing the test vectors is left as an exercise (7.87). Still, on the functional testing side, writing a few vectors to exercise the machine’s most basic functions can weed out obvious design errors early in the process. More subtle design errors are best detected by a thorough system-level simulation.
7.12 VHDL Sequential-Circuit Design Features

References

The problem of metastability has been around for a long time. Greek philosophers wrote about the problem of indecision thousands of years ago. A group of modern philosophers named Devo sang about metastability in the title song of their Freedom of Choice album. And the U.S. Congress still can’t decide how to “save” Social Security.

Scan capability can also be added to D latches; see McCluskey.

Most ASICs and MSI-based designs use the sequential-circuit types described in this chapter. However, there are other types that are used in both older discrete designs (going all the way back to vacuum-tube logic) and in modern, custom VLSI designs.

For example, clocked synchronous state machines are a special case of a more general class of pulse-mode circuits. Such circuits have one or more pulse inputs such that (a) only one pulse occurs at a time; (b) nonpulse inputs are stable when a pulse occurs; (c) only pulses can cause state changes; and (d) a pulse causes at most one state change. In clocked synchronous state machines, the clock is the single pulse input, and a “pulse” is the triggering edge of the clock. However, it is also possible to build circuits with multiple pulse inputs, and it is possible to use storage elements other than the familiar edge-triggered flip-flops. These possibilities are discussed thoroughly by Edward J. McCluskey in Logic Design Principles (Prentice Hall, 1986).

A particularly important type of pulse-mode circuit discussed by McCluskey and others is the two-phase latch machine. The rationale for a two-phase clocking approach in VLSI circuits is discussed by Carver Mead and Lynn Conway in Introduction to VLSI Systems (Addison-Wesley, 1980).

Fundamental-mode circuits need not use feedback loops as the memory elements. For example, McCluskey’s Introduction to the Theory of Switching Circuits (McGraw-Hill, 1965) gives several examples of fundamental-mode circuits built from SR flip-flops. His 1986 book shows how transmission gates are used to create memory in CMOS latches and flip-flops, and such circuits are analyzed.

Methods for reducing both completely and incompletely-specified state tables are described in advanced logic design texts, including McCluskey’s 1986 book. A more mathematical discussion of these methods and other “theoretical” topics in sequential machine design appears in Switching and Finite Automata Theory, 2nd ed., by Zvi Kohavi (McGraw-Hill, 1978).
As we showed in this chapter, improperly constructed state diagrams may yield an ambiguous description of next-state behavior. The “IF-THEN-ELSE” structures in HDLs like ABEL and VHDL can eliminate these ambiguities, but they were not the first to do so. Algorithmic-state-machine (ASM) notation, a flowchart-like equivalent of nested IF-THEN-ELSE statements, has been around for over 25 years.

So-called ASM charts were pioneered at Hewlett-Packard Laboratories by Thomas E. Osborne and were further developed by Osborne’s colleague Christopher R. Clare in a book, Designing Logic Systems Using State Machines (McGraw-Hill, 1973). Design and synthesis methods using ASM charts subsequently found a home in many digital design texts, including The Art of Digital Design by F. P. Prosser and D. E. Winkel (Prentice-Hall, 1987, 2nd ed.) and Digital Design by M. Morris Mano (Prentice-Hall, 1984), as well as in the first two editions of this book. Another notation for describing state machines, an extension of “traditional” state-diagram notation, is the mnemonic documented state (MDS) diagram developed by William I. Fletcher in An Engineering Approach to Digital Design (Prentice-Hall, 1980). All of these pioneering methods have now been largely replaced by HDLs and their compilers.

Say something about CAD state-diagram entry tools. Too bad they’re not ASM.

**Drill Problems**

7.1 Give three examples of metastability that occur in everyday life, other than ones discussed in this chapter.

7.2 Sketch the outputs of an SR latch of the type shown in Figure 7-5 for the input waveforms shown in Figure 7.2. Assume that input and output rise and fall times are zero, that the propagation delay of a NOR gate is 10 ns, and that each time division below is 10 ns.

![Figure X7.2](image-url)

7.3 Repeat Drill 7.2 using the input waveforms shown in Figure 7.3. Although you may find the result unbelievable, this behavior can actually occur in real devices whose transition times are short compared to their propagation delay.

7.4 Figure 7-34 showed how to build a T flip-flop with enable using a D flip-flop and combinational logic. Show how to build a D flip-flop using a T flip-flop with enable and combinational logic.
7.5 Show how to build a JK flip-flop using a T flip-flop with enable and combination-al logic.

7.6 Show how to build an SR latch using a single 74x74 positive-edge-triggered D flip-flop and no other components.

7.7 Show how to build a flip-flop equivalent to the 74x109 positive-edge-triggered JKN flip-flop using a 74x74 positive-edge-triggered D flip-flop and one or more gates from a 74x00 package.

7.8 Show how to build a flip-flop equivalent to the 74x74 positive-edge-triggered D flip-flop using a 74x109 positive-edge-triggered JKN flip-flop and no other components.

7.9 Analyze the clocked synchronous state machine in Figure 7.9. Write excitation equations, excitation/transition table, and state/output table (use state names A–D for Q1 Q2 = 00–11).

7.10 Repeat Drill 7.9, swapping AND and OR gates in the logic diagram. Is the new state/output table the “dual” of the original one? Explain.

7.11 Draw a state diagram for the state machine described by Table 7-6.

7.12 Draw a state diagram for the state machine described by Table 7-12.

7.13 Draw a state diagram for the state machine described by Table 7-14.

7.14 Construct a state and output table equivalent to the state diagram in Figure 7.14. Note that the diagram is drawn with the convention that the state does not change except for input conditions that are explicitly shown.

7.15 Analyze the clocked synchronous state machine in Figure 7.15. Write excitation equations, excitation/transition table, and state table (use state names A–H for Q2 Q1 Q0 = 000–111).
7.16 Analyze the clocked synchronous state machine in Figure 7.16. Write excitation equations, excitation/transition table, and state/output table (use state names A–H for Q1 Q2 Q3 = 000–111).

7.17 Analyze the clocked synchronous state machine in Figure 7.17. Write excitation equations, transition equations, transition table, and state/output table (use state
names A–D for \( Q_1 Q_2 = 00–11 \). Draw a state diagram, and draw a timing diagram for \( CLK, X, Q_1, \) and \( Q_2 \) for 10 clock ticks, assuming that the machine starts in state 00 and \( X \) is continuously 1.

7.18 Analyze the clocked synchronous state machine in Figure 7.18. Write excitation equations, transition equations, transition table, and state/output table (use state names A–D for \( Q_1 Q_0 = 00–11 \)). Draw a state diagram, and draw a timing diagram for \( CLK, EN, Q_1, \) and \( Q_0 \) for 10 clock ticks, assuming that the machine starts in state 00 and \( EN \) is continuously 1.

7.19 Analyze the clocked synchronous state machine in Figure 7.19. Write excitation equations, excitation/transition table, and state/output table (use state names A–D for \( Q_1 Q_2 = 00–11 \)).

7.20 All of the state diagrams in Figure X7.20 are ambiguous. List all of the ambiguities in these state diagrams. (Hint: Use Karnaugh maps where necessary to find uncovered and double-covered input combinations.)
Section 7.12  VHDL Sequential-Circuit Design Features  549

7.21 Synthesize a circuit for the state diagram of Figure 7-64 using six variables to encode the state, where the LA–LC and RA–RC outputs equal the state variables themselves. Write a transition list, a transition equation for each state variable as a sum of p-terms, and simplified transition/excitation equations for a realization using D flip-flops. Draw a circuit diagram using SSI and MSI components.

7.22 Starting with the transition list in Table 7-18, find a minimal sum-of-products expression for Q2*, assuming that the next states for the unused states are true don’t-cares.

7.23 Modify the state diagram of Figure 7-64 so that the machine goes into hazard mode immediately if LEFT and RIGHT are asserted simultaneously during a turn. Write the corresponding transition list.

Exercises

7.24 Explain how metastability occurs in a D latch when the setup and hold times are not met, analyzing the behavior of the feedback loop inside the latch.
7.25 What is the minimum setup time of a pulse-triggered flip-flop such as a master/slave J-K or S-R flip-flop? (Hint: It depends on certain characteristics of the clock.)

7.26 Describe a situation, other than the metastable state, in which the Q and /Q outputs of a 74x74 edge-triggered D flip-flop may be noncomplementary for an arbitrarily long time.

7.27 Compare the circuit in Figure 7.27 with the D latch in Figure 7-12. Prove that the circuits function identically. In what way is Figure 7.27, which is used in some commercial D latches, better?

![Figure X7.27](image)

7.28 Suppose that a clocked synchronous state machine with the structure of Figure 7-35 is designed using D latches with active-high C inputs as storage elements. For proper next-state operation, what relationships must be satisfied among the following timing parameters?

- $t_{Fmin}, t_{Fmax}$: Minimum and maximum propagation delay of the next-state logic.
- $t_{CQmin}, t_{CQmax}$: Minimum and maximum clock-to-output delay of a D latch.
- $t_{DQmin}, t_{DQmax}$: Minimum and maximum data-to-output delay of a D latch.
- $t_{setup}, t_{hold}$: Setup and hold times of a D latch.
- $t_H, t_L$: Clock HIGH and LOW times.

7.29 Redesign the state machine in Drill 7.9 using just three inverting gates—NAND or NOR—and no inverters.

7.30 Draw a state diagram for a clocked synchronous state machine with two inputs, INIT and X, and one Moore-type output Z. As long as INIT is asserted, Z is continuously 0. Once INIT is negated, Z should remain 0 until X has been 0 for two successive ticks and 1 for two successive ticks, regardless of the order of occurrence. Then Z should go to 1 and remain 1 until INIT is asserted again. Your state diagram should be neatly drawn and planar (no crossed lines). (Hint: No more than ten states are required).

7.31 Design a clocked synchronous state machine that checks a serial data line for even parity. The circuit should have two inputs, SYNC and DATA, in addition to CLOCK, and one Moore-type output, ERROR. Devise a state/output table that does the job using just four states, and include a description of each state’s meaning in the table. Choose a 2-bit state assignment, write transition and excitation
equations, and draw the logic diagram. Your circuit may use D flip-flops, J-K flip-flops, or one of each.

7.32 Design a clocked synchronous state machine with the state/output table shown in Table 7.32, using D flip-flops. Use two state variables, Q1 Q2, with the state assignment A = 00, B = 01, C = 11, D = 10.

<table>
<thead>
<tr>
<th>Table X7.32</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
</tr>
<tr>
<td>---</td>
</tr>
<tr>
<td>A</td>
</tr>
<tr>
<td>B</td>
</tr>
<tr>
<td>C</td>
</tr>
<tr>
<td>D</td>
</tr>
<tr>
<td>S*</td>
</tr>
</tbody>
</table>

7.33 Repeat Exercise 7.32 using J-K flip-flops.

7.34 Write a new transition table and derive minimal-cost excitation and output equations for the state table in Table 7-6 using the “simplest” state assignment in Table 7-7 and D flip-flops. Compare the cost of your excitation and output logic (when realized with a two-level AND-OR circuit) with the circuit in Figure 7-54.

7.35 Repeat Exercise 7.34 using the “almost one-hot” state assignment in Table 7-7.

7.36 Suppose that the state machine in Figure 7-54 is to be built using 74LS74 D flip-flops. What signals should be applied to the flip-flop preset and clear inputs?

7.37 Write new transition and excitation tables and derive minimal-cost excitation and output equations for the state table in Table 7-6 using the “simplest” state assignment in Table 7-7 and J-K flip-flops. Compare the cost of your excitation and output logic (when realized with a two-level AND-OR circuit) with the circuit in Figure 7-56.

7.38 Repeat Exercise 7.37 using the “almost one-hot” state assignment in Table 7-7.

7.39 Construct an application table similar to Table 7-10 for each of the following flip-flop types: (a) S-R; (b) T with enable; (c) D with enable. Discuss the unique problem that you encounter when trying to make the most efficient use of don’t-cares with one of these flip-flops.

7.40 Construct a new excitation table and derive minimal-cost excitation and output equations for the state machine of Table 7-8 using T flip-flops with enable inputs (Figure 7-33). Compare the cost of your excitation and output logic (when realized with a two-level AND-OR circuit) with the circuit in Figure 7-54.

7.41 Determine the full 8-state table of the circuit in Figure 7-54. Use the names U1, U2, and U3 for the unused states (001, 010, and 011). Draw a state diagram and explain the behavior of the unused states.

7.42 Repeat Exercise 7.41 for the circuit of Figure 7-56.
7.43 Write a transition table for the nonminimal state table in Figure 7-51(a) that results from assigning the states in binary counting order, \( \text{INIT} \rightarrow \text{OKA1} = 000-110 \). Write corresponding excitation equations for D flip-flops, assuming a minimal-cost disposition of the unused state 111. Compare the cost of your equations with the minimal-cost equations for the minimal state table presented in the text.

7.44 Write the application table for a T flip-flop with enable.

7.45 In many applications, the outputs produced by a state machine during or shortly after reset are irrelevant, as long as the machine begins to behave correctly a short time after the reset signal is removed. If this idea is applied to Table 7-6, the INIT state can be removed and only two state variables are needed to code the remaining four states. Redesign the state machine using this idea. Write a new state table, transition table, excitation table for D flip-flops, minimal-cost excitation and output equations, and logic diagram. Compare the cost of the new circuit with that of Figure 7-54.

7.46 Repeat Exercise 7.45 using J-K flip-flops, and use Figure 7-56 to compare cost.

7.47 Redesign the 1s-counting machine of Table 7-12, assigning the states in binary counting order (S0–S3 = 00, 01, 10, 11). Compare the cost of the resulting sum-of-products excitation equations with the ones derived in the text.

7.48 Repeat Exercise 7.47 using J-K flip-flops.

7.49 Repeat Exercise 7.47 using T flip-flops with enable.

7.50 Redesign the combination-lock machine of Table 7-14, assigning coded states in Gray-code order (A–H = 000, 001, 011, 010, 110, 111, 101, 100). Compare the cost of the resulting sum-of-products excitation equations with the ones derived in the text.

7.51 Find a 3-bit state assignment for the combination-lock machine of Table 7-14 that results in less costly excitation equations than the ones derived in the text. (Hint: Use the fact that inputs 1–3 are the same as inputs 4–6 in the required input sequence.)

7.52 What changes would be made to the excitation and output equations for the combination-lock machine in Section 7.4.6 as the result of performing a formal multiple-output minimization procedure (Section 4.3.8) on the five functions? You need not construct 31 product maps and go through the whole procedure; you should be able to “eyeball” the excitation and output maps in Section 7.4.6 to see what savings are possible.

7.53 Synthesize a circuit for the ambiguous state diagram in Figure 7-62. Use the state assignment in Table 7-16. Write a transition list, a transition equation for each state variable as a sum of p-terms, and simplified transition/excitation equations for a realization using D flip-flops. Determine the actual next state of the circuit, starting from the IDLE state, for each of the following input combinations on \((\text{LEFT}, \text{RIGHT}, \text{HAZ})\): \((1,0,1), (0,1,1), (1,1,0), (1,1,1)\). Comment on the machine’s behavior in these cases.

7.54 Suppose that for a state \( \text{SA} \) and an input combination \( I \), an ambiguous state diagram indicates that there are two next states, \( \text{SB} \) and \( \text{SC} \). The actual next state \( \text{SD} \) for this transition depends on the state machine’s realization. If the state machine
7.54 Repeated Exercise 7.54, assuming that the machine is synthesized using the $V^* = \Sigma p$-terms where $V^* = 1$ method to obtain transition/excitation equations for D flip-flops, what is the relationship between the coded states for SB, SC, and SD? Explain.

7.55 Repeat Exercise 7.54, assuming that the machine is synthesized using the $V^* = \Sigma p$-terms where $V^* = 0$ method.

7.56 Suppose that for a state SA and an input combination I, an ambiguous state diagram does not define a next state. The actual next state SD for this transition depends on the state machine’s realization. Suppose that the state machine is synthesized using the $V^* = \Sigma p$-terms where $V^* = 1$ method to obtain transition/excitation equations for D flip-flops. What coded state is SD? Explain.

7.57 Repeat Exercise 7.56, assuming that the machine is synthesized using the $V^* = \Sigma p$-terms where $V^* = 0$ method.

7.58 Given the transition equations for a clocked synchronous state machine that is to be built using master/slave S-R flip-flops, how can the excitation equations for the S and R inputs be derived? (Hint: Show that any transition equation, $Q_i^* = \text{expr}$, can be written in the form $Q_i^* = Q_i \cdot \text{expr1} + Q_i' \cdot \text{expr2}$, and see where that leads.)

7.59 Repeat Exercise 7.58 for J-K flip-flops. How can the “don’t-cares” that are possible in a J-K design be specified?

7.60 Draw a logic diagram for the output logic of the guessing-game machine in Table 7-18 using a single 74x139 dual 2-to-4 decoder. (Hint: Use active-low outputs.)

7.61 What does the personalized license plate in Figure 7-60 stand for? (Hint: It’s a computer engineer’s version of OTTFFSS.)

7.62 Analyze the feedback sequential circuit in Figure 7-19, assuming that the PR_L and CLR_L inputs are always 1. Derive excitation equations, construct a transition table, and analyze the transition table for critical and noncritical races. Name the states, and write a state/output table and a flow/output table. Show that the flow table performs the same function as Figure 7-85.

7.63 Draw the logic diagram for a circuit that has one feedback loop, but that is not a sequential circuit. That is, the circuit’s output should be a function of its current input only. In order to prove your case, break the loop and analyze the circuit as if it were a feedback sequential circuit, and demonstrate that the outputs for each input combination do not depend on the “state.”

7.64 A BUT flop may be constructed from a single NBUT gate as shown in Figure 7.64. (An NBUT gate is simply a BUT gate with inverted outputs; see Exercise 5.31 for the definition of a BUT gate.) Analyze the BUT flop as a feedback sequential circuit and obtain excitation equations, transition table, and flow table. Is this circuit good for anything, or is it a flop?

7.65 Repeat Exercise 7.64 for the BUT flop in Figure 7.65.

7.66 A clever student designed the circuit in Figure 7.66 to create a BUT gate. But the circuit didn’t always work correctly. Analyze the circuit and explain why.

7.67 Show that a 4-bit ones’-complement adder with end-around carry is a feedback sequential circuit.
7.68 Analyze the feedback sequential circuit in Figure 7.68. Break the feedback loops, write excitation equations, and construct a transition and output table, showing the stable total states. What application might this circuit have?

7.69 Complete the analysis of the positive-edge-triggered D flip-flop in Figure 7-86, including transition/output, state/output, and fluo/output tables. Show that its behavior is equivalent to that of the D flip-flop in Figure 7-78.

7.70 We claimed in Section 7.10.1 that all single-loop feedback sequential circuits have an excitation equation of the form

\[ Q^* = (\text{forcing term}) + (\text{holding term}) \cdot Q \]

Why aren’t there any practical circuits whose excitation equation substitutes \( Q' \) for \( Q \) above?

7.71 Design a latch with two control inputs, C1 and C2, and three data inputs, D1, D2, and D3. The latch is to be “open” only if both control inputs are 1, and it is to store
a 1 if any of the data inputs is 1. Use hazard-free two-level sum-of-products circuits for the excitation functions.

7.72 Repeat Exercise 7.71, but minimize the number of gates required; the excitation circuits may have multiple levels of logic.

7.73 Redraw the timing diagram in Figure 7-90, showing the internal state variables of the pulse-catching circuit of Figure 7-100, assuming that it starts in state 00.

7.74 The general solution for obtaining a race-free state assignment of $2^n$ states using $2^{n-1}$ state variables yields the adjacency diagram shown in Figure 7.74 for the $n = 2$ case. Compare this diagram with Figure 7-97. Which is better, and why?

7.75 Design a fundamental-mode flow table for a pulse-catching circuit similar to the one described in Section 7.10.2, except that the circuit should detect both 0-to-1 and 1-to-0 transitions on $P$. 
7.76 Design a fundamental-mode flow table for a double-edge-triggered D flip-flop, one that samples its inputs and changes its outputs on both edges of the clock signal.

7.77 Design a fundamental-mode flow table for a circuit with two inputs, EN and CLKIN, and a single output, CLKOUT, with the following behavior. A clock period is defined to be the interval between successive rising edges of CLKIN. If EN is asserted during an entire given clock period, then CLKOUT should be “on” during the next clock period; that is, it should be identical to CLKIN. If EN is negated during an entire given clock period, then CLKOUT should be “off” (constant 1) during the next clock period. If EN is both asserted and negated during a given clock period, then CLKOUT should be on in the next period if it had been off, and off if it had been on. After writing the fundamental-mode flow table, reduce it by combining “compatible” states if possible.

7.78 Design a circuit that meets the specifications of Exercise 7.77 using edge-triggered D flip-flops (74LS74) or JK flip-flops (74LS109) and NAND and NOR gates without feedback loops. Give a complete circuit diagram and word description of how your circuit achieves the desired behavior.

7.79 Which of the circuits of the two preceding exercises is (are) subject to metastability, and under what conditions?

7.80 For the flow table in Table 7-36, find an assignment of state variables that avoids all critical races. Additional states may be added as necessary, but use as few state variables as possible. Assign the all-0s combination to state A. Draw the adjacency diagram for the original flow table, and write the modified flow table and another adjacency diagram to support your final state-variable assignment.

7.81 Prove that the fundamental-mode flow table of any flip-flop that samples input(s) and change(s) outputs on the rising edge only of a clock signal CLK contains an essential hazard.

7.82 Locate the essential hazard(s) in the flow table for a positive-edge-triggered D flip-flop, Figure 7-85.

7.83 Identify the essential hazards, if any, in the flow table developed in Exercise 7.76.
7.84 Identify the essential hazards, if any, in the flow table developed in Exercise 7.77.

7.85 Build a verbal flip-flop—a logical word puzzle that can be answered correctly in either of two ways depending on state. How might such a device be adapted to the political arena?

7.86 Modify the ABEL program in Table 7-27 to use an output-coded state assignment, thereby reducing the total number of PLD outputs required by one.

7.87 Finish writing the test vectors, started in Table 7-35, for the combination-lock state machine of Table 7-31. The complete set of vectors should test all of the state transitions and all of the output values for every state and input combination.
he purpose of this chapter is to familiarize you with the most commonly used and dependable sequential-circuit design methods. Therefore, we will emphasize synchronous systems, that is, systems in which all flip-flops are clocked by the same, common clock signal. Although it’s true that all the world does not march to the tick of a common clock, within the confines of a digital system or subsystem we can make it so. When we interconnect digital systems or subsystems that use different clocks, we can usually identify a limited number of asynchronous signals that need special treatment, as we’ll show later.

We begin this chapter with a quick summary of sequential circuit documentation standards. After revisiting the most basic building blocks of sequential-circuit design—latches and flip-flops—we describe some of the most flexible building blocks—sequential PLDs. Next we show how counters and shift registers are realized in both MSI devices and PLDs, and show some of their applications. Finally, we show how these elements come together in synchronous systems and how the inevitable asynchronous inputs are handled.

Sequential Logic Design Practices
8.1 Sequential Circuit Documentation Standards

8.1.1 General Requirements
Basic documentation standards in areas like signal naming, logic symbols, and schematic layout, which we introduced in Chapter 5, apply to digital systems as a whole and therefore to sequential circuits in particular. However, there are several ideas to highlight for system elements that are specifically “sequential”:

- **State-machine layout.** Within a logic diagram, a collection of flip-flops and combinational logic that forms a state machine should be drawn together in a logical format on the same page, so the fact that it is a state machine is obvious. (You shouldn’t have to flip pages to find the feedback path!)

- **Cascaded elements.** In a similar way, registers, counters, and shift registers that use multiple ICs should have the ICs grouped together in the schematic so that the cascading structure is obvious.

- **Flip-flops.** The symbols for individual sequential-circuit elements, especially flip-flops, should rigorously follow the appropriate drawing standards, so that the type, function, and clocking behavior of the elements are clear.

- **State-machine descriptions.** State machines should be described by state tables, state diagrams, transition lists, or text files in a state-machine description language such as ABEL or VHDL.

- **Timing diagrams.** The documentation package for sequential circuits should include timing diagrams that show the general timing assumptions and timing behavior of the circuit.

- **Timing specifications.** A sequential circuit should be accompanied by a specification of the timing requirements for proper internal operation (e.g., maximum clock frequency), as well as the requirements for any externally supplied inputs (e.g., setup- and hold-time requirements with respect to the system clock, minimum pulse widths, etc.).

8.1.2 Logic Symbols
We introduced traditional symbols for flip-flops in Section 7.2. Flip-flops are always drawn as rectangular-shaped symbols, and follow the same general guidelines as other rectangular-shaped symbols—inputs on the left, outputs on the right, bubbles for active levels, and so on. In addition, some specific guidelines apply to flip-flop symbols:

- A dynamic indicator is placed on edge-triggered clock inputs.

- A postponed-output indicator is placed on master/slave outputs that change at the end interval during which the clock is asserted.

- Asynchronous preset and clear inputs may be shown at the top and bottom of a flip-flop symbol—preset at the top and clear at the bottom.
The logic symbols for larger-scale sequential elements, such as the counters and shift register described later in this chapter, are generally drawn with all inputs, including presets and clears, on the left, and all outputs on the right. Bidirectional signals may be drawn on the left or the right, whichever is convenient.

Like individual flip-flops, larger-scale sequential elements use a dynamic indicator to indicate edge-triggered clock inputs. In “traditional” symbols, the names of the inputs and outputs give a clue of their function, but they are sometimes ambiguous. For example, two elements described later in this chapter, the 74x161 and 74x163 4-bit counters, have exactly the same traditional symbol, even though the behavior of their CLR inputs is completely different.

8.1.3 State-Machine Descriptions

So far we have dealt with six different representations of state machines:

- Word descriptions
- State tables
- State diagrams
- Transition lists
- ABEL programs
- VHDL programs

You might think that having all these different ways to represent state machines is a problem—too much for you to learn! Well, they’re not all that difficult to learn, but there is a subtle problem here.

Consider a similar problem in programming, where high-level “pseudo-code” or perhaps a flowchart might be used to document how a program works. The pseudo-code may express the programmer’s intentions very well, but errors, misinterpretations, and typos can occur when the pseudo-code is translated into real code. In any creative process, inconsistencies can occur when there are multiple representations of how things work.

The same kind of inconsistencies can occur in state-machine design. A logic designer may document a machine’s desired behavior with a 100%-correct hand-drawn state diagram, but you can make mistakes translating the diagram into a program, and there are lots of opportunities to mess up if you have to “turning the crank” manually to translate the state diagram into a state table, transition table, excitation equations, and logic diagram.
The solution to this problem is similar to the one adopted by programmers who write self-documenting code using a high-level language. The key is to select a representation that is both expressive of the designer’s intentions and that can be translated into a physical realization using an error-free, automated process. (You don’t hear many programmers screaming “Compiler bug!” when their programs don’t work the first time.)

The best solution (for now, at least) is to write state-machine “programs” directly in a high-level state-machine description language like ABEL or VHDL, and to avoid alternate representations, other than general, summary word descriptions. Languages like ABEL and VHDL are easily readable and allow automatic conversion of the description into a PLD-, FPGA-, or ASIC-based realization. Some CAD tools allow state machines to be specified and synthesized using state diagrams, or even using sample timing diagrams, but these can often lead to ambiguities and unanticipated results. Thus, we’ll use ABEL/VHDL approach exclusively for the rest of this book.

8.1.4 Timing Diagrams and Specifications

We showed many examples of timing diagrams in Chapters 5 and 7. In the design of synchronous systems, most timing diagrams show the relationship between the clock and various input, output, and internal signals.

Figure 8-1 shows a fairly typical timing diagram that specifies the requirements and characteristics of input and output signals in a synchronous circuit. The first line shows the system clock and its nominal timing parameters. The remaining lines show a range of delays for other signals.

For example, the second line shows that flip-flops change their outputs at some time between the rising edge of CLOCK and time $t_{ffpd}$ afterward. External circuits that sample these signals should not do so while they are changing. The timing diagram is drawn as if the minimum value of $t_{ffpd}$ is zero; a complete

---

**Figure 8-1**
A detailed timing diagram showing propagation delays and setup and hold times with respect to the clock.
documentation package would include a timing table indicating the actual minimum, typical, and maximum values of $t_{\text{ffpd}}$ and all other timing parameters.

The third line of the timing diagram shows the additional time, $t_{\text{comb}}$, required for the flip-flop output changes to propagate through combinational logic elements, such as flip-flop excitation logic. The excitation inputs of flip-flops and other clocked devices require a setup time of $t_{\text{setup}}$, as shown in the fourth line. For proper circuit operation we must have $t_{\text{clk}} - t_{\text{ffpd}} - t_{\text{comb}} > t_{\text{setup}}$.

Timing margins indicate how much “worse than worst-case” the individual components of a circuit can be without causing the circuit to fail. Well-designed systems have positive, nonzero timing margins to allow for unexpected circumstances (marginal components, brown-outs, engineering errors, etc.) and clock skew (Section 8.8.1).

The value $t_{\text{clk}} - t_{\text{ffpd}}(\text{max}) - t_{\text{comb}}(\text{max}) - t_{\text{setup}}$ is called the setup-time margin; if this is negative, the circuit won’t work. Note that maximum propagation delays are used to calculate setup-time margin. Another timing margin involves the hold-time requirement $t_{\text{hold}}$: the sum of the minimum values of $t_{\text{ffpd}}$ and $t_{\text{comb}}$ must be greater than $t_{\text{hold}}$, and the hold-time margin is $t_{\text{ffpd}}(\text{min}) + t_{\text{comb}}(\text{min}) - t_{\text{hold}}$.

The timing diagram in Figure 8-1 does not show the timing differences between different flip-flop inputs or combinational-logic signals, even though such differences exist in most circuits. For example, one flip-flop’s $Q$ output may be connected directly to another flip-flop’s $D$ input, so that $t_{\text{comb}}$ for that path is zero, while another’s may go the ripple-carry path of a 32-bit adder before reaching a flip-flop input. When proper synchronous design methodology is used, these relative timings are not critical, since none of these signals affect the state of the circuit until a clock edge occurs. You merely have to find the longest delay path in one clock period to determine whether the circuit will work. However, you may have to analyze several different paths in order to find the worst-case one.

Another, perhaps more common, type of timing diagram shows only functional behavior and is not concerned with actual delay amounts; an example is shown in Figure 8-2. Here, the clock is “perfect.” Whether to show signal changes as vertical or slanted lines is strictly a matter of personal taste in this and all other timing diagrams, unless rise and fall times must be explicitly indicated. Clock transitions are shown as vertical lines in this and other figures in keeping with the idea that the clock is a “perfect” reference signal.

Figure 8-2
Functional timing of a synchronous circuit.
The other signals in Figure 8-2 may be flip-flop outputs, combinational outputs, or flip-flop inputs. Shading is used to indicate “don’t-care” signal values; cross-hatching as in Figure 8-1 on the preceding page could be used instead. All of the signals are shown to change immediately after the clock edge. In reality, the outputs change sometime later, and inputs may change just barely before the next clock edge. However, “lining up” everything on the clock edge allows the timing diagram to display more clearly which functions are performed during each clock period. Signals that are lined up with the clock are simply understood to change sometime after the clock edge, with timing that meets the setup- and hold-time requirements of the circuit. Many timing diagrams of this type appear in this chapter.

Table 8-1 shows manufacturer’s timing parameters for commonly used flip-flops, registers, and latches. “Typical” values are for

<table>
<thead>
<tr>
<th>Part</th>
<th>Parameter</th>
<th>74HCT</th>
<th>74AHCT</th>
<th>74FCT</th>
<th>74LS</th>
</tr>
</thead>
<tbody>
<tr>
<td>'74</td>
<td>$t_{pd}\uparrow$, CLK $\uparrow$ to Q or $\bar{Q}$</td>
<td>35</td>
<td>44</td>
<td>6.3</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>$t_{pd}\downarrow$, PRE $\downarrow$ or CLR $\downarrow$ to Q or $\bar{Q}$</td>
<td>40</td>
<td>50</td>
<td>8.1</td>
<td>13</td>
</tr>
<tr>
<td></td>
<td>$t_s$, D to CLK $\uparrow$</td>
<td>12</td>
<td>15</td>
<td>5</td>
<td>20</td>
</tr>
<tr>
<td></td>
<td>$t_{pH}$, D from CLK $\uparrow$</td>
<td>3</td>
<td>3</td>
<td>0</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>$t_{rec}$, CLK $\uparrow$ from PRE $\uparrow$ or CLR $\uparrow$</td>
<td>6</td>
<td>8</td>
<td>3.5</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$t_{sh}$, CLK low or high</td>
<td>18</td>
<td>23</td>
<td>5</td>
<td>25</td>
</tr>
<tr>
<td></td>
<td>$t_{sw}$, PRE or CLR low</td>
<td>16</td>
<td>20</td>
<td>5</td>
<td>25</td>
</tr>
<tr>
<td>'174</td>
<td>$t_{pd}$, CLK $\uparrow$ to Q</td>
<td>40</td>
<td>50</td>
<td>6.3</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td>$t_{pd}$, CLR $\downarrow$ to Q</td>
<td>44</td>
<td>55</td>
<td>8.1</td>
<td>13</td>
</tr>
<tr>
<td></td>
<td>$t_s$, D to CLK $\uparrow$</td>
<td>16</td>
<td>20</td>
<td>5</td>
<td>20</td>
</tr>
<tr>
<td></td>
<td>$t_{pH}$, D from CLK $\uparrow$</td>
<td>5</td>
<td>5</td>
<td>0</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td>$t_{rec}$, CLK $\uparrow$ from CLR $\uparrow$</td>
<td>12</td>
<td>15</td>
<td>3.5</td>
<td>25</td>
</tr>
<tr>
<td></td>
<td>$t_{sh}$, CLK low or high</td>
<td>20</td>
<td>25</td>
<td>5</td>
<td>20</td>
</tr>
<tr>
<td></td>
<td>$t_{sw}$, CLR low</td>
<td>25</td>
<td>31</td>
<td>5</td>
<td>20</td>
</tr>
</tbody>
</table>
Table 8-1 (continued) Propagation delay in ns of selected CMOS flip-flops, registers, and latches.

<table>
<thead>
<tr>
<th>Part Parameter</th>
<th>74HCT</th>
<th></th>
<th>74AHCT</th>
<th></th>
<th>74FCT</th>
<th>Min.</th>
<th>Max.</th>
<th>74LS</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>41</td>
<td>33 41</td>
<td>33</td>
<td>41</td>
<td>21</td>
<td>30</td>
<td>33</td>
<td>41</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>25</td>
<td>20 25</td>
<td>20</td>
<td>25</td>
<td>20</td>
<td>25</td>
<td>20</td>
<td>25</td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5 5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
<tr>
<td>( t_{pd} )</td>
<td>( t_{pd} )</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>( t_{up} )</td>
<td>( t_{up} )</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td>20 25</td>
<td></td>
</tr>
</tbody>
</table>
devices operating at 25°C but, depending on the logic family, they could be for a typical part and nominal power-supply voltage, or they could be for a worst-case part at worst-case supply voltage. “Maximum” values are generally valid over the commercial operating range of voltage and temperature, except TTL values, which are specified at 25°C. Also note that the “maximum” values of $t_s$, $t_h$, $t_{rec}$, or $t_w$ are the maximum values of the minimum setup time, hold time, recovery time, or pulse width that the specified part will exhibit.

Different manufacturers may use slightly different definitions for the same timing parameters, and they may specify different numbers for the same part. A given manufacturer may even use different definitions for different families or part numbers in the same family. Thus, all of the specifications in Table 8-1 are merely representative; for exact numbers and their definitions, you must consult the data sheet for the particular part and manufacturer.

8.2 Latches and Flip-Flops

8.2.1 SSI Latches and Flip-Flops

Several different types of discrete latches and flip-flops are available as SSI parts. These devices are sometimes used in the design of state machines and “unstructured” sequential circuits that don’t fall into the categories of shift registers, counters, and other sequential MSI functions presented later in this chapter. However, SSI latches and flip-flops have been eliminated to a large extent in modern designs as their functions are embedded in PLDs and FPGAs. Nevertheless, a handful of these discrete building blocks still appear in many digital systems, so it’s important to be familiar with them.

Figure 8-3 shows the pinouts for several SSI sequential devices. The only latch in the figure is the 74x375, which contains four D latches, similar in function to the “generic” D latches described in Section 7.2.4. Because of pin limitations, the latches are arranged in pairs with a common C control line for each pair.

Among the devices in Figure 8-3, the most important is the 74x74, which contains two independent positive-edge-triggered D flip-flops with preset and clear inputs. We described the functional operation, timing, and internal structure of edge-triggered D flip-flops in general, and the 74x74 in particular, in Section 7.2.5. Besides the 74x74’s use in “random” sequential circuits, fast versions of the part, such as the 74F74 and 74ACT74, find application in synchronizers for asynchronous input signals, as discussed in Section 8.9.

The 74x109 is a positive-edge-triggered J-K flip-flop with an active-low K input (named K or K_L). We discussed the internal structure of the ’109 in Section 7.2.10. Another J-K flip-flop is the 74x112, which has an active-low clock input.
8.2.2 Switch Debouncing

A common application of simple bistables and latches is switch debouncing. We’re all familiar with electrical switches from experience with lights, garbage disposals, and other appliances. Switches connected to sources of constant logic 0 and 1 are often used in digital systems to supply “user inputs.” However, in digital logic applications we must consider another aspect of switch operation, the time dimension. A simple make or break operation, which occurs instantly as far as we slow-moving humans are concerned, actually has several phases that are discernible by high-speed digital logic.

Figure 8-4(a) shows how a single-pole, single-throw (SPST) switch might be used to generate a single logic input. A pull-up resistor provides a logic-1 value when the switch is opened, and the switch contact is tied to ground to provide a logic-1 value when the switch is pushed.

As shown in (b), it takes a while after a push for the wiper to hit the bottom contact. Once it hits, it doesn’t stay there for long; it bounces a few times before finally settling. The result is that several transitions are seen on the SW_L and DSW logic signals for each single switch push. This behavior is called contact bounce. Typical switches bounce for 10–20 ms, a very long time compared to the switching speeds of logic gates.

Contact bounce may or may not be a problem, depending on the switch application. For example, some computers have configuration information specified by small switches, called DIP switches because they are the same size as a dual in-line package (DIP). Since DIP switches are normally changed only when the computer is inactive, there’s no problem. Contact bounce is a problem throughout this book, optional sections are marked with an asterisk.
if a switch is being used to count or signal some event (e.g., laps in a race). Then we must provide a circuit (or, in microprocessor-based systems, software) to debounce the switch—to provide just one signal change or pulse for each external event.

**8.2.3 The Simplest Switch Debouncer**

Switch debouncing is a good application for the simplest sequential circuit, the bistable element of Section 7.1, which can be used as shown in Figure 8-5. This circuit uses a single-pole, double-throw (SPDT) switch. The switch contacts and wiper have a “break before make” behavior, so the wiper terminal is “floating” at some time halfway through the switch depression.

Before the button is pushed, the top contact holds SW at 0 V, a valid logic 0, and the top inverter produces a logic 1 on SW_L and on the bottom contact. When the button is pushed and contact is broken, feedback in the bistable holds SW at V_{OL} (≤ 0.5 V for LS-TTL), still a valid logic 0.

Next, when the wiper hits the bottom contact, the circuit operates quite unconventionally for a moment. The top inverter in the bistable is trying to maintain a logic 1 on the SW_L signal; the top transistor in its totem-pole output is “on” and connecting SW_L through a small resistance to +5 V. Suddenly, the switch contact makes a metallic connection of SW_L to ground, 0.0 V. Not surprisingly, the switch contact wins.

A short time later (30 ns for the 74LS04), the forced logic 0 on SW_L propagates through the two inverters of the bistable, so that the top inverter gives up its vain attempt to drive a 1, and instead drives a logic 0 onto SW_L. At this point, the top inverter output is no longer shorted to ground, and feedback in the bistable maintains the logic 0 on SW_L even if the wiper bounces off the bottom contact, as it does. (It does not bounce far enough to touch the top contact again.)
Advantages of this circuit compared to other debouncing approaches are that it has a low chip count (one-third of a 74LS04), no pull-up resistors are required, and both polarities of the input signal (active-high and active-low) are produced. In situations where momentarily shorting gate outputs must be avoided, a similar circuit can be designed using a 5-R latch and pull-up resistors, as suggested in Figure 8-6.

**Figure 8-5**
Switch input using a bistable for debouncing.

![Figure 8-5](image)

**Figure 8-6**
Switch input using an 5-R latch for debouncing.

![Figure 8-6](image)

**WHERE WIMPY WORKS WELL**
The circuit in Figure 8-5, while elegant, should not be used with high-speed CMOS devices, like the 74ACT04, whose outputs are capable of sourcing large amounts of current in the HIGH state. While shorting such outputs to ground momentarily will not cause any damage, it will generate a noise pulse on power and ground signals that may trigger improper operation of the circuit elsewhere. The debouncing circuit in the figure works well with wimpy logic families like HCT and LS-TTL.
8.2.4 Bus Holder Circuit

In Sections 3.7.3 and 5.6 we described three-state outputs and how they are tied together to create three-state buses. At any time, at most one output can drive the bus; sometimes, no output is driving the bus, and the bus is “floating.” When high-speed CMOS inputs are connected to a bus that is left floating for a long time (in the fastest circuits, more than a clock tick or two), bad things can happen. In particular, noise, crosstalk, and other effects can drive the high-impedance floating bus signals to a voltage level near the CMOS devices’ input switching threshold, which in turn allows excessive current to flow in the device outputs. For this reason, it is desirable and customary to provide pull-up resistors that quickly pull a floating bus to a valid HIGH logic level.

Pull-up resistors aren’t all goodness—they cost money and they occupy valuable printed-circuit-board real estate. A big problem they have in very high-speed circuits is the choice of resistance value. If the resistance is too high, when a bus goes from LOW to floating, the transition from LOW to pulled-up (HIGH) will be slow due to the high \( RC \) time constant, and input levels may spend too much time near the switching threshold. If the pull-up resistance is too low, devices trying to pull the bus LOW will have to sink too much current.

The solution to this problem is to eliminate pull-up resistors in favor of an active bus holder circuit, shown in Figure 8-7. This is nothing but a bistable with a resistor \( R \) in one leg of the feedback loop. The bus holder’s INOUT signal is connected to the three-state bus line which is to be held. When the three-state output currently driving the line LOW or HIGH changes to floating, the bus holder’s right-hand inverter holds the line in its current state. When a three-state output tries to change the line from LOW to HIGH or vice versa, it must source or sink a small amount of additional current through \( R \) to overcome the bus holder. This additional current flow persists only for the short time that it takes for the bistable to flip into its other stable state.

The choice of the value of \( R \) in the bus holder is a compromise between low override current (high \( R \)) and good noise immunity on the held bus line (low \( R \)). A typical example, bus holder circuits in the 3.3-V CMOS LVCMOS family specify a maximum override current of 500 \( \mu \)A, implying \( R \approx 3.3 / 0.500 = 6.6 \Omega \).

Bus holder circuits are often built into another MSI device, such as an octal CMOS bus driver or transceiver. They require no extra pins and require very little chip area, so they are essentially free. And there’s no real problem in having multiple \( n \) bus holders on the same signal line, as long as the bus drivers can provide \( n \) times the override current for a few nanoseconds during switching. Note that bus holders normally are not effective on buses that have TTL inputs attached to them (see Exercise 8.14).

---

**Figure 8-7**
Bus holder circuit.
8.2.5 Multibit Registers and Latches

A collection of two or more D flip-flops with a common clock input is called a register. Registers are often used to store a collection of related bits, such as a byte of data in a computer. However, a single register can also be used to store unrelated bits of data or control information; the only real constraint is that all of the bits are stored using the same clock signal.

Figure 8-8 shows the logic diagram and logic symbol for a commonly used MSI register, the 74x175. The 74x175 contains four edge-triggered D flip-flops with a common clock and asynchronous clear inputs. It provides both active-high and active-low outputs at the external pins of the device.

The individual flip-flops in a `175 are negative-edge triggered, as indicated by the inversion bubbles on their CLK inputs. However, the circuit also contains an inverter that makes the flip-flops positive-edge triggered with respect to the device’s external CLK input pin. The common, active-low, clear signal (CLR_L) is connected to the asynchronous clear inputs of all four flip-flops. Both CLK and CLR_L are buffered before fanning out to the four flip-flops, so that a device driving one of these inputs sees only one unit load instead of four. This is especially important if a common clock or clear signal must drive many such registers.

![Figure 8-8](image-url)

The 74x175 4-bit register: (a) logic diagram, including pin numbers for a standard 16-pin dual in-line package; (b) traditional logic symbol.
The logic symbol for the 74x174 6-bit register is shown in Figure 8-9. The internal structure of this device is similar to the 74x175’s, is similar, except that it eliminates the active-low outputs and provides two more flip-flops instead.

Many digital systems, including computers, telecommunications devices, and stereo equipment, process information 8, 16, or 32 bits at a time; as a result, ICs that handle eight bits are very popular. One such MSI IC is the 74x374 octal edge-triggered D flip-flop, also known simply as an 8-bit register. (Once again, “octal” means that the device has eight sections.)

As shown in Figure 8-10, the 74x374 contains eight edge-triggered D flip-flops that all sample their inputs and change their outputs on the rising edge of a common CLK input. Each flip-flop output drives a three-state buffer that in turn drives an active-high output. All of the three-state buffers are enabled by a
common, active-low OE_L (output enable) input. As in the other registers that we’ve studied, the control inputs (CLK and OE_L) are buffered so that they present only one unit load to a device that drives them.

One variation of the 74x374 is the 74x373, whose symbol is shown in Figure 8-11. The ’373 uses D latches instead of edge-triggered flip-flops. Therefore, its outputs follow the corresponding inputs whenever C is asserted, and latch the last input values when C is negated. Another variation is the 74x273, shown in Figure 8-12. This octal register has non-three-state outputs and no OE_L input; instead it uses pin 1 for an asynchronous clear input CLR_L.

The 74x377, whose symbol is shown in Figure 8-13(a), is an edge-triggered register like the ’374, but it does not have three-state outputs. Instead, pin 1 is used as an active-low clock enable input EN_L. If EN_L is asserted (LOW) at the rising edge of the clock, then the flip-flops are loaded from the data inputs; otherwise, they retain their present values, as shown logically in (b).
High pin-count surface-mount packaging supports even wider registers, drivers, and transceivers. Most common are 16-bit devices, but there are also devices with 18 bits (for byte parity) and 32 bits. Also, the larger packages can offer more control functions, such as clear, clock enable, multiple output enables, and even a choice of latching vs. registered behavior all in one device.

8.2.6 Registers and Latches in ABEL and PLDs
As we showed in Section 7.11, registers are very easy to specify in ABEL. For example, Table 7-33 on page 543 showed an ABEL program for an 8-bit register with enable. Obviously, ABEL allows the functions performed at the D inputs of register to be customized in almost any way desired, limited only by the number of inputs and product terms in the targeted PLD. We describe sequential PLDs in Section 8.3.

With most sequential PLDs, few if any customizations can be applied to a register’s clock input (e.g., polarity choice) or to the asynchronous inputs (e.g., different preset conditions for different bits). However, ABEL does provide appropriate syntax to apply these customizations in devices that support them, as described in Section 7.11.1.

Very few PLDs have latches built in; edge-triggered registers are much more common, and generally more useful. However, you can also synthesize a latch using combinational logic and feedback. For example, the excitation equation for an S-R latch is

$$Q^* = S + R' \cdot Q$$

Thus, you could build an S-R latch using one combinational output of a PLD, using the ABEL equation “Q = S # !R & Q.” Furthermore, the S and R signals above could be replaced with more complex logic functions of the PLD’s inputs, limited only by the availability of product terms (seven per output in a 16V8C or 16L8) to realize the final excitation equation. The feedback loop can be created only when Q is assigned to a bidirectional pin (in a 16V8C or 16L8, pins IO2–IO7, not O1 or O8). Also, the output pin must be continuously output-enabled; otherwise, the feedback loop would be broken and the latch’s state lost.

Probably the handiest latch to build out of a combinational PLD is a D latch. The basic excitation equation for a D latch is

$$Q^* = C \cdot D + C' \cdot Q$$

However, we showed in Section 7.10.1 that this equation contains a static hazard, and the corresponding circuit does not latch data reliably. To build a reliable D latch, we must include a consensus term in the excitation equation:

$$Q^* = C \cdot D + C' \cdot Q + D \cdot Q$$

The D input in this equation may be replaced with a more complicated expression, but the equation’s structure remains the same:

$$Q^* = C \cdot expression + C' \cdot Q + expression \cdot Q$$
It is also possible to use a more complex expression for the C input, as we showed in Section 7.10.1. In any case, it is very important for the consensus term to be included in the PLD realization. The compiler can work against you in this case, since its minimization step will find that the consensus term is redundant and remove it.

Some versions of the ABEL compiler let you prevent elimination of consensus terms by including a keyword “retain” in the property list of the istype declaration for any output which is not to be minimized. In other versions, your only choice is to turn off minimization for the entire design.

Probably the most common use of a PLD-based latch is to simultaneously decode and latch addresses in order to select memory and I/O devices in microprocessor systems. Figure 8-14 is a timing diagram for this function in a typical system. The microprocessor selects a device and a location within the device by placing an address on its address bus (ABUS) and asserting an “address valid” signal (AVALID). A short time later, it asserts a read signal (READ_L), and the selected device responds by placing data on the data bus (DBUS).

Notice that the address does not stay valid on ABUS for the entire operation. The microprocessor bus protocol expects the address to be latched using AVALID as an enable, then decoded, as shown in Figure 8-15. The decoder selects different devices to be enabled or “chip-selected” according to the high-order bits of the address (the 12 high-order bits in this example). The low-order bits are used to address individual locations of a selected device.
Using a PLD, the latching and decoding functions for the high-order bits can be combined into a single device, yielding the block diagram in Figure 8-16. Compared with Figure 8-15, the “latching decoder” saves devices and pins, and may produce a valid chip-select output more quickly (see Exercise 8.1).

Table 8-2 is an ABEL program for the latching decoder. Since it operates on only the high-order bits ABUS[31..20], it can decode addresses only in 1-Mbyte or larger chunks \((2^{20} = 1M)\). A read-only memory (ROM) is located in the highest 1-Mbyte chunk, addresses 0xfff00000–0xffffffff, and is selected by ROMCS. Three 16-Mbyte banks of read/write memory (RAM) are located at lower addresses, starting at addresses 0x00000000, 0x00100000, and 0x00200000, respectively. Notice how don’t-cares are used in the definitions of the RAM bank address ranges to decode a chunk larger than 1 Mbyte. Other approaches to these definitions are also possible (e.g., see Exercise 8.2).

The equations in Table 8-2 for the chip-select outputs follow the D-latch template that we gave on page 576. The expressions that select a device, such as “ABUS==ROM,” each generate a single product term, and each equation generates three product terms. Notice the use of the “retain” property in the pin declarations to prevent the compiler from optimizing away the consensus terms.

**Figure 8-16** Using a combined address latching and decoding circuit.

#### WHY A LATCH?

The microprocessor bus protocol in Figure 8-14 raises several questions:

- Why not keep the address valid on ABUS for the entire operation? In a real system using this protocol, the functions of ABUS and DBUS are combined (multiplexed) onto one three-state bus to save pins and wires.
- Why not use AVALID as the clock input to a positive-edge-triggered register to capture the address? There isn’t enough setup time; in a real system, the address may first be valid at or slightly after the rising edge of AVALID.
- OK, so why not use AVALID to clock a negative-edge-triggered register? This works, but the latched outputs are available sooner; valid values on ABUS flow through a latch immediately, without waiting for the falling clock edge. This relaxes the access-time requirements of memories and other devices driven by the latched outputs.
After seeing how easy it is to build S-R and D latches using combinational PLDs, you might be tempted to go further and try to build an edge-triggered D flip-flop. Although this is possible, it is expensive because an edge-triggered flip-flop has four internal states and thus two feedback loops, consuming two PLD outputs. Furthermore, the setup and hold times and propagation delays of such a flip-flop would be quite poor compared to those of a discrete flip-flop in the same technology. Finally, as we discussed in Section 7.10.6, the flow tables of all edge-triggered flip-flops contain essential hazards, which can be masked only by controlling path delays, difficult in a PLD-based design.

### 8.2.7 Registers and Latches in VHDL

Register and latch circuits can be specified using structural VHDL. For example, Table 8-3 is a structural VHDL program corresponding to the D latch circuit of Figure 7-12 on page 443. However, writing structural programs is not really our motivation for using VHDL; our goal is to use behavioral programs to model the operation of circuits more intuitively.

Table 8-2
ABEL program for a latching address decoder.

```vhdl
module latchdec
  title 'Latching Microprocessor Address Decoder'

  " Inputs
  AVALID, ABUS31..ABUS20   pin;
  " Latched and decoded outputs
  ROMCS, RAMCS0, RAMCS1, RAMCS2   pin istype 'com,retain';

  ABUS = [ABUS31..ABUS20];
  ROM = ^hFFF;
  RAMBANK0 = [0,0,0,0,0,0,0,X..X,X..,X,X.X.];
  RAMBANK1 = [0,0,0,0,0,0,0,1,X..X,X..,X,X.X.];
  RAMBANK2 = [0,0,0,0,0,1,0,X..X,X..,X,X.X.];

  equations
  ROMCS  = AVALID & (ABUS==ROM) # !VALID & ROMCS
            # (ABUS==ROM) & ROMCS;
  RAMCS0 = AVALID & (ABUS==RAMBANK0) # !VALID & RAMCS0
            # (ABUS==RAMBANK0) & RAMCS0;
  RAMCS1 = AVALID & (ABUS==RAMBANK1) # !VALID & RAMCS1
            # (ABUS==RAMBANK1) & RAMCS1;
  RAMCS2 = AVALID & (ABUS==RAMBANK2) # !VALID & RAMCS2
            # (ABUS==RAMBANK2) & RAMCS2;

end latchdec
```

Table 8-3
ABEL program for a latching address decoder.
doesn’t say what to do if \( C \) is not 1, the compiler creates an inferred latch to retain the value of \( Q \) between process invocations. In general, a VHDL compiler infers a latch for a signal that is assigned a value in an if or case statement if not all input combinations are accounted for.

In order to describe edge-triggered behavior of flip-flops, we need to use one of VHDL’s predefined signal attributes, the event attribute. If “SIG” is a signal name, then the construction “SIG’sevent” returns the value true at any delta time when SIG changes from one value to another, and false otherwise.

Using the event attribute, we can model a positive-edge triggered flip-flop as shown in Table 8-6. In the IF statement, “CLK’sevent” returns true on any clock edge, and “CLK=’1’” ensures that D is assigned to Q only on a rising edge. Note that the process sensitivity list includes only CLK; changes on D at other times are not relevant in this functional model.
Table 8-5 Alternative VHDL structural program for the D latch in Figure 7-12.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity Vdlatch is
  port (D, C: in STD_LOGIC;
       Q, QN: out STD_LOGIC);
end Vdlatch;

architecture Vdlatch_s2 of Vdlatch is
  signal DN, SN, RN, IQ, IQN: STD_LOGIC;
  component inv port (I: in STD_LOGIC; O: out STD_LOGIC ); end component;
  component nand2 port (I0, I1: in STD_LOGIC; O: out STD_LOGIC ); end component;
  begin
    U1: inv port map (D,DN);
    U2: nand2 port map (D,C,SN);
    U3: nand2 port map (C,DN,RN);
    U4: nand2 port map (SN,IQN,IQ);
    U5: nand2 port map (IQ,RN,IQN);
    Q <= IQ; QN <= IQN;
  end Vdlatch_s2;
```

Table 8-6 VHDL behavioral model of an edge-triggered D flip-flop.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity Vdff is
  port (D, CLK: in STD_LOGIC;
       Q: out STD_LOGIC);
end Vdff;

architecture Vdff_b of Vdff is
begin
  process(CLK)
  begin
    if (CLK'event and CLK='1') then Q <= D; end if;
  end process;
end Vdff_b;
```
Table 8-7 VHDL model of a 74x74-like D flip-flop with preset and clear.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity Vdff74 is
  port (D, CLK, PR_L, CLR_L: in STD_LOGIC;
         Q, QN: out STD_LOGIC);
end Vdff74;

architecture Vdff74_b of Vdff74 is
signal PR, CLR: STD_LOGIC;
begin
  process(CLK, CLR, PR_L, PR, CLK)
  begin
    PR <= not PR_L; CLR <= not CLR_L;
    if (CLR and PR) = '1' then Q <= '0'; QN <= '0';
    elsif CLR = '1' then Q <= '0'; QN <= '1';
    elsif PR = '1' then Q <= '1'; QN <= '0';
    elsif (CLK'event and CLK='1') then Q <= D; QN <= not D;
    end if;
  end process;
end Vdff74_b;
```

Table 8-8 VHDL model of a 16-bit register with many features.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity Vreg16 is
  port (CLK, CLKEN, OE_L, CLR_L: in STD_LOGIC;
         D: in STD_LOGIC_VECTOR(1 to 16); -- Input bus
         Q: out STD_ULOGIC_VECTOR (1 to 16) ); -- Output bus (three-state)
end Vreg16;

architecture Vreg16 of Vreg16 is
signal CLR, OE: STD_LOGIC;  -- active-high versions of signals
signal IQ: STD_LOGIC_VECTOR(1 to 16); -- internal Q signals
begin
  process(CLK, CLR_L, CLR, OE_L, OE, IQ)
  begin
    CLR <= not CLR_L;  OE <= not OE_L;
    if (CLR = '1') then IQ <= (others => '0');
    elsif (CLK'event and CLK='1') then
      if (CLKEN='1') then IQ <= D; end if;
    end if;
    if OE = '1' then Q <= To_StdULogicVector(IQ);
    else Q <= (others => 'Z'); end if;
  end process;
end Vreg16;
```
The D-flip-flop model can be augmented to include asynchronous inputs and a complemented output as in the 74x74 discrete flip-flop, as shown in Table 8-7. This more detailed functional model shows the non-complementary behavior of the \( Q \) and \( Q' \) outputs when preset and clear are asserted simultaneously. However, it does not include timing behavior such as propagation delay and setup and hold times, which are beyond the scope of the VHDL coverage in this book.

Larger registers can of course be modeled by defining the data inputs and outputs to be vectors, and additional functions can also be included. For example, Table 8-8 models a 16-bit register with three-state outputs and clock-enable, output-enable, and clear inputs. An internal signal vector \( IQ \) is used to hold the flip-flop outputs, and three-state outputs are defined and enabled as in Section 5.6.4.

### SYNTHESIS RESTRICTIONS

In Table 8-8, the first `elsif` statement theoretically could have included all of the conditions needed to assign \( D \) to \( IQ \). That is, it could have read “`elsif (CLK'event) and (CLK='1') and (CLKEN='1') then ...`” instead of using a nested `if` statement to check \( CLKEN \). However, it was written as shown for a very pragmatic reason.

Only a subset of the VHDL language can be synthesized by the VHDL compiler that was used to prepare this chapter; this is true of any VHDL compiler today. In particular, use of the “`event`” attribute is limited to the form shown in the example, and a few others, for detecting simple edge-triggered behavior. This gets mapped into edge-triggered D flip-flops during synthesis. The nested `IF` statement that checks \( CLKEN \) in the example leads to the synthesis of multiplexer logic on the \( D \) inputs of these flip-flops.

### 8.3 Sequential PLDs

#### 8.3.1 Bipolar Sequential PLDs

The **PAL16R8**, shown in Figure 8-17, is representative of the first generation of sequential PLDs, which used bipolar (TTL) technology. This device has eight primary inputs, eight outputs, and common clock and output-enable inputs, and fits in a 20-pin package.

The PAL16R8’s AND-OR array is exactly the same as the one found in the PAL16L8 combinational PLD. However, the PAL16R8 has edge-triggered D flip-flops between the AND-OR array and its eight outputs, O1–O8. All of the flip-flops are connected to a common clock input, CLK, and change state on the rising edge of the clock. Each flip-flop drives an output pin through a 3-state buffer; the buffers have a common output-enable signal, \( OE_L \). Notice that, like...
the combinational output pins of a PAL16L8, the registered output pins of the PAL16R8 contain the complement of the signal produced by the AND-OR array.

The possible inputs to the PAL16R8’s AND-OR array are eight primary inputs (I1–I8) and the eight D flip-flop outputs. The connection from the D flip-flop outputs into the AND-OR array makes it easy to design shift registers, counters, and general state machines. Unlike the PAL16L8’s combinational outputs, the PAL16R8’s D-flip-flop outputs are available to the AND-OR array whether or not the O1–O8 three-state drivers are enabled. Thus, the internal flip-flops can go to a next state that is a function of the current state even when the O1–O8 outputs are disabled.

Many applications require combinational as well as sequential PLD outputs. The manufacturers of bipolar PLDs addressed this need by providing a few variants of the PAL16R8 that omitted the D flip-flops on some output pins, and instead provided input and output capability identical to that of the PAL16L8’s bidirectional pins. For example, Figure 8-18 is the logic diagram of the PAL16R6, which has only six registered outputs. Two pins, IO1 and IO8, are bidirectional, serving both as inputs and as combinational outputs with separate 3-state enables, just like the PAL16L8’s bidirectional pins. Thus, the possible inputs to the PAL16R6’s AND-OR array are the eight primary inputs (I1–I8), the six D-flip-flop outputs, and the two bidirectional pins (IO1, IO8).

Table 8-9 shows eight standard bipolar PLDs with differing numbers and types of inputs and outputs. All of the PAL16xx parts in the table use the same AND-OR array, where each output has eight AND gates, each with 16 variables and their complements as possible inputs. The PAL20xx parts use a similar

<table>
<thead>
<tr>
<th>Part number</th>
<th>Package pins</th>
<th>AND-gate inputs</th>
<th>Primary inputs</th>
<th>Bidirectional combinational outputs</th>
<th>Registered outputs</th>
<th>Combinational outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>PAL16L8</td>
<td>20</td>
<td>16</td>
<td>10</td>
<td>6</td>
<td>0</td>
<td>2</td>
</tr>
<tr>
<td>PAL16R4</td>
<td>20</td>
<td>16</td>
<td>8</td>
<td>4</td>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>PAL16R6</td>
<td>20</td>
<td>16</td>
<td>8</td>
<td>2</td>
<td>6</td>
<td>0</td>
</tr>
<tr>
<td>PAL16R8</td>
<td>20</td>
<td>16</td>
<td>8</td>
<td>0</td>
<td>8</td>
<td>0</td>
</tr>
<tr>
<td>PAL20L8</td>
<td>24</td>
<td>20</td>
<td>14</td>
<td>6</td>
<td>0</td>
<td>2</td>
</tr>
<tr>
<td>PAL20R4</td>
<td>24</td>
<td>20</td>
<td>12</td>
<td>4</td>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>PAL20R6</td>
<td>24</td>
<td>20</td>
<td>12</td>
<td>2</td>
<td>6</td>
<td>0</td>
</tr>
<tr>
<td>PAL20R8</td>
<td>24</td>
<td>20</td>
<td>12</td>
<td>0</td>
<td>8</td>
<td>0</td>
</tr>
</tbody>
</table>
Figure 8-17  PAL16R8 logic diagram.
Figure 8-18 PAL16R6 logic diagram.
AND-OR array with 20 variables and their complements as possible inputs. Figure 8-19 shows logic symbols for all of the PLDs in the table.

### 8.3.2 Sequential GAL Devices

The GAL16V8 electrically erasable PLD was introduced in Section 5.3.3. Two “architecture-control” fuses are used to select among three basic configurations of this device. Section 5.3.3 described the 16V8C (“complex”) configuration, shown in Figure 5-27 on page 307, a structure similar to that of a bipolar combinational PAL device, the PAL16L8. The 16V8S (“simple”) configuration provides a slightly different combinational logic capability (see box on page 589).

The third configuration, called the 16V8R, allows a flip-flop to be provided on any or all of the outputs. Figure 8-20 shows the structure of the device when...
Figure 8-20 Logic diagram for the 16V8 in the "registered" configuration.
flip-flops are provided on all outputs. Notice that all of the flip-flops are controlled by a common clock signal on pin 1, as in the bipolar devices of the preceding subsection. Likewise, all of the output buffers are controlled by a common output-enable signal on pin 11.

The circuitry inside each dotted box in Figure 8-20 is called an output logic macrocell. The 16V8R is much more flexible than a PAL16R8 because each macrocell may be individually configured to bypass the flip-flop, that is, to produce a combinational output. Figure 8-21 shows the two macrocell configurations that are possible in the 16V8R; (a) is registered and (b) is combinational. Thus, it is possible to program the device to have any set of registered and combinational outputs, up to eight total.

The 20V8 is similar to the 16V8, but comes in a 24-pin package with four extra input-only pins. Each AND gate in the 20V8 has 20 inputs, hence the “20” in “20V8.”

The “simple” 16V8S configuration of the GAL16V8 is not often used, because its capabilities are mostly a subset of the 16V8C’s. Instead of an AND term, the 16V8S uses one fuse per output to control whether the output buffers are enabled. That is, each output pin may be programmed either to be always enabled or to be always disabled (except pins 15 and 16, which are always enabled). All of the output pins (except 15 and 16) are available as inputs to the AND array regardless of whether the output buffer is enabled.

The only advantage of a 16V8S compared to a 16V8C is that it has eight, not seven, AND terms as inputs to the OR gate on each output. The 16V8S architecture was designed mainly for emulation of certain now-obsolete bipolar PAL devices, some of which either had eight product terms per output or had inputs on pins 12 and 19, which are not inputs in the 16V8C configuration. With appropriate programming, the 16V8S can be used as a pin-for-pin compatible replacement for these devices, which included the PAL10H8, PAL12H6, PAL14H4, PAL16H2, PAL10L8, PAL12L6, PAL14L4, and PAL16L2.
Figure 8-22
Logic diagram for the 22V10.
The 22V10, whose basic structure is shown in Figure 8-22, also comes in a 24-pin package, but is somewhat more flexible than the 20V8. The 22V10 does not have “architecture control” bits like the 16V8’s and 20V8’s, but it can realize any function that is realizable with a 20V8, and more. It has more product terms, two more general-purpose inputs, and better output-enable control than the 20V8. Key differences are summarized below:

- Each output logic macrocell is configurable to have a register or not, as in the 20V8R architecture. However, the macrocells are different from the 16V8’s and 20V8’s, as shown in Figure 8-23.
- A single product term controls the output buffer, regardless of whether the registered or the combinational configuration is selected for a macrocell.
- Every output has at least eight product terms available, regardless of whether the registered or the combinational configuration is selected. Even more product terms are available on the inner pins, with 16 available on each of the two innermost pins. (“Innermost” is with respect to the right-hand side of the Figure 8-22, which also matches the arrangement of these pins on a 24-pin dual-inline package.)
- The clock signal on pin 1 is also available as a combinational input to any product term.
- A single product term is available to generate a global, asynchronous reset signal that resets all internal flip-flops to 0.
- A single product term is available to generate a global, synchronous preset signal that sets all internal flip-flops to 1 on the rising edge of the clock.
- Like the 16V8 and 20V8, the 22V10 has programmable output polarity. However, in the registered configuration, the polarity change is made at the output, rather than the input, of the D flip-flop. This affects the details of programming when the polarity is changed but does not affect the overall capability of the 22V10 (i.e., whether a given function can be realized). In fact, the difference in polarity-change location is transparent when you use a PLD programming language such as ABEL.

![Figure 8-23](image-url) Output logic macrocells for the 22V10: (a) registered; (b) combinational.
For most of the 1990s, the 16V8, 20V8, and 22V10 were the most popular and cost-effective PLDs (but see the box on page 595). Figure 8-24 shows generic logic symbols for these three devices. Most of the examples in the rest of this chapter can fit into the smallest of the three devices, the 16V8.

**Figure 8-24** Logic symbols for popular GAL devices.

For most of the 1990s, the 16V8, 20V8, and 22V10 were the most popular and cost-effective PLDs (but see the box on page 595). Figure 8-24 shows generic logic symbols for these three devices. Most of the examples in the rest of this chapter can fit into the smallest of the three devices, the 16V8.

Lattice Semiconductor introduced GAL devices including the GAL16V8 and GAL20V8 in the mid-1980s. Advanced Micro Devices later followed up with a pin-compatible device which they call the PALCE16V8 (“C” is for CMOS, “E” is for erasable). Several other manufacturers make differently numbered but compatible devices as well. Rather than get caught up in the details of different manufacturers’ names, in this chapter we usually refer to commonly used GAL devices with their generic names, 16V8, 20V8, and 22V10.

### 8.3.3 PLD Timing Specifications

Several timing parameters are specified for combinational and sequential PLDs. The most important ones are illustrated in Figure 8-25 and are explained below:

- $t_{pd}$: This parameter applies to combinational outputs. It is the propagation delay from a primary input pin, bidirectional pin, or “feedback” input to the combinational output. A feedback input is an internal input of the AND-OR array that is driven by the registered output of an internal macrocell.
Section 8.3 Sequential PLDs

$t_{CO}$ This parameter applies to registered outputs. It is the propagation delay from the rising edge of CLK to a primary output.

$t_{CF}$ This parameter also applies to registered outputs. It is the propagation delay from the rising edge of CLK to a macrocell’s registered output that connects back to a feedback input. If specified, $t_{CF}$ is normally less than $t_{CO}$. However, some manufacturers do not specify $t_{CF}$, in which case you must assume that $t_{CF} = t_{CO}$.

$t_{SU}$ This parameter applies to primary, bidirectional, and feedback inputs that propagate to the $D$ inputs of flip-flops. It is the setup time that the input signal must be stable before the rising edge of CLK.

$t_{H}$ This parameter also applies to signals that propagate to the $D$ inputs of flip-flops. It is the hold time that the input signal must be stable after the rising edge of CLK.

$f_{\text{max}}$ This parameter applies to clocked operation. It is the highest frequency at which the PLD can operate reliably, and is the reciprocal of the minimum clock period. Two versions of this parameter can be derived from the previous specifications, depending on whether the device is operating with external feedback or internal feedback.

*External feedback* refers to a circuit in which a registered PLD output is connected to the input of another registered PLD with similar timing; for proper operation, the sum of $t_{CO}$ for the first PLD and $t_{SU}$ for the second must not exceed the clock period.

*Internal feedback* refers to a circuit in which a registered PLD output is fed back to a register in the same PLD; in this case, the sum of $t_{CF}$ and $t_{SU}$ must not exceed the clock period.

Each of the PLDs that we described in previous sections is available in several different speed grades. The speed grade is usually indicated by a suffix on the part number, such as “16V8-10”; the suffix usually refers to the $t_{PD}$

![Figure 8-25 PLD timing parameters.](image-url)
specification, in nanoseconds. Table 8-10 shows the timing of several popular bipolar and CMOS PLDs. Note that only the $t_{PD}$ column applies to the combinational outputs of a device, while the last four columns apply to registered outputs. All of the timing specifications are worst-case numbers over the commercial operating range.

When sequential PLDs are used in applications with critical timing, it’s important to remember that they normally have longer setup times than discrete edge-triggered registers in the same technology, owing to the delay of the AND-OR array on each D input. Conversely, under typical conditions, a PLD actually has a negative hold-time requirement because of the delay through AND-OR array. However, you can’t count on it having a negative hold time—the worst-case specification is normally zero.

### Table 8-10 Timing specifications, in nanoseconds, of popular bipolar and CMOS PLDs.

<table>
<thead>
<tr>
<th>Part numbers</th>
<th>Suffix</th>
<th>$t_{PD}$</th>
<th>$t_{CO}$</th>
<th>$t_{CF}$</th>
<th>$t_{SU}$</th>
<th>$t_{H}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>-5</td>
<td>5</td>
<td>4</td>
<td>–</td>
<td>4.5</td>
<td>0</td>
</tr>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>-7</td>
<td>7.5</td>
<td>6.5</td>
<td>–</td>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>-10</td>
<td>10</td>
<td>8</td>
<td>–</td>
<td>10</td>
<td>0</td>
</tr>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>B</td>
<td>15</td>
<td>12</td>
<td>–</td>
<td>15</td>
<td>0</td>
</tr>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>B-2</td>
<td>25</td>
<td>15</td>
<td>–</td>
<td>25</td>
<td>0</td>
</tr>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>A</td>
<td>25</td>
<td>15</td>
<td>–</td>
<td>25</td>
<td>0</td>
</tr>
<tr>
<td>PALCE16V8, PALCE20V8</td>
<td>-5</td>
<td>5</td>
<td>4</td>
<td>–</td>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>GAL16V8, GAL20V8</td>
<td>-7</td>
<td>7.5</td>
<td>5</td>
<td>3</td>
<td>5</td>
<td>0</td>
</tr>
<tr>
<td>GAL16V8, GAL20V8</td>
<td>-10</td>
<td>10</td>
<td>7.5</td>
<td>6</td>
<td>7.5</td>
<td>0</td>
</tr>
<tr>
<td>GAL16V8, GAL20V8</td>
<td>-15</td>
<td>15</td>
<td>10</td>
<td>8</td>
<td>12</td>
<td>0</td>
</tr>
<tr>
<td>GAL16V8, GAL20V8</td>
<td>-25</td>
<td>25</td>
<td>12</td>
<td>10</td>
<td>15</td>
<td>0</td>
</tr>
<tr>
<td>PALCE22V10</td>
<td>-5</td>
<td>5</td>
<td>4</td>
<td>–</td>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>PALCE22V10</td>
<td>-7</td>
<td>7.5</td>
<td>4.5</td>
<td>–</td>
<td>4.5</td>
<td>0</td>
</tr>
<tr>
<td>GAL22V10</td>
<td>-10</td>
<td>10</td>
<td>7</td>
<td>2.5</td>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>GAL22V10</td>
<td>-15</td>
<td>15</td>
<td>8</td>
<td>2.5</td>
<td>10</td>
<td>0</td>
</tr>
<tr>
<td>GAL22V10</td>
<td>-25</td>
<td>25</td>
<td>15</td>
<td>13</td>
<td>15</td>
<td>0</td>
</tr>
</tbody>
</table>
Once you understand the capabilities of different PLDs, you might ask, “Why not just always use the most capable PLD available?” For example, even if a circuit fits in a 20-pin 16V8, why not specify the slightly larger, 24-pin 20V8 so that spare inputs are available in case of trouble? And, once you’ve specified a 20V8, why not use the somewhat more capable 22V10 which comes in the same 24-pin package?

In the real world of product design and engineering, the constraint is cost. Otherwise, the argument of the previous paragraph could be extended ad nauseum, using CPLDs and FPGAs with even more capability (see chapref{CPLDsFPGAs}).

Like automobiles and fine wines, digital devices such as PLDs, CPLDs, and FPGAs are not always priced proportionally to their capabilities and benefits. In particular, the closer a device’s capability is to the “bleeding edge,” the higher the premium you can expect to pay. Thus, when selecting a device to realize a design, you must evaluate many trade-offs. For example, a high-density, high-cost CPLD or FPGA may allow a design to be realized in a single device whose internal functions are easily changed if need be. On the other hand, using two or more lower density PLDs, CPLDs, or FPGAs may save component cost but increase board area and power consumption, while making it harder to change the design later (since the device interconnections must be fixed when the board is fabricated).

What this goes to show is that overall cost must always be considered along with design elegance and convenience to create a successful (i.e., profitable) product. And minimizing the cost of a product usually involves a plethora of common-sense economic and engineering considerations that are far removed from the turn-the-crank, algorithmic gate minimization methods of Chapter 4.

8.4 Counters

The name counter is generally used for any clocked sequential circuit whose state diagram contains a single cycle, as in Figure 8-26. The modulus of a counter is the number of states in the cycle. A counter with $m$ states is called a modulo-$m$ counter or, sometimes, a divide-by-$m$ counter. A counter with a non-power-of-2 modulus has extra states that are not used in normal operation.
Probably the most commonly used counter type is an n-bit binary counter. Such a counter has n flip-flops and has \(2^n\) states, which are visited in the sequence 0, 1, 2, \(\ldots\), \(2^n - 1\), 0, 1, \(\ldots\). Each of these states is encoded as the corresponding n-bit binary integer.

### 8.4.1 Ripple Counters

An n-bit binary counter can be constructed with just n flip-flops and no other components, for any value of n. Figure 8-27 shows such a counter for n = 4. Recall that a T flip-flop changes state (toggles) on every rising edge of its clock input. Thus, each bit of the counter toggles if and only if the immediately preceding bit changes from 1 to 0. This corresponds to a normal binary counting sequence—when a particular bit changes from 1 to 0, it generates a carry to the next most significant bit. The counter is called a ripple counter because the carry information ripples from the less significant bits to the more significant bits, one bit at a time.

### 8.4.2 Synchronous Counters

Although a ripple counter requires fewer components than any other type of binary counter, it does so at a price—it is slower than any other type of binary counter. In the worst case, when the most significant bit must change, the output is not valid until time \(n \cdot t_{TQ}\) after the rising edge of CLK, where \(t_{TQ}\) is the propagation delay from input to output of a T flip-flop.

A synchronous counter connects all of its flip-flop clock inputs to the same common CLK signal, so that all of the flip-flop outputs change at the same time, after only \(t_{TQ}\) ns of delay. As shown in Figure 8-28, this requires the use of T flip-flops with enable inputs; the output toggles on the rising edge of T if and only if EN is asserted. Combinational logic on the EN inputs determines which, if any, flip-flops toggle on each rising edge of T.
As shown in Figure 8-28, it is also possible to provide a master countenable signal CNTEN. Each T flip-flop toggles if and only if CNTEN is asserted and all of the lower-order counter bits are 1. Like the binary ripple counter, a synchronous n-bit binary counter can be built with a fixed amount of logic per bit—in this case, a T flip-flop with enable and a 2-input AND gate.

The counter structure in Figure 8-28 is sometimes called a synchronous serial counter because the combinational enable signals propagate serially from the least significant to the most significant bits. If the clock period is too short, there may not be enough time for a change in the counter’s LSB to propagate to the MSB. This problem is eliminated in Figure 8-29 by driving each EN input with a dedicated AND gate, just a single level of logic. Called a synchronous parallel counter, this is the fastest binary counter structure.
8.4.3 MSI Counters and Applications

The most popular MSI counter is the 74x163, a synchronous 4-bit binary counter with active-low load and clear inputs, with the traditional logic symbol shown in Figure 8-30. Its function is summarized by the state table in Table 8-11, and its internal logic diagram is shown in Figure 8-31.

The '163 uses D flip-flops rather than T flip-flops internally to facilitate the load and clear functions. Each D input is driven by a 2-input multiplexer consisting of an OR gate and two AND gates. The multiplexer output is 0 if the CLR_L input is asserted. Otherwise, the top AND gate passes the data input (A, B, C, or D) to the output if LD_L is asserted. If neither CLR_L nor LD_L is asserted, the bottom AND gate passes the output of an XNOR gate to the multiplexer output.

<table>
<thead>
<tr>
<th>Table 8-11</th>
<th>State table for a 74x163 4-bit binary counter.</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Inputs</strong></td>
<td><strong>Current State</strong></td>
</tr>
<tr>
<td>CLR_L, LD_L</td>
<td>QD, QC, QB, QA</td>
</tr>
<tr>
<td>0, x, x, x</td>
<td>x, x, x, x</td>
</tr>
<tr>
<td>1, 0, x, x</td>
<td>x, x, x, x</td>
</tr>
<tr>
<td>1, 1, 0, x</td>
<td>x, x, x, x</td>
</tr>
<tr>
<td>1, 1, x, 0</td>
<td>x, x, x, x</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>0, 0, 0, 0</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>0, 0, 1, 0</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>0, 1, 1, 1</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>1, 0, 0, 0</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>1, 0, 1, 0</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>1, 1, 0, 1</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>1, 1, 1, 0</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>1, 1, 0, 0</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>1, 1, 1, 1</td>
</tr>
<tr>
<td>1, 1, 1, 1</td>
<td>1, 1, 1, 0</td>
</tr>
</tbody>
</table>

Copyright © 1999 by John F. Wakerly
Copying Prohibited
Figure 8-31 Logic diagram for the 74x163 synchronous 4-bit binary counter, including pin numbers for a standard 16-pin dual in-line package.
The XNOR gates perform the counting function in the '163. One input of each XNOR is the corresponding count bit (QA, QB, QC, or QD); the other input is 1, which complements the count bit, if and only if both enables ENP and ENT are asserted and all of the lower-order count bits are 1. The RCO ("ripple carry out") signal indicates a carry from the most significant bit position, and is 1 when all of the count bits are 1 and ENT is asserted.

Even though most MSI counters have enable inputs, they are often used in a free-running mode in which they are enabled continuously. Figure 8-32 shows the connections to make a '163 operate in this way, and Figure 8-33 shows the resulting output waveforms. Notice that starting with QA, each signal has half the frequency of the preceding one. Thus, a free-running '163 can be used as a divide-by-2, -4, -8, or -16 counter, by ignoring any unnecessary high-order output bits.

Note that the '163 is fully synchronous; that is, its outputs change only on the rising edge of CLK. Some applications need an asynchronous clear function.
as provided by the 74x161. The ‘161 has the same pinout as the ‘163, but its CLR_L input is connected to the asynchronous clear inputs of its flip-flops.

The 74x160 and 74x162 are more variations with the same pinouts and general functions as the ‘161 and ‘163, except that the counting sequence is modified to go to state 0 after state 9. In other words, these are modulo-10 counters, sometimes called decade counters. Figure 8-34 shows the output waveforms for a free-running ‘160 or ‘162. Notice that although the QD and QC outputs have one-tenth of the CLK frequency, they do not have a 50% duty cycle, and the QC output, with one-fifth of the input frequency, does not have a constant duty cycle. We’ll show the design of a divide-by-10 counter with a 50% duty-cycle output later in this subsection.

Although the ‘163 is a modulo-16 counter, it can be made to count in a modulus less than 16 by using the CLR_L or LD_L input to shorten the normal counting sequence. For example, Figure 8-35 shows one way of using the ‘163 as a modulo-11 counter. The RCO output, which detects state 15, is used to force redes circuitry to force the sequence to end.

Figure 8-34 Clock and output waveforms for a free-running divide-by-10 counter.

Figure 8-35 Using the 74x163 as a modulo-11 counter with the counting sequence 5, 6, ..., 15, 5, 6, ...
the next state to 5, so that the circuit will count from 5 to 15 and then start at 5 again, for a total of 11 states per counting cycle.

A different approach for modulo-11 counting with the '163 is shown in Figure 8-36. This circuit uses a NAND gate to detect state 10 and force the next state to 0. Notice that only a 2-input gate is used to detect state 10 (binary 1010). Although a 4-input gate would normally be used to detect the condition \( \text{CNT}10 = Q3 \cdot Q2' \cdot Q1 \cdot Q0' \), the 2-input gate takes advantage of the fact that no other state in the normal counting sequence of 0–10 has \( Q3 = 1 \) and \( Q1 = 1 \). In general, to detect state \( N \) in a binary counter that counts from 0 to \( N \), we need to AND only the state bits that are 1 in the binary encoding of \( N \).

There are many other ways to make a modulo-11 counter using a '163. The choice of approach—one of the preceding or a combination of them (as in Exercise 8.25)—depends on the application. As another example, in Section 2.10 we promised to show you how to build a circuit that counts in the
excess-3 decimal code, shown in Table 2-9 on page 45. Figure 8-37 shows the connections for a '163 to count in the excess-3 sequence. A NAND gate detects state 1100 and forces 0011 to be loaded as the next state. Figure 8-38 shows the resulting timing waveforms. Notice that the Q3 output has a 50% duty cycle, which may be desirable for some applications.

A binary counter with a modulus greater than 16 can be built by cascading 74x163s. Figure 8-39 shows the general connections for such a counter. The CLK, CLR_L, and LD_L inputs of all the '163s are connected in parallel, so that all of them count or are cleared or loaded at the same time. A master count-enable (CNTEN) signal is connected to the low-order '163. The RCO4 output is asserted if and only if the low-order '163 is in state 15 and CNTEN is asserted; RCO4 is connected to the enable inputs of the high-order '163. Thus, both the carry information and the master count-enable ripple from the output of one
4-bit counter stage to the next. Like the synchronous serial counter of Figure 8-28, this scheme can be extended to build a counter with any desired number of bits; the maximum counting speed is limited by the propagation delay of the ripple carry signal through all of the stages (but see Exercise 8.27).

Even experienced digital designers are sometimes confused about the difference between the ENP and ENT enable inputs of the '163 and similar counters, since both must be asserted for the counter to count. However, a glance at the 163’s internal logic diagram, Figure 8-31 on page 599, shows the difference quite clearly—ENT goes to the ripple carry output as well. In many applications, this distinction is important.

For example, Figure 8-40 shows an application that uses two '163s as a modulo-193 counter that counts from 63 to 255. The MAXCNT output detects state 255 and stops the counter until GO_L is asserted. When GO_L is asserted, the counter is reloaded with 63 and counts up to 255 again. (Note that the value of GO_L is relevant only when the counter is in state 255.) To keep the counter

---

**Figure 8-40**

Using 74x163s as a modulo-193 counter with the counting sequence 63, 64, ..., 255, 63, 64, ...
stopped, MAXCNT must be asserted in state 255 even while the counter is stopped. Therefore, the low-order counter’s ENT input is always asserted, its RCO output is connected to the high-order ENT input, and MAXCNT detects state 255 even if CNTEN is not asserted (compare with the behavior of RCO8 in Figure 8-39). To enable counting, CNTEN is connected to the ENP inputs in parallel. A NAND gate asserts RELOAD_L to go back to state 63 only if GO_L is asserted and the counter is in state 255.

Another counter with functions similar to 74x163’s is the 74x169, whose logic symbol is shown in Figure 8-41. One difference in the ‘169 is that its carry output and enable inputs are active low. More importantly, the ‘169 is an up/down counter; it counts in ascending or descending binary order depending on the value of an input signal, UP/DN. The ‘169 counts up when UP/DN is 1 and down when UP/DN is 0.

### 8.4.4 Decoding Binary-Counter States

A binary counter may be combined with a decoder to obtain a set of 1-out-of-\(m\)-coded signals, where one signal is asserted in each counter state. This is useful when counters are used to control a set of devices where a different device is enabled in each counter state. In this approach, each output of the decoder enables a different device.

Figure 8-42 shows how a 74x163 wired as a modulo-8 counter can be combined with a 74x138 3-to-8 decoder to provide eight signals, each one representing a counter state. Figure 8-43 shows typical timing for this circuit. Each decoder output is asserted during a corresponding clock period.

Notice that the decoder outputs may contain “glitches” on state transitions where two or more counter bits change, even though the ’163 outputs are glitch free and the ’138 does not have any static hazards. In a synchronous counter like the ’163, the outputs don’t change at exactly the same time. More important,
multiple signal paths in a decoder like the ’138 have different delays; for example, the path from B to Y1_L is faster than the path from A to Y1_L. Thus, even if the input changes simultaneously from 011 to 100, the decoder may behave as if the input were temporarily 001, and the Y1_L output may have a glitch. In the present example, it can be shown that the glitches can occur in *any* realization of the binary decoder function; this problem is an example of a *function hazard*.

In most applications, the decoder output signals portrayed in Figure 8-43 would be used as control inputs to registers, counters, and other edge-triggered devices (e.g., EN_L in a 74x377, LD_L in a 74x163, or ENP_L in a 74x169). In such a case, the decoding glitches in the figure are not a problem, since they occur *after* the clock tick. They are long gone before the next tick comes along, when the decoder outputs are sampled by other edge-triggered devices. However, the glitches *would* be a problem if they were applied to something like the S_L or R_L inputs of an S-R latch. Likewise, using such potentially glitchy signals as clocks for edge-triggered devices is a definite no-no.

If necessary, one way to “clean up” the glitches in Figure 8-43 is to connect the ’138 outputs to another register that samples the stable decoded outputs on the next clock tick, as shown in Figure 8-44. Notice that the decoded outputs have been renamed to account for the 1-tick delay through the register. However, once you decide to pay for an 8-bit register, a less costly solution is to use an 8-bit “ring counter,” which provides glitch-free decoded outputs directly, as we’ll show in Section 8.5.6.
8.4.5 Counters in ABEL and PLDs

Binary counters are good candidates for ABEL- and PLD-based design, for several reasons:

- A large state machine can often be decomposed into two or more smaller state machines where one of the smaller machines is a binary counter that keeps track of how long the other machine should stay in a particular state. This may simplify both the conceptual design and the circuit design of the machine.

- Many applications require almost-binary-modulus counters with special requirements for initialization, state detection, or state skipping. For example, a counter in an elevator controller may skip state 13. Instead of using an off-the-shelf binary counter and extra logic for the special requirements, a designer can specify exactly the required functions in an ABEL program.

- Most standard MSI counters have only 4 bits, while a single 24-pin PLD can be used to create a binary counter with up to 10 bits.

The most popular MSI counter is the 74x163 4-bit binary counter, shown in Figure 8-31 on page 599. A glance at this figure shows that the excitation logic for this counter isn’t exactly simple, especially considering its use of XNOR gates. Nevertheless, ABEL provides a very simple way of defining counter behavior, which we describe next.

Recall that ABEL uses the “+” symbol to specify integer addition. When two sets are “added” with this operator, each is interpreted as a binary number; the rightmost set element corresponds to the least significant bit of the number. Thus, the function of a 74x163 can be specified by the ABEL program in Table 8-12. When the counter is enabled, 1 is added to the current state.
### Table 8-12 ABEL program for a 74x163-like 4-bit binary counter.

```ABEL
module Z74X163
title '4-bit Binary Counter'

  " Input pins
  CLK, !LD, !CLR, ENP, ENT        pin;
  A, B, C, D                      pin;

  " Output pins
  QA, QB, QC, QD                  pin istype 'reg';
  RCD                             pin istype 'com';

  " Set definitions
  INPUT = [D, C, B, A];
  COUNT = [QD, QC, QB, QA];

equations
  COUNT.CLK = CLK;
  COUNT := !CLR & ( LD & INPUT
    # !LD & (ENT & ENP) & (COUNT + 1)
    # !LD & !(ENT & ENP) & COUNT);
  RCO = (COUNT == [1,1,1,1]) & ENT;
end Z74X163
```

### Table 8-13 Minimized equations for the 4-bit binary counter in Table 8-12.

<table>
<thead>
<tr>
<th>QA</th>
<th>QD</th>
</tr>
</thead>
<tbody>
<tr>
<td># CLR &amp; LD &amp; ENP &amp; QA</td>
<td># CLR &amp; !LD &amp; D</td>
</tr>
<tr>
<td># CLR &amp; LD &amp; !ENT &amp; QA</td>
<td># CLR &amp; LD &amp; QC &amp; !QB</td>
</tr>
<tr>
<td># CLR &amp; !LD &amp; A);</td>
<td># CLR &amp; LD &amp; QC &amp; !QC</td>
</tr>
<tr>
<td>QB</td>
<td>:= (CLR &amp; LD &amp; ENT &amp; ENP &amp; !QB &amp; QA)</td>
</tr>
<tr>
<td># CLR &amp; LD &amp; QB &amp; !QA</td>
<td># CLR &amp; LD &amp; !ENT &amp; QB</td>
</tr>
<tr>
<td># CLR &amp; LD &amp; !ENP &amp; QB</td>
<td># CLR &amp; LD &amp; !QUE &amp; !QA);</td>
</tr>
<tr>
<td># CLR &amp; LD &amp; !ENT &amp; QB</td>
<td>RCO = (ENT &amp; QC &amp; QB &amp; QA);</td>
</tr>
<tr>
<td># CLR &amp; !LD &amp; B);</td>
<td></td>
</tr>
<tr>
<td>QC</td>
<td>:= (CLR &amp; LD &amp; ENT &amp; ENP &amp; !QC &amp; QB &amp; QA)</td>
</tr>
<tr>
<td>:= (CLR &amp; LD &amp; QC &amp; !QA)</td>
<td># CLR &amp; LD &amp; QC &amp; !QA</td>
</tr>
<tr>
<td># CLR &amp; LD &amp; QC &amp; !QB</td>
<td># CLR &amp; LD &amp; QC &amp; !QB</td>
</tr>
<tr>
<td># CLR &amp; LD &amp; !ENP &amp; QC</td>
<td># CLR &amp; LD &amp; !ENT &amp; QC</td>
</tr>
<tr>
<td># CLR &amp; LD &amp; !ENT &amp; QC</td>
<td># CLR &amp; !LD &amp; C);</td>
</tr>
</tbody>
</table>
Table 8-13 shows the minimized logic equations that ABEL generates for the 4-bit counter. Notice that each more significant output bit requires one more product term. As a result, the size of counters that can be realized in a 16V8 or even a 20V8 is generally limited to five or six bits. Other devices, including the X-series PLDs and some CPLDs, contain an XOR structure that can realize larger counters without increasing product-term requirements.

Designing a specialized counting sequence in ABEL is much simpler than adapting a standard binary counter. For example, the ABEL program in Table 8-12 can be adapted to count in excess-3 sequence (Figure 8-38 on page 603) by changing the equations as follows:

```
COUNT := !CLR & ( LD & INPUT
  # !LD & (ENT & ENP) &
  ((COUNT==12) & 3) # ((COUNT!=12) & (COUNT + 1))
  # !LD & !(ENT & ENP) & COUNT);
RCO = (COUNT == 12) & ENT;
```

PLDs can be cascaded to obtain wider counters, by providing each counter stage with a carry output that indicates when it is about to roll over. There are two basic approaches to generating the carry output:

- **Combinational.** The carry equation indicates that the counter is enabled and is currently in its last state before rollover. For a 5-bit binary up counter, we have

  \[
  COUT = \text{CNTEN} \& Q4 \& Q3 \& Q2 \& Q1 \& Q0;
  \]

  Since \text{CNTEN} is included, this approach allows carries to be rippled through cascaded counters by connecting each \text{COUT} to the next \text{CNTEN}.

- **Registered.** The carry equation indicates that the counter is about to enter its last state before rollover. Thus, at the next clock tick, the counter enters this last state and the carry output is asserted. For a 5-bit binary up counter with load and clear inputs, we have

  \[
  COUT := !CLR \& !LD\& \text{CNTEN}
    \& Q4 \& Q3 \& Q2 \& Q1 \& !Q0
    # !CLR \& !LD \& !\text{CNTEN}
    \& Q4 \& Q3 \& Q2 \& Q1 \& Q0
    # !CLR \& LD
    \& D4 \& D3 \& D2 \& D1 \& D0;
  \]

  The second approach has the advantage of producing \text{COUT} with less delay than the combinational approach. However, external gates are now required between stages, since the \text{CNTEN} signal for each stage should be the logical AND of the master count-enable signal and the \text{COUT} outputs of all lower-order counters. These external gates can be avoided if the higher-order counters have multiple enable inputs.
8.4.6 Counters in VHDL

Like ABEL, VHDL allows counters to be specified fairly easily. The biggest challenge in VHDL, with its strong type checking, is to get all of the signal types defined correctly and consistently.

Table 8-14 is a VHDL program for a 74x163-like binary counter. Notice that the program uses the IEEE.std_logic_arith.all library, which includes the UNSIGNED type, as we described in Section 5.9.6 on page 389. This library includes definitions of “+” and “-” operators that perform unsigned addition and subtraction on UNSIGNED operands. The counter program declares the counter input and output as UNSIGNED vectors and uses “+” to increment the counter value as required.

In the program, we defined an internal signal IQ to hold the counter value. We could have used Q directly, but then we’d have to declare its port type as buffer rather than out. Also, we could have defined the type of ports D and Q to be STD_LOGIC_VECTOR, but then we would have to perform type conversions inside the body of the process (see Exercise 8.33).

Table 8-14 VHDL program for a 74x163-like 4-bit binary counter.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;

entity V74x163 is
    port ( CLK, CLR_L, LD_L, ENP, ENT: in STD_LOGIC;
        D: in UNSIGNED (3 downto 0);
        Q: out UNSIGNED (3 downto 0);
        RCO: out STD_LOGIC );
end V74x163;

architecture V74x163_arch of V74x163 is
signal IQ: UNSIGNED (3 downto 0);
begin
    process (CLK, ENT, IQ)
    begin
        if (CLK'event and CLK='1') then
            if CLR_L='0' then IQ <= (others => '0');
            elsif LD_L='0' then IQ <= D;
            elsif (ENT and ENP)='1' then IQ <= IQ + 1;
            end if;
        end if;
        if (IQ=15) and (ENT='1') then RCO <= '1';
        else RCO <= '0';
        end if;
        Q <= IQ;
    end process;
end V74x163_arch;
```
As in ABEL, specialized counting sequences can be specified very easily using behavioral VHDL code. For example, Table 8-15 modifies the 74x163-like counter to count in excess-3 sequence (3, …, 12, 3, …).

Unfortunately, some VHDL synthesis engines do not synthesize counters particularly well. In particular, they tend to synthesize the counting step using a binary adder with the counter value and a constant 1 as operands. This approach requires much more combinational logic than what we’ve shown for discrete counters, and is particularly wasteful in CPLDs and FPGAs containing T flip-flops, XOR gates, or other structures optimized for counters. In this case, a useful alternative is to write structural VHDL that is targeted to the cells available in a particular CPLD, FPGA, or ASIC technology.

For example, we can construct one bit-cell for a 74x163-like counter using the circuit in Figure 8-45. This circuit is designed to use serial propagation for the carry bits, so the same circuit can be used at any stage of an arbitrarily large counter, subject to fanout constraints on the common signals that drive all of the stages. The signals in the bit-cell have the following definitions:

- **CLK** (common) The clock input for all stages.
- **LDNOCCLR** (common) Asserted if the counter’s LD input is asserted and CLR is negated.
- **NOCLRORLD** (common) Asserted if the counter’s CLR and LD inputs are both negated.
- **CNTENP** (common) Asserted if the counter’s ENP input is asserted.
- **Di** (per cell) Load data input for cell i.

Table 8-15  VHDL architecture for counting in excess-3 order.

```
architecture V74xs3_arch of V74x163 is
  signal IQ: UNSIGNED (3 downto 0);
begin
  process (CLK, ENT, IQ)
  begin
    if CLK'event and CLK='1' then
      if CLR_L='0' then IQ <= (others => '0');
      elsif LD_L='0' then IQ <= D;
      elsif (ENT and ENP)='1' and (IQ=12) then IQ <= ('0','0','1','1');
      elsif (ENT and ENP)='1' then IQ <= IQ + 1;
      end if;
    end if;
    if (IQ=12) and (ENT='1') then RCO <= '1';
    else RCO <= '0';
    end if;
    Q <= IQ;
  end process;
end V74xs3_arch;
```
CNTENi  (per cell) Serial count enable input for cell $i$.
CNTENi+1 (per cell) Serial count enable output for cell $i$.
Qi    (per cell) Counter output for cell $i$.

Table 8-16 is a VHDL program corresponding to the bit-cell in the figure. In the program, the D flip-flop component Vdffqnn is assumed to be already defined; it is similar to the D flip-flop in Table 8-6 with the addition of a QN (complemented) output. In an FPGA or ASIC design, a flip-flop component type would be chosen from the manufacturer’s standard cell library.

```
library IEEE;
use IEEE.std_logic_1164.all;

entity syncsercell is
  port( CLK, LDNOCLR, NOCLRORLD, CNTENP, D, CNTEN: in STD_LOGIC;
        CNTENO, Q: out STD_LOGIC);
end syncsercell;

architecture syncsercell_arch of syncsercell is
  component Vdffqnn
    port( CLK, D: in STD_LOGIC;
          Q, QN: out STD_LOGIC);
  end component;
  signal LDAT, CDAT, DIN, Q_L: STD_LOGIC;
begin
  LDAT <= LDNOCLR and D;
  CDAT <= NOCLRORLD and ((CNTENP and CNTEN) xor not Q_L);
  DIN  <= LDAT or CDAT;
  CNTENO <= (not Q_L) and CNTEN;
  U1: Vdffqnn port map (CLK, DIN, Q, Q_L);
end syncsercell_arch;
```

**Figure 8-45** One bit-cell of a synchronous serial, 74x163-like counter.
Table 8-17 shows how to create an 8-bit synchronous serial counter using the cell defined previously. The first two assignments in the architecture body synthesize the common LDNOCLR and NOCLRORLD signals. The next two statements handle boundary condition for the serial count-enable chain. Finally, the generate statement (introduced on page 415) instantiates eight 1-bit counter cells and hooks up the count-enable chain as required.

It should be clear that a larger or smaller counter can be created simply by changing a few definitions in the program. You can put VHDL’s generic statement to good use here to allow you to change the counter’s size with a one-line change (see Exercise 8.35).

Table 8-17  VHDL program for an 8-bit 74x163-like synchronous serial counter.

```
library IEEE;
use IEEE.std_logic_1164.all;

entity V74x163s is
  port( CLK, CLR_L, LD_L, ENP, ENT: in STD_LOGIC;
        D: in STD_LOGIC_VECTOR (7 downto 0);
        Q: out STD_LOGIC_VECTOR (7 downto 0);
        RCO: out STD_LOGIC );
end V74x163s;

architecture V74x163s_arch of V74x163s is
  component syncsercell
    port( CLK, LDNOCLR, NOCLRORLD, CNTENP, D, CNTEN: in STD_LOGIC;
          CNTENO, Q: out STD_LOGIC );
  end component;
  signal LDNOCLR, NOCLRORLD: STD_LOGIC; -- common signals
  signal SCNTEN: STD_LOGIC_VECTOR (8 downto 0); -- serial count-enable inputs
begin
  LDNOCLR <= (not LD_L) and CLR_L; -- create common load and clear controls
  NOCLRORLD <= LD_L and CLR_L;
  SCNTEN(0) <= ENT; -- serial count-enable into the first stage
  RCO <= SCNTEN(8); -- RCO is equivalent to final count-enable output
  g1: for i in 0 to 7 generate -- generate the eight syncsercell stages
    U1: syncsercell port map ( CLK, LDNOCLR, NOCLRORLD, ENP, D(i), SCNTEN(i),
                                SCNTEN(i+1), Q(i));
  end generate;
end V74x163s_arch;
```
8.5 Shift Registers

8.5.1 Shift-Register Structure

A shift register is an n-bit register with a provision for shifting its stored data by one bit position at each tick of the clock. Figure 8-46 shows the structure of a serial-in, serial-out shift register. The serial input, SERIN, specifies a new bit to be shifted into one end at each clock tick. This bit appears at the serial output, SEROUT, after n clock ticks, and is lost one tick later. Thus, an n-bit serial-in, serial-out shift register can be used to delay a signal by n clock ticks.

A serial-in, parallel-out shift register, shown in Figure 8-47, has outputs for all of its stored bits, making them available to other circuits. Such a shift register can be used to perform serial-to-parallel conversion, as explained later in this section.

Conversely, it is possible to build a parallel-in, serial-out shift register. Figure 8-48 shows the general structure of such a device. At each clock tick, the register either loads new data from inputs 1D–ND, or it shifts its current contents, depending on the value of the LOAD/SHIFT control input (which could be named LOAD or SHIFT_L). Internally, the device uses a 2-input multiplexer on each flip-flop’s D input to select between the two cases. A parallel-in, serial-out shift register can be used to perform parallel-to-serial conversion, as explained later in this section.

By providing outputs for all of the stored bits in a parallel-in shift register, we obtain the parallel-in, parallel-out shift register shown in Figure 8-49. Such a device is general enough to be used in any of the applications of the previous shift registers.

Figure 8-46  Structure of a serial-in, serial-out shift register.

Figure 8-47  Structure of a serial-in, parallel-out shift register.

Copyright © 1999 by John F. Wakerly  Copying Prohibited
Figure 8-48  Structure of a parallel-in, serial-out shift register.

Figure 8-49  Structure of a parallel-in, parallel-out shift register.
8.5.2 MSI Shift Registers

Figure 8-50 shows logic symbols for three popular MSI 8-bit shift registers. The 74x164 is a serial-in, parallel-out device with an asynchronous clear input (CLR_L). It has two serial inputs that are ANDed internally. That is, both SERA and SERB must be 1 for a 1 to be shifted into the first bit of the register.

The 74x166 is a parallel-in, serial-out shift register, also with an asynchronous clear input. This device shifts when SH/LD is 1, and loads new data otherwise. The ’166 has an unusual clocking arrangement called a “gated clock” (see also Section 8.8.2); it has two clock inputs that are connected to the internal flip-flops as shown in Figure 8-50(c). The designers of the ’166 intended for CLK to be connected to a free-running system clock, and for CLKINH to be asserted to inhibit CLK, so that neither shifting nor loading occurs on the next clock tick, and the current register contents are held. However, for this to work, CLKINH must be changed only when CLK is 1; otherwise, undesired clock edges occur on the internal flip-flops. A much safer way of obtaining a “hold” function is employed in the next devices that we discuss.

The 74x194 is an MSI 4-bit bidirectional, parallel-in, parallel-out shift register. Its logic diagram is shown in Figure 8-51. The shift registers that we’ve studied previously are called unidirectional shift registers because they shift in only one direction. The ’194 is a bidirectional shift register because its contents may be shifted in either of two directions, depending on a control input. The two
Figure 8-51 Logic diagram for the 74x194 4-bit universal shift register, including pin numbers for a standard 16-pin dual in-line package.
directions are called "left" and "right," even though the logic diagram and the logic symbol aren’t necessarily drawn that way. In the ‘194, left means “in the direction from QD to QA,” and right means “in the direction from QA to QD.” Our logic diagram and symbol for the ‘194 are consistent with these names if you rotate them 90° clockwise.

Table 8-18 is a function table for the 74x194. This function table is highly compressed, since it does not contain columns for most of the inputs (A–D, RIN, LIN) or the current state QA–QD. Still, by expressing each next-state value as a function of these implicit variables, it completely defines the operation of the ‘194 for all $2^{12}$ possible combinations of current state and input, and it sure beats a 4,096-row table!

Note that the ‘194’s LIN (left-in) input is conceptually located on the “right-hand” side of the chip, but it is the serial input for left shifts. Likewise, RIN is the serial input for right shifts.

The ‘194 is sometimes called a universal shift register because it can be made to function like any of the less general shift register types that we’ve discussed (e.g., unidirectional; serial-in, parallel-out; parallel-in, serial-out). In fact, many of our design examples in the next few subsections contain ‘194s configured to use just a subset of their available functions.

Table 8-18

<table>
<thead>
<tr>
<th>Function</th>
<th>Inputs</th>
<th>Next state</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>S1</td>
<td>S0</td>
</tr>
<tr>
<td>Hold</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Shift right</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Shift left</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Load</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 8-19

<table>
<thead>
<tr>
<th>Function</th>
<th>Inputs</th>
<th>Next state</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>S1</td>
<td>S0</td>
</tr>
<tr>
<td>Hold</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Shift right</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Shift left</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Load</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>
Figure 8-53 Logic diagram for the 74x299 8-bit universal shift register, including pin numbers for a standard 20-pin dual in-line package.
drivers are disabled and data is loaded through the AQA–HQH pins. At other times, the stored bits are driven onto these same pins if G1\_L and G2\_L are asserted. The leftmost and rightmost stored bits are available at all times on separate output-only pins, QA and QH.

### 8.5.3 The World’s Biggest Shift-Register Application

The most common application of shift registers is to convert parallel data into serial format for transmission or storage, and to convert serial data back to parallel format for processing or display (see Section 2.16.1). The most common example of serial data transmission, one that you almost certainly take part in every day, is in digital telephony.

For years, TPCs (The Phone Companies) have been installing digital switching equipment in their central offices (COs). Most home phones have a two-wire analog connection to the central office. However, an analog-to-digital converter samples the analog voice signal 8,000 times per second (once every 125 µs) when it enters the CO, and produces a corresponding sequence of 8,000 8-bit bytes representing the sign and amplitude of the analog signal at each sampling point. Subsequently, your voice is transmitted digitally on 64-Kbps serial channels throughout the phone network, until it is converted back to an analog signal by a digital-to-analog converter at the far-end CO.

The 64 Kbps bandwidth required by a single digital voice signal is far less than can be obtained on a single digital signal line or switched by digital ICs. Therefore most digital telephone equipment multiplexes many 64-Kbps channels onto a single wire, saving both wires and digital ICs for switching. In the next subsection, we show how 32 channels can be processed by a handful of MSI chips; and these chips could be easily integrated into a single CPLD. This is a classic example of a space/time trade-off in digital design—by running the chips faster, you can accomplish a larger task with fewer chips. Indeed, this is the main reason that the telephone network has “gone digital.”

---

**I STILL DON’T KNOW**

ISDN (Integrated Services Digital Network) technology was developed in the late 1980s to extend full-duplex 144-kbps serial digital channels to home phones. The idea was to carry two 64-Kbps voice conversations plus a 16-Kbps control channel on a single pair of wires, thus increasing the capacity of installed wiring.

In the first edition of this book, we noted that delays in ISDN deployment had led some people in the industry to rename it “Imaginary Services Delivered Nowhere.” In the mid-1990s, ISDN finally took off in the U.S., but it was deployed not so much to carry voice as to provide “high-speed” connections to the Internet.

Unfortunately for TPCs, the growth in ISDN was cut short first by the deployment of inexpensive 56-Kbps analog modems and later by the growing availability of very high-speed connections (160 Kbps to 2 Mbps or higher) using newer DSL (Digital Subscriber Line) and cable-modem technologies.
8.5.4 Serial/Parallel Conversion

A typical application of serial data transfer between two modules (possibly in a piece of CO switching equipment) is shown in Figure 8-54. Three signals are normally connected between a source module and a destination module to accomplish the transfer:

- **Clock.** The clock signal provides the timing reference for transfers, defining the time to transfer one bit. In systems with just two modules, the clock may be part of control circuits located on the source module as shown. In larger systems, the clock may be generated at a common point and distributed to all of the modules.
- **Serial data.** The data itself is transmitted on a single line.
- **Synchronization.** A _synchronization pulse_ (or _sync pulse_) provides a reference point for defining the data format, such as the beginning of a byte or word in the serial data stream. Some systems omit this signal and instead use a unique pattern on the serial data line for synchronization.

The general timing characteristics of these signals in a typical digital telephony application are shown in Figure 8-55(a). The CLOCK signal has a frequency of 2.048 MHz to allow the transmission of $32 \times 8,000$ 8-bit bytes per...
second. The 1-bit-wide pulse on the SYNC signal identifies the beginning of a 125-μs interval called a frame. A total of 256 bits are transmitted on SDATA during this interval, which is divided into 32 timeslots containing eight bits each. Each timeslot carries one digitally encoded voice signal. Both timeslot numbers and bit positions within a timeslot are located relative to the SYNC pulse.

Figure 8-56 shows a circuit that converts parallel data to the serial format of Figure 8-55(a), with detailed timing shown in (b). Two 74x163 counters are wired as a free-running modulo-256 counter to define the frame. The five high-order and three low-order counter bits are the timeslot number and bit number, respectively.

**WHICH BIT FIRST?** Most real serial links for digitized voice actually transmit bit 7 first, because this is the first bit generated by the analog-to-digital converter that digitizes the voice signal. However, to simplify our examples, we transmit bit 0 first so that counter state equals bit number.
Figure 8-56 Parallel-to-serial conversion using a parallel-in shift register.
Figure 8-57 Serial-to-parallel conversion using a parallel-out shift register.
A 74x166 parallel-in shift register performs the parallel-to-serial conversion. Bit 0 of the parallel data (D0–D7) is connected to the '166 input closest to the SDATA output, so bits are transmitted serially in the order 0 through 7.

During bit 7 of each timeslot, the BIT7_L signal is asserted, which causes the '166 to be loaded with D0–D7. The value of D0–D7 is irrelevant except during the setup- and hold-time window around the clock edge on which the '166 is loaded, as shown by shading in the timing diagram. This leaves open the possibility that the parallel data bus could be used for other things at other times (see Exercise 8.36).

A destination module can convert the serial data back into parallel format using the circuit of Figure 8-57. A modulo-256 counter built from a pair of '163s is used to reconstruct the timeslot and bit numbers. Although SYNC is asserted during state 255 of the counter on the source module, SYNC loads the destination module’s counter with 0 so that both counters go to 0 on the same clock edge. The counter’s high-order bits (timeslot number) are not used in the figure, but they may be used by other circuits in the destination module to identify the byte from a particular timeslot on the parallel data bus (PD0–PD7).

Figure 8-58 shows detailed timing for the serial-to-parallel conversion circuit. A complete received byte is available at parallel output of the 74x164 shift register during the clock period following the reception of the last bit (7) of the byte. The parallel data in this example is double-buffered —once it is fully received, it is transferred into a 74x377 register, where it is available on PD0–PD7 for eight full clock periods until the next byte is fully received. The BIT0_L signal enables the '377 to be loaded at the proper time. Additional registers and decoding could be provided to load the byte from each timeslot into a different register, making each byte available for 125 µs (see Section 8.38).

**Figure 8-58** Timing diagram for serial-to-parallel conversion.
Once the received data is in parallel format, it can easily be stored or modified by other digital circuits; we’ll give examples in Section 11.1.6. In digital telephony, the received parallel data is converted back into an analog voltage that is filtered and transmitted to an earpiece or speaker for 125 \( \mu s \), until the next voice sample arrives.

### 8.5.5 Shift-Register Counters

Serial/parallel conversion is a “data” application, but shift registers have “non-data” applications as well. A shift register can be combined with combinational logic to form a state machine whose state diagram is cyclic. Such a circuit is called a **shift-register counter**. Unlike a binary counter, a shift-register counter does not count in an ascending or descending binary sequence, but it is useful in many “control” applications nonetheless.

**Figure 8-59** Simplest design for a four-bit, four-state ring counters with a single circulating 1.
8.5.6 Ring Counters

The simplest shift-register counter uses an \( n \)-bit shift register to obtain a counter with \( n \) states, and is called a ring counter. Figure 8-59 is the logic diagram for a 4-bit ring counter. The 74x194 universal shift register is wired so that it normally performs a left shift. However, when \text{RESET} is asserted, it loads 0001 (refer to the ’194’s function table, Table 8-18 on page 618). Once \text{RESET} is negated, the ’194 shifts left on each clock tick. The LIN serial input is connected to the “leftmost” output, so the next states are 0010, 0100, 1000, 0001, 0010, … Thus, the counter visits four unique states before repeating. A timing diagram is shown in Figure 8-60. In general, an \( n \)-bit ring counter visits \( n \) states in a cycle.

The ring counter in Figure 8-59 has one major problem—it is not robust. If its single 1 output is lost due to a temporary hardware problem (e.g., noise), the counter goes to state 0000 and stays there forever. Likewise, if an extra 1 output is set (i.e., state 0101 is created), the counter will go through an incorrect cycle of states and stay in that cycle forever. These problems are quite evident if we draw the complete state diagram for the counter circuit, which has 16 states. As shown in Figure 8-61, there are 12 states that are not part of the normal counting cycle. If the counter somehow gets off the normal cycle, it stays off it.

Figure 8-60
Timing diagram for a 4-bit ring counter.

Figure 8-61
State diagram for a simple ring counter.
A self-correcting counter is designed so that all abnormal states have transitions leading to normal states. Self-correcting counters are desirable for the same reason that we use a minimal-risk approach to state assignment in Section 7.4.3: If something unexpected happens, a counter or state machine should go to a “safe” state.

A self-correcting ring counter circuit is shown in Figure 8-62. The circuit uses a NOR gate to shift a 1 into LIN only when the three least significant bits are 0. This results in the state diagram in Figure 8-63; all abnormal states lead back
into the normal cycle. Notice that, in this circuit, an explicit \textit{RESET} signal is not necessarily required. Regardless of the initial state of the shift register on power-up, it reaches state 0001 within four clock ticks. Therefore, an explicit reset signal is required only if it is necessary to ensure that the counter starts up synchronously with other devices in the system or to provide a known starting point in simulation.

For the general case, an \( n \)-bit self-correcting ring counter uses an \( n-1 \)-input \textit{NOR} gate, and corrects an abnormal state within \( n-1 \) clock ticks.

In CMOS and TTL logic families, \textit{NAND} gates are generally easier to come by than \textit{NORs}, so it may be more convenient to design a self-correcting ring counter as shown in Figure 8-64. States in this counter’s normal cycle have a single circulating 0.

The major appeal of a ring counter for control applications is that its states appear in 1-out-of-\( n \) decoded form directly on the flip-flop outputs. That is, exactly one flip-flop output is asserted in each state. Furthermore, these outputs are “glitch free”; compare with the binary counter and decoder approach of Figure 8-42 on page 605.

*8.5.7 Johnson Counters

An \( n \)-bit shift register with the complement of the serial output fed back into the serial input is a counter with \( 2n \) states and is called a \textit{twisted-ring}, \textit{Moebius}, or \textit{Johnson} counter. Figure 8-65 is the basic circuit for a Johnson counter and Figure 8-66 is its timing diagram. The normal states of this counter are listed in

* Figure 8-64
Self-correcting four-bit, four-state ring counter with a single circulating 0.
Table 8-20
States of a 4-bit Johnson counter.

<table>
<thead>
<tr>
<th>State Name</th>
<th>$Q_3$</th>
<th>$Q_2$</th>
<th>$Q_1$</th>
<th>$Q_0$</th>
<th>Decoding</th>
</tr>
</thead>
<tbody>
<tr>
<td>S1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>$Q_3' \cdot Q_0^r$</td>
</tr>
<tr>
<td>S2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>$Q_1' \cdot Q_0$</td>
</tr>
<tr>
<td>S3</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>$Q_2' \cdot Q_1$</td>
</tr>
<tr>
<td>S4</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>$Q_3' \cdot Q_2^r$</td>
</tr>
<tr>
<td>S5</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>$Q_3 \cdot Q_0$</td>
</tr>
<tr>
<td>S6</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>$Q_1 \cdot Q_0^r$</td>
</tr>
<tr>
<td>S7</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>$Q_2 \cdot Q_1^r$</td>
</tr>
<tr>
<td>S8</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>$Q_3 \cdot Q_2^r$</td>
</tr>
</tbody>
</table>

Copyright © 1999 by John F. Wakerly  Copying Prohibited
Table 8-20. If both the true and complemented outputs of each flip-flop are available, each normal state of the counter can be decoded with a 2-input AND or NAND gate, as shown in the table. The decoded outputs are glitch free.

An \( n \)-bit Johnson counter has \( 2^n - 2 \) abnormal states, and is therefore subject to the same robustness problems as a ring counter. A 4-bit self-correcting Johnson counter can be designed as shown in Figure 8-67. This circuit loads 0001 as the next state whenever the current state is 0xx0. A similar circuit using a single 2-input NOR gate can perform correction for a Johnson counter with any number of bits. The correction circuit must load 00…01 as the next state whenever the current state is 0x…x0.

---

**THE SELF-CORRECTION CIRCUIT IS ITSELF CORRECT!**

We can prove that the Johnson-counter self-correction circuit corrects any abnormal state as follows. An abnormal state can always be written in the form x…x10x…x, since the only states that can’t be written in this form are normal states (00…00, 11…11, 01…1, 0…01…1, and 0…01). Therefore, within \( n - 2 \) clock ticks, the shift register will contain 10x…x. One tick later it will contain 0x…x0, and one tick after that the normal state 00…01 will be loaded.
**8.5.8 Linear Feedback Shift Register Counters**

The \( n \)-bit shift register counters that we’ve shown so far have far less than the maximum of \( 2^n \) normal states. An \( n \)-bit linear feedback shift-register (LFSR) counter can have \( 2^n - 1 \) states, almost the maximum. Such a counter is often called a maximum-length sequence generator.

The design of LFSR counters is based on the theory of finite fields, which was developed by French mathematician Évariste Galois (1811–1832) shortly before he was killed in a duel with a political opponent. The operation of an LFSR counter corresponds to operations in a finite field with \( 2^n \) elements.

Figure 8-68 shows the structure of an \( n \)-bit LFSR counter. The shift register’s serial input is connected to the sum modulo 2 of a certain set of output bits. These feedback connections determine the state sequence of the counter. By convention, outputs are always numbered and shifted in the direction shown.

Using finite field theory, it can be shown that for any value of \( n \), there exists at least one feedback equation such that the counter cycles through all \( 2^n - 1 \) nonzero states before repeating. This is called a maximum-length sequence.

Table 8-21 lists feedback equations that result in maximum-length sequences for selected values of \( n \). For each value of \( n \) greater than 3, there are many other feedback equations that result in maximum-length sequences, all different.

An LFSR counter designed according to Figure 8-68 can never cycle through all \( 2^n \) possible states. Regardless of the connection pattern, the next state for the all-0s state is the same—all 0s.

**Figure 8-68** General structure of a linear feedback shift-register counter.
Feedback equations for linear feedback shift-register counters.

<table>
<thead>
<tr>
<th>$n$</th>
<th>Feedback Equation</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>$X_2 = X_1 \oplus X_0$</td>
</tr>
<tr>
<td>3</td>
<td>$X_3 = X_1 \oplus X_0$</td>
</tr>
<tr>
<td>4</td>
<td>$X_4 = X_1 \oplus X_0$</td>
</tr>
<tr>
<td>5</td>
<td>$X_5 = X_2 \oplus X_0$</td>
</tr>
<tr>
<td>6</td>
<td>$X_6 = X_1 \oplus X_0$</td>
</tr>
<tr>
<td>7</td>
<td>$X_7 = X_3 \oplus X_0$</td>
</tr>
<tr>
<td>8</td>
<td>$X_8 = X_4 \oplus X_3 \oplus X_2 \oplus X_0$</td>
</tr>
<tr>
<td>12</td>
<td>$X_{12} = X_6 \oplus X_4 \oplus X_1 \oplus X_0$</td>
</tr>
<tr>
<td>16</td>
<td>$X_{16} = X_5 \oplus X_4 \oplus X_3 \oplus X_0$</td>
</tr>
<tr>
<td>20</td>
<td>$X_{20} = X_3 \oplus X_0$</td>
</tr>
<tr>
<td>24</td>
<td>$X_{24} = X_7 \oplus X_2 \oplus X_1 \oplus X_0$</td>
</tr>
<tr>
<td>28</td>
<td>$X_{28} = X_3 \oplus X_0$</td>
</tr>
<tr>
<td>32</td>
<td>$X_{32} = X_{22} \oplus X_2 \oplus X_1 \oplus X_0$</td>
</tr>
</tbody>
</table>

A finite field has a finite number of elements and two operators, addition and multiplication, that satisfy certain properties. An example of a finite field with $P$ elements, where $P$ is any prime, is the set of integers modulo $P$. The operators in this field are addition and multiplication modulo $P$.

According to finite-field theory, if you start with a nonzero element $E$ and repeatedly multiply by a “primitive” element $\alpha$, after $P - 2$ steps you will generate the rest of the field’s nonzero elements in the field before getting back to $E$. It turns out that in a field with $P$ elements, any integer in the range $2, \ldots, P - 1$ is primitive. You can try this yourself using $P = 7$ and $\alpha = 2$, for example. The elements of the field are $0, 1, \ldots, 6$, and the operations are addition and subtraction modulo 7.

The paragraph above gives the basic idea behind maximum-length sequence generators. However, to apply them to a digital circuit, you need a field with $2^n$ elements, where $n$ is the number of bits required by the application. On one hand, we’re in luck, because Galois proved that there exist finite fields with $P^n$ elements for any integer $n$, as long as $P$ is prime, including $P = 2$. On the other hand, we’re out of luck, because when $n > 1$, the operators in fields with $P^n$ (including $2^n$) elements are quite different from ordinary integer addition and multiplication. Also, primitive elements are harder to find.

If you enjoy math, as I do, you’d probably be fascinated by the finite-field theory that leads to the LFSR circuits for maximum-length sequence generators and other applications; see the References. Otherwise, you can confidently follow the “cookbook” approach in this section.
The logic diagram for a 3-bit LFSR counter is shown in Figure 8-69. The state sequence for this counter is shown in the first three columns of Table 8-22. Starting in any nonzero state, 100 in the table, the counter visits seven states before returning to the starting state.

An LFSR counter can be modified to have $2^n$ states, including the all-0s state, as shown in color for the 3-bit counter in Figure 8-69. The resulting state sequence is given in the last three columns of Table 8-22. In an n-bit LFSR
counter, an extra XOR gate and an \( n - 1 \) input NOR gate connected to all shift-register outputs except \( X_0 \) accomplishes the same thing.

The states of an LFSR counter are not visited in binary counting order. However, LFSR counters are typically used in applications where this characteristic is an advantage. A major application of LFSR counters is in generating test inputs for logic circuits. In most cases, the “pseudo-random” counting sequence of an LFSR counter is more likely than a binary counting sequence to detect errors. LFSRs are also used in the encoding and decoding circuits for certain error-detecting and error-correcting codes, including CRC codes, which we introduced in Section 2.15.4.

In data communications, LFSR counters are often used to “scramble” and “descramble” the data patterns transmitted by high-speed modems and network interfaces, including 100 Mbps Ethernet. This is done by XORing the LFSR’s output with the user data stream. Even when the user data stream contains a long run of 0s or 1s, combining it with the LFSR’s pseudo-random output improves the DC balance of the transmitted signal and creates a rich set of transitions that allows clocking information to be recovered more easily at the receiver.

### 8.5.9 Shift Registers in ABEL and PLDs

General-purpose shift registers can be specified quite easily in ABEL and fit nicely into typical sequential PLDs. For example, Figure 8-70 and Table 8-23 show how to realize a function similar to that of a 74x194 universal shift register using a 16V8. Notice that one of the I/O pins of the 16V8, pin 12, is used as an input.

The 16V8 realization of the ‘194 differs from the real ’194 in just one way—in the function of the CLR_L input. In the real ’194, CLR_L is an asynchronous input, while in the 16V8 it is sampled along with other inputs at the rising edge of CLK.
If you really need to provide an asynchronous clear input, you can use the 22V10, which provides a single product line to control the reset inputs of all of its flip-flops. This requires only a few changes in the original program (see Exercise 8.51).

The flexibility of ABEL can be used to create shift registers circuits with more or different functionality. For example, Table 8-24 defines an 8-bit shift register that can be cleared, loaded with a single 1 in any bit position, shifted left, shifted right, or held. The operation to be performed at each clock tick is specified by a 4-bit operation code, \( OP[3:0] \). Despite the large number of “WHEN” cases, the circuit can be synthesized with only five product terms per output.
### Table 8-24  ABEL program for a multi-function shift register.

```ABEL
module shifty
  title '8-bit shift register with decoded load'

  " Inputs and Outputs
  CLK, OP3..OP0           pin;
  Q7..Q0                  pin istype 'reg';

  " Definitions
  Q = [Q7..Q0];
  OP = [OP3..OP0];

  HOLD = (OP == 0);
  CLEAR = (OP == 1);
  LEFT = (OP == 2);
  RIGHT = (OP == 3);
  NOP = (OP >= 4) & (OP < 8);
  LOADQ0 = (OP == 8);
  LOADQ1 = (OP == 9);
  LOADQ2 = (OP == 10);
  LOADQ3 = (OP == 11);
  LOADQ4 = (OP == 12);
  LOADQ5 = (OP == 13);
  LOADQ6 = (OP == 14);
  LOADQ7 = (OP == 15);

  Equations
  Q.CLK = CLK;

  WHEN HOLD THEN Q := Q;
  ELSE WHEN CLEAR THEN Q := 0;
  ELSE WHEN LEFT THEN Q := [Q6..Q0, Q7];
  ELSE WHEN RIGHT THEN Q := [Q0, Q7..Q1];
  ELSE WHEN LOADQ0 THEN Q := 1;
  ELSE WHEN LOADQ1 THEN Q := 2;
  ELSE WHEN LOADQ2 THEN Q := 4;
  ELSE WHEN LOADQ3 THEN Q := 8;
  ELSE WHEN LOADQ4 THEN Q := 16;
  ELSE WHEN LOADQ5 THEN Q := 32;
  ELSE WHEN LOADQ6 THEN Q := 64;
  ELSE WHEN LOADQ7 THEN Q := 128;
  ELSE Q := Q;

end shifty
```
ABEL can be used readily to specify shift register counters of the various types that we introduced in previous subsections. For example, Table 8-25 is the program for an 8-bit ring counter. We’ve used the extra capability of the PLD to add two functions not present in our previous MSI designs: counting occurs only if \texttt{CNTEN} is asserted, and the next state is forced to \texttt{S0} if \texttt{REST ART} is asserted.

Ring counters are often used to generate multiphase clocks or enable signals in digital systems, and the requirements in different systems are many and varied. The ability to reprogram the counter’s behavior easily is a distinct advantage of an HDL-based design.

Figure 8-71 shows a set of clock or enable signals that might be required in a digital system with six distinct phases of operation. Each phase lasts for two ticks of a master clock signal, \texttt{MCLK}, during which the corresponding active-low phase-enable signal \texttt{Pi_L} is asserted. We can obtain this sort of timing from a ring counter if we provide an extra flip-flop to count the two ticks of each phase, so that a shift occurs on the second tick of each phase.

The timing generator can be built with a few inputs and outputs of a PLD. Three control inputs are provided, with the following behavior:

- **RESET** When this input is asserted, no outputs are asserted. The counter always goes to the first tick of phase 1 after \texttt{RESET} is negated.
- **RUN** When asserted, this input allows the counter to advance to the second tick of the current phase, or to the first tick of the next phase; otherwise, the current tick of the current phase is extended.
- **RESTART** Asserting this input causes the counter to go back to the first tick of phase 1, even if \texttt{RUN} is not asserted.

---

Table 8-25  Program for an 8-bit ring counter.

```verilog
module Ring8
  title '8-bit Ring Counter'

  " Inputs and Outputs
  MCLK, CNTEN, RESTART               pin;
  S0..S7                             pin istype 'reg';

  equations
  [S0..S7].CLK = MCLK;
  S0 := CNTEN & !S0 & !S1 & !S2 & !S3 & !S4 & !S5 & !S6  " Self-sync
    # !CNTEN & S0
    # RESTART;                                   " Hold
  [S1..S7] := !RESTART & ( !CNTEN & [S1..S7]  " Shift
    # CNTEN & [S0..S6] );  " Hold

end Ring8
```

ABEL can be used readily to specify shift register counters of the various types that we introduced in previous subsections. For example, Table 8-25 is the program for an 8-bit ring counter. We’ve used the extra capability of the PLD to add two functions not present in our previous MSI designs: counting occurs only if \texttt{CNTEN} is asserted, and the next state is forced to \texttt{S0} if \texttt{REST ART} is asserted.
Table 8-26 is a program that creates the required behavior. Notice the use of sets to specify the ring counter’s behavior very concisely, with the RESET, RESTART, and RUN having the specified behavior in any counter phase.
module TIMEGN6A
  title 'Six-phase Master Timing Generator'

  " Input and Output pins
  MCLK, RESET, RUN, RESTART     pin;
  T1, P1_L, P2_L, P3_L, P4_L, P5_L, P6_L     pin istype 'reg';

  " State definitions
  TSTATE = [T1, P1_L, P2_L, P3_L, P4_L, P5_L, P6_L];
  SRESET = [1, 1, 1, 1, 1, 1, 1];
  P1F =    [1, 0, 1, 1, 1, 1, 1];
  P1S =    [0, 0, 1, 1, 1, 1, 1];
  P2F =    [1, 1, 0, 1, 1, 1, 1];
  P2S =    [0, 1, 0, 1, 1, 1, 1];
  P3F =    [1, 1, 1, 0, 1, 1, 1];
  P3S =    [0, 1, 1, 0, 1, 1, 1];
  P4F =    [1, 1, 1, 1, 0, 1, 1];
  P4S =    [0, 1, 1, 1, 0, 1, 1];
  P5F =    [1, 1, 1, 1, 1, 0, 1];
  P5S =    [0, 1, 1, 1, 1, 0, 1];
  P6F =    [1, 1, 1, 1, 1, 1, 0];
  P6S =    [0, 1, 1, 1, 1, 1, 0];

  equations
  TSTATE.CLK = MCLK;
  WHEN RESET THEN TSTATE := SRESET;
  state_diagram TSTATE
  state SRESET: IF RESET THEN SRESET ELSE P1F;
  state P1F: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P1S ELSE P1F;
  state P1S: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P2F ELSE P1S;
  state P2F: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P2S ELSE P2F;
  state P2S: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P3F ELSE P2S;
  state P3F: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P3S ELSE P3F;
  state P3S: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P4F ELSE P3S;
  state P4F: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P4S ELSE P4F;
  state P4S: IF RESET THEN SRESET ELSE IF RESTART THEN P1F
             ELSE IF RUN THEN P5F ELSE P4S;
The same timing-generator behavior in Figure 8-71 can be specified using a state-machine design approach, as shown in Table 8-27. This ABEL program, though longer, generates the same external behavior during normal operation as the previous one, and from a certain point of view it may be easier to understand. However, its realization requires 8 to 20 AND terms per output, compared to only 3 to 5 per output for the original ring-counter version. This is a good example of how you can improve circuit efficiency and performance by adapting a standard, simple structure to a “custom” design problem, rather than grinding out a brute-force state machine.

### Table 8-27 (continued) Alternate program for the waveform generator.

<table>
<thead>
<tr>
<th>State</th>
<th>Transition Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>P5F</td>
<td>IF RESET THEN SRESET ELSE IF RESTART THEN P1F ELSE IF RUN THEN P5S ELSE P5F;</td>
</tr>
<tr>
<td>P5S</td>
<td>IF RESET THEN SRESET ELSE IF RESTART THEN P1F ELSE IF RUN THEN P6F ELSE P5S;</td>
</tr>
<tr>
<td>P6F</td>
<td>IF RESET THEN SRESET ELSE IF RESTART THEN P1F ELSE IF RUN THEN P6S ELSE P6F;</td>
</tr>
<tr>
<td>P6S</td>
<td>IF RESET THEN SRESET ELSE IF RESTART THEN P1F ELSE IF RUN THEN P1F ELSE P6S;</td>
</tr>
</tbody>
</table>

The state machine in Table 8-27 has $2^7$ or 128 states in total, of which only 13 are explicitly defined and have a transition into SRESET. Nevertheless, the WHEN equation ensures that anytime that RESET is asserted, the machine goes to the SRESET state. This is true regardless of the state definitions in the state_diagram. When RESET is asserted, the all-1s state encoding of SRESET is, in effect, ORed with the next state, if any, specified by the state_diagram. This approach to reliable reset would not be possible if SRESET were encoded as all 0s, for example.

**RELIABLE RESET**

Notice in Table 8-27 that TSTATE is assigned a value in the equations section of the program, as well as being used in the state_diagram section. This was done very specifically, to ensure that the program goes to the SRESET state from any undefined state, as explained below.

ABEL augments the on-set for an output each time the output appears on the left-hand side of an equation, as we explained for combinational outputs on page 252. In the case of registered outputs, ABEL also augments the on-set of each state variable in the state vector for each “state” definition in a state_diagram. For each state-variable output, all of the input combinations that cause that output to be 1 in each state are added to the output’s on-set.

The state machine in Table 8-27 has $2^7$ or 128 states in total, of which only 13 are explicitly defined and have a transition into SRESET. Nevertheless, the WHEN equation ensures that anytime that RESET is asserted, the machine goes to the SRESET state. This is true regardless of the state definitions in the state_diagram. When RESET is asserted, the all-1s state encoding of SRESET is, in effect, ORed with the next state, if any, specified by the state_diagram. This approach to reliable reset would not be possible if SRESET were encoded as all 0s, for example.
Now let's look at a variation of the previous timing waveforms that might be required in a different system. Figure 8-72 is similar to the previous waveforms, except that each phase output $R_i$ is asserted for only one clock tick per phase. This change has a subtle but important effect on the design approach.

In the original design, we used a six-bit ring counter and one auxiliary state bit $T_1$ to keep track of the two states within each phase. With the new waveforms, this is not possible. In the states between active-low pulses ($STATE = 0, 2, 4, \text{etc.}$ in Figure 8-72), the phase outputs are all negated, so they can no longer be used to figure out which state should be visited next. Something else is needed to keep track of the state.

There are many different ways to solve this problem. One idea is to start with the original design in Table 8-26, but use the phase outputs $P_1_L, P_2_L, P_3_L, P_4_L, P_5_L, P_6_L$ instead of $R_1_L, R_2_L, R_3_L, R_4_L, R_5_L, R_6_L$.
and so on as internal states only. Then, each phase output $R_i_L$ can be defined as a Moore-type combinational output that is asserted when the corresponding $P_i_L$ is asserted and we are in the second tick of a phase. The additional ABEL code to support this first approach is shown in Table 8-28.

This first approach is easy, and it works just fine if the $P_i_L$ signals are going to be used only as enables or other control inputs. However, it’s a bad idea if these signals are going to be used as clocks, because they may have glitches, as we’ll now explain. The $P_i_L$ and $T_1$ signals are all outputs from flip-flops clocked by the same master clock $MCLK$. Although these signals change at approximately the same time, their timing is never quite exact. One output may change sooner than another; this is called output timing skew. For example, suppose that on the transition from state 1 to 2 in Figure 8-71, $P_2_L$ goes LOW before $T_1$ goes HIGH. In this case, a short glitch could appear on the $R_2_L$ output.

To get glitch-free outputs, we should design the circuit so that each phase output is the a registered output. One way to do this is to build a 12-bit ring counter, and only use alternate outputs to yield the desired waveforms; an ABEL program using this approach is shown in Table 8-29.

### Table 8-29 ABEL program for a modified six-phase waveform generator.

```ABEL
module TIMEG12
  title 'Modified six-phase Master Timing Generator'

  " Input and Output pins
  MCLK, RESET, RUN, RESTART                             pin;
P1_L, P2_L, P3_L, P4_L, P5_L, P6_L                     pin istype 'reg';
P1A, P2A, P3A, P4A, P5A, P6A                           pin istype 'reg';

  " State definitions
  NEXTPH = [P6_L, P1A, P1_L, P2A, P2_L, P3A, P3_L, P4A, P4_L, P5A, P5_L, P6A];
  SRESET = [1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1];
P1 =     [0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1];

  equations
  PHASES.CLK = MCLK;

  WHEN RESET THEN PHASES := SRESET;
  ELSE WHEN RESTART # (PHASES == SRESET) THEN PHASES := P1;
  ELSE WHEN RUN THEN PHASES := NEXTPH;
  ELSE PHASES := PHASES;

end TIMEG12
```
Still another approach is to recognize that since the waveforms cycle through 12 states, we can build a modulo-12 binary counter and decode the states of that counter. An ABEL program using this approach is shown in Table 8-30. The states of the counter correspond to the "STATE" values shown in Figure 8-72. Since the phase outputs are registered, they are glitch-free. Note that they are decoded one cycle early, to account for the one-tick decoding delay. Also, during reset, the counter is forced to state 15 rather than 0, so that the P1_L output is not asserted during reset.

### Table 8-30 Counter-based program for six-phase waveform generator.

```vhdl
module TIMEG12A
  title 'Counter-based six-phase master timing generator'

  " Input and Output pins
  MCLK, RESET, RUN, RESTART           pin;
P1_L, P2_L, P3_L, P4_L, P5_L, P6_L     pin istype 'reg';
  CNT3..CNT0                           pin istype 'reg';

  " Definitions
  CNT = [CNT3..CNT0];
P_L = [P1_L, P2_L, P3_L, P4_L, P5_L, P6_L];

  equations
  CNT.CLK = MCLK;  P_L.CLK = MCLK;
  WHEN RESET THEN CNT := 15
  ELSE WHEN RESTART THEN CNT := 0
  ELSE WHEN (RUN & (CNT < 11)) THEN CNT := CNT + 1
  ELSE WHEN RUN THEN CNT := 0
  ELSE CNT := CNT;
P1_L := !(CNT == 0);
P2_L := !(CNT == 2);
P3_L := !(CNT == 4);
P4_L := !(CNT == 6);
P5_L := !(CNT == 8);
P6_L := !(CNT == 10);
end TIMEG12A
```

8.5.10 Shift Registers in VHDL

Shift registers can be specified structurally or behaviorally in VHDL; we’ll look at a few behavioral descriptions and applications. Table 8-31 is the function table for an 8-bit shift register with an extended set of functions. In addition to the hold, load, and shift functions of the 74x194 and 74x299, it performs circular
and arithmetic shift operations. In the circular shift operations, the bit that “falls off” one end during a shift is fed back into the other end. In the arithmetic shift operations, the edge input is set up for multiplication or division by 2; for a left shift, the right input is 0, and for a right shift, the leftmost (sign) bit is replicated.

A behavioral VHDL program for the extended-function shift register is shown in Table 8-32. As in previous examples, we define a process and use the event attribute on the CLK signal to obtain the desired edge-triggered behavior. Several other features of this program are worth noting:

- An internal signal, IQ, is used for what eventually becomes the Q output, so it can be both read and written by process statements. Alternatively, we could have defined the Q output as type “buffer”.
- The CLR input is asynchronous; because it’s in the process sensitivity list, it is tested whenever it changes. And the IF statement is structured so that CLR takes precedence over any other condition.
- A CASE statement is used to define the operation of the shift register for the eight possible values of the select inputs S(2 downto 0).
- In the CASE statement, the “when others” case is required to prevent the compiler from complaining about approximately 2^{32} uncovered cases!
- The “null” statement indicates that no action is taken in certain cases. In case 1, note that no action is required; the default is for a signal to hold its value unless otherwise stated.
- In most of the cases, the concatenation operator “&” is used to construct an 8-bit array from a 7-bit subset of IQ and one other bit.
Because of VHDL’s strong requirements for type matching, we used the `CONV_INTEGER` function in the `IEEE.std_logic_unsigned` library to convert the `STD_LOGIC_VECTOR` select input \( S \) to an integer in the `CASE` statement. Alternatively, we could have written each case label as a `STD_LOGIC_VECTOR` (e.g., `('0','1','1')` instead of integer 3).

One application of shift registers is in ring counters, as in the six-phase waveform generator that we described on page 638 with the waveforms in Figure 8-71. A VHDL program that provides the corresponding behavior is

Table 8-32 VHDL program for an extended-function 8-bit shift register.

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity Vshftreg is
  port (                    
    CLK, CLR, RIN, LIN: in STD_LOGIC;
    S: in STD_LOGIC_VECTOR (2 downto 0); -- function select
    D: in STD_LOGIC_VECTOR (7 downto 0); -- data in
    Q: out STD_LOGIC_VECTOR (7 downto 0) -- data out
  );
end Vshftreg;

architecture Vshftreg_arch of Vshftreg is
  signal IQ: STD_LOGIC_VECTOR (7 downto 0);
begin
  process (CLK, CLR, IQ)
  begin
    if (CLR='1') then IQ <= (others=>'0'); -- Asynchronous clear
    elsif (CLK'event and CLK='1') then
      case CONV_INTEGER(S) is
        when 0 => null;                         -- Hold
        when 1 => IQ <= D;                      -- Load
        when 2 => IQ <= RIN & IQ(7 downto 1);   -- Shift right
        when 3 => IQ <= IQ(6 downto 0) & LIN;   -- Shift left
        when 4 => IQ <= IQ(0) & IQ(7 downto 1); -- Shift circular right
        when 5 => IQ <= IQ(6 downto 0) & IQ(7); -- Shift circular left
        when 6 => IQ <= IQ(7) & IQ(7 downto 1); -- Shift arithmetic right
        when 7 => IQ <= IQ(6 downto 0) & '0';   -- Shift arithmetic left
        when others => null;                    -- Others
      end case;
    end if;
    Q <= IQ;
  end process;
end Vshftreg_arch;
```


Table 8-33  VHDL program for a six-phase waveform generator.

<table>
<thead>
<tr>
<th>library IEEE;</th>
</tr>
</thead>
<tbody>
<tr>
<td>use IEEE.std_logic_1164.all;</td>
</tr>
<tr>
<td>entity Vtimegn6 is</td>
</tr>
<tr>
<td>port (</td>
</tr>
<tr>
<td>MCLK, RESET, RUN, RESTART: in STD_LOGIC; -- clock, control inputs</td>
</tr>
<tr>
<td>P_L: out STD_LOGIC_VECTOR (1 to 6) -- active-low phase outputs</td>
</tr>
<tr>
<td>);</td>
</tr>
<tr>
<td>end Vtimegn6;</td>
</tr>
<tr>
<td>architecture Vtimegn6_arch of Vtimegn6 is</td>
</tr>
<tr>
<td>signal IP: STD_LOGIC_VECTOR (1 to 6); -- internal active-high phase signals</td>
</tr>
<tr>
<td>signal T1: STD_LOGIC; -- first tick within phase</td>
</tr>
<tr>
<td>begin</td>
</tr>
<tr>
<td>process (MCLK, IP)</td>
</tr>
<tr>
<td>begin</td>
</tr>
<tr>
<td>if (MCLK'event and MCLK='1') then</td>
</tr>
<tr>
<td>if (RESET='1') then</td>
</tr>
<tr>
<td>T1 &lt;= '1'; IP &lt;= ('0','0','0','0','0','0');</td>
</tr>
<tr>
<td>elsif ((IP=('0','0','0','0','0','0')) or (RESTART='1')) then</td>
</tr>
<tr>
<td>T1 &lt;= '1'; IP &lt;= ('1','0','0','0','0','0');</td>
</tr>
<tr>
<td>elsif (RUN='1') then</td>
</tr>
<tr>
<td>T1 &lt;= not T1;</td>
</tr>
<tr>
<td>if (T1='0') then IP &lt;= IP(6) &amp; IP(1 to 5); end if;</td>
</tr>
<tr>
<td>end if;</td>
</tr>
<tr>
<td>else</td>
</tr>
<tr>
<td>P_L &lt;= not IP;</td>
</tr>
<tr>
<td>end if;</td>
</tr>
<tr>
<td>end if;</td>
</tr>
<tr>
<td>end process;</td>
</tr>
<tr>
<td>end Vtimegn6_arch;</td>
</tr>
</tbody>
</table>

shown in Table 8-33. As in the previous VHDL example, an internal active-high signal vector, IP, is used for reading and writing what eventually becomes the circuit’s output; this internal signal is conveniently inverted in the last statement to obtain the required active-low output signal vector. The rest of the program is straightforward, but notice that it has three levels of nested IF statements.

A possible modification to the preceding application is to produce output waveforms that are asserted only during the second tick of each two-tick phase; such waveforms were shown in Figure 8-72 on page 642. One way to do this is to create a 12-bit ring counter, and use only alternate outputs. In the VHDL realization, only the six phase outputs, P_L(1 to 6), would appear in the entity definition. The additional six signals, which we name NEXTP(1 to 6), are local to the architecture definition. Figure 8-73 shows the relationship of these signals for shift-register operation, and Table 8-34 is the VHDL program.
As in the previous program, a 6-bit active-high signal, IP, is declared in the architecture body and used for reading and writing what eventually becomes the circuit’s active-low output, P_L. The additional 6-bit signal, NEXTP, holds the remaining six bits of state. Constants IDLE and FIRSTP are used to improve the program’s readability.

**Figure 8-73** Shifting sequence for waveform generator 12-bit ring counter.

As in the previous program, a 6-bit active-high signal, IP, is declared in the architecture body and used for reading and writing what eventually becomes the circuit’s active-low output, P_L. The additional 6-bit signal, NEXTP, holds the remaining six bits of state. Constants IDLE and FIRSTP are used to improve the program’s readability.

**Table 8-34** VHDL program for a modified six-phase waveform generator.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity Vtimeg12 is
  port (
    MCLK, RESET, RUN, RESTART: in STD_LOGIC; -- clock, control inputs
    P_L: out STD_LOGIC_VECTOR (1 to 6) -- active-low phase outputs
  );
end Vtimeg12;

architecture Vtimeg12_arch of Vtimeg12 is
begin
  process (MCLK, IP, NEXTP)
  variable TEMP: STD_LOGIC_VECTOR (1 to 6); -- temporary for signal shift
  constant IDLE: STD_LOGIC_VECTOR (1 to 6) := ('0','0','0','0','0','0');
  constant FIRSTP: STD_LOGIC_VECTOR (1 to 6) := ('1','0','0','0','0','0');
  begin
    if (MCLK'event and MCLK='1') then
      if (RESET='1') then IP <= IDLE; NEXTP <= IDLE;
      elsif (RESTART='1') or (IP=IDLE and NEXTP=IDLE) then IP <= IDLE; NEXTP <= FIRSTP;
      elsif (RUN='1') then
        if (IP=IDLE) and (NEXTP=IDLE) then NEXTP <= FIRSTP;
        else TEMP := IP; IP <= NEXTP; NEXTP <= TEMP(6) & TEMP(1 to 5);
        end if;
      end if;
    end if;
    P_L <= not IP;
  end process;
end Vtimeg12_arch;
```

Copyright © 1999 by John F. Wakerly

Copying Prohibited
Notice that a six-bit variable, TEMP, is used just as a temporary place to hold the old value of IP when shifting occurs—IP is loaded with NEXTP, and NEXTP is loaded with the shifted, old value of IP. Because the assignment statements in a process are executed sequentially, we couldn’t get away with just writing “IP <= NEXTP; NEXTP <= IP(6) & IP(1 to 5);”. If we did that, then NEXTP would pick up the new value of IP, not the old. Notice also that since TEMP is a variable, not a signal, its value is not preserved between process invocations. Thus, the VHDL compiler does not synthesize any flip-flops to hold TEMP’s value.

*8.6 Iterative versus Sequential Circuits

We introduced iterative circuits in Section 5.9.2. The function of an $n$-module iterative circuit can be performed by a sequential circuit that uses just one copy of the module but requires $n$ steps (clock ticks) to obtain the result. This is an excellent example of a space/time trade-off in digital design.

As shown in Figure 8-74, flip-flops are used in the sequential-circuit version to store the cascading outputs at the end of each step; the flip-flop outputs are used as the cascading inputs at the beginning of the next step. The flip-flops must be initialized to the boundary-input values before the first clock tick, and they contain the boundary-output values after the $n$th tick.

Since an iterative circuit is a combinational circuit, all of its primary and boundary inputs may be applied simultaneously, and its primary and boundary outputs are all available after a combinational delay. In the sequential-circuit version, the primary inputs must be delivered sequentially, one per clock tick, and the primary outputs are produced with similar timing. Therefore, serial-out shift registers are often used to provide the inputs, and serial-in shift registers are used to collect the outputs. For this reason, the sequential-circuit version of an “iterative widget” is often called a “serial widget.”

---

**Figure 8-74**
General structure of the sequential-circuit version of an iterative circuit.
For example, Figure 8-75 shows the basic design for a serial comparator circuit. The shaded block is identical to the module used in the iterative comparator of Figure 5-80 on page 385. The circuit is drawn in more detail using SSI chips in Figure 8-76. In addition, we have provided a synchronous reset input that, when asserted, forces the initial value of the cascading flip-flop to 1 at the next clock tick. The initial value of the cascading flip-flop corresponds to the boundary input in the iterative comparator.

With the serial comparator, an \( n \)-bit comparison requires \( n + 1 \) clock ticks. \( \text{RESET\_L} \) is asserted at the first clock tick. \( \text{RESET\_L} \) is negated and data bits are applied at the next \( n \) ticks. The \( \text{EQI} \) output gives the comparison result during the clock period following the last tick. A timing diagram for two successive 4-bit comparisons is shown in Figure 8-77. The spikes in the \( \text{EQO} \) waveform indicate the time when the combinational outputs are settling in response to new \( X \) and \( Y \) input values.
A serial binary adder circuit for addends of any length can be constructed from a full adder and a D flip-flop, as shown in Figure 8-78. The flip-flop, which stores the carry between successive bits of the addition, is cleared to 0 at reset. Addend bits are presented serially on the A and B inputs, starting with the LSB, and sum bits appear on S in the same order.

Because of the large size and high cost of digital logic circuits in the early days, many computers and calculators used serial adders and other serial versions of iterative circuits to perform arithmetic operations. Even though these arithmetic circuits aren’t used much today, they are an instructive reminder of the space/time trade-offs that are possible in digital design.
8.7 Synchronous Design Methodology

In a synchronous system, all flip-flops are clocked by the same, common clock signal, and preset and clear inputs are not used, except for system initialization. Although it’s true that all the world does not march to the tick of a common clock, within the confines of a digital system or subsystem we can make it so. When we interconnect digital systems or subsystems that use different clocks, we can usually identify a limited number of asynchronous signals that need special treatment, as we’ll show later, in Section 8.8.3.

Races and hazards are not a problem in synchronous systems, for two reasons. First, the only fundamental-mode circuits that might be subject to races or essential hazards are predesigned elements, such as discrete flip-flops or ASIC cells, that are guaranteed by the manufacturer to work properly. Second, even though the combinational circuits that drive flip-flop control inputs may contain static or dynamic or function hazards, these hazards have no effect, since the control inputs are sampled only after the hazard-induced glitches have had a chance to settle out.

Aside from designing the functional behavior of each state machine, the designer of a practical synchronous system or subsystem must perform just three well-defined tasks to ensure reliable system operation:

1. Minimize and determine the amount of clock skew in the system, as discussed in Section 8.8.1.
2. Ensure that flip-flops have positive setup- and hold-time margins, including an allowance for clock skew, as described in Section 8.1.4.
3. Identify asynchronous inputs, synchronize them with the clock, and ensure that the synchronizers have an adequately low probability of failure, as described in Sections 8.8.3 and 8.9.

Before we get into these issues, in this section we’ll look at a general model for synchronous system structure and an example.

8.7.1 Synchronous System Structure

The sequential-circuit design examples that we gave in Chapter 7 were mostly individual state machines with a small number of states. If a sequential circuit has more than a few flip-flops, then it’s not desirable (and often not possible) to treat the circuit as a single, monolithic state machine, because the number of states would be too large to handle.

Fortunately, most digital systems or subsystems can be partitioned into two or more parts. Whether the system processes numbers, digitized voice signals, or a stream of spark-plug pulses, a certain part of the system, which we’ll call the data unit, can be viewed as storing, routing, combining, and generally processing “data.” Another part, which we’ll call the control unit, can be viewed as starting and stopping actions in the data unit, testing conditions, and deciding
what to do next according to circumstances. In general, only the control unit must be designed as a state machine. The data unit and its components are typically handled at a higher level of abstraction, such as:

- **Registers.** A collection of flip-flops is loaded in parallel with many bits of "data," which can then be used or retrieved together.
- **Specialized functions.** These include multibit counters and shift registers, which increment or shift their contents on command.
- **Read/write memory.** Individual latches or flip-flops in a collection of the same can be written or read out.

The first two topics above were discussed earlier in this chapter, and the last is discussed in Chapter 11.

Figure 8-79 is a general block diagram of a system with a control unit and a data unit. We have also included explicit blocks for input and output, but we could have just as easily absorbed these functions into the data unit itself. The control unit is a state machine whose inputs include **command inputs** that indicate how the machine is to function, and **condition inputs** provided by the data unit. The command inputs may be supplied by another subsystem or by a user to set the general operating mode of the control state machine (RUN/HALT, NORMAL/TURBO, etc.), while the condition inputs allow the control state machine unit to change its behavior as required by circumstances in the data unit (ZERO_DETECT, MEMORY_FULL, etc.).

A key characteristic of the structure in Figure 8-79 is that the control, data, input, and output units all use the same common clock. Figure 8-80 illustrates the operations of the control and data units during a typical clock cycle:
1. Shortly after the beginning of the clock period, the control-unit state and the data-unit register outputs are valid.

2. Next, after a combinational logic delay, Moore-type outputs of the control-unit state machine become valid. These signals are control inputs to the data unit. They determine what data-unit functions are performed in the rest of the clock period, for example, selecting memory addresses, multiplexer paths, and arithmetic operations.

3. Near the end of the clock period, data-unit condition outputs such as zero- or overflow-detect are valid, and are made available to the control unit.

4. At the end of the clock period, just before the setup-time window begins, the next-state logic of the control-unit state machine has determined the next state based on the current state and command and condition inputs. At about the same time, computational results in the data unit are available to be loaded into data-unit registers.

5. After the clock edge, the whole cycle may repeat.

Data-unit control inputs, which are control-unit state-machine outputs, may be of the Moore, Mealy, or pipelined Mealy type; timing for the Moore type was shown in Figure 8-80. Moore-type and pipelined-Mealy-type outputs control the data unit’s actions strictly according to the current state and past inputs, which do not depend on current conditions in the data unit. In contrast, Mealy-type outputs may select different actions in the data unit according to current conditions in the data unit. This increases flexibility, but typically also

---

**Figure 8-80** Operations during one clock cycle in a synchronous system.

---

**PIPELINED MEALY OUTPUTS**

Some state machines have pipelined Mealy outputs, discussed in Section 7.3.2. In Figure 8-80, pipelined Mealy outputs would typically be valid early in the cycle, at the same time as control-unit state outputs. Early validity of these outputs, compared to Moore outputs that must go through a combinational logic delay, may allow the entire system to operate at a faster clock rate.
increases the minimum clock period for correct system operation, since the delay path may be much longer. Also, Mealy-type outputs must not create feedback loops. For example, a signal that adds 1 to an adder's input if the adder output is nonzero causes an oscillation if the adder output is \(-1\).

### 8.7.2 A Synchronous System Design Example

To give you an overview of several elements of synchronous system design, this subsection presents a representative example of a synchronous system. The example is a *shift-and-add multiplier* for unsigned integers using the algorithm of Section 2.8. Its data unit uses standard combinational and sequential building blocks, and its control unit is described by a state diagram.

Figure 8-81 illustrates data-unit registers and functions that are used to perform an 8-bit multiplication:

- **MPY/LPROD**: A shift register that initially stores the multiplier, and accumulates the low-order bits of the product as the algorithm is executed.
- **HPROD**: A register that is initially cleared, and accumulates the high-order bits of the product as the algorithm is executed.
- **MCND**: A register that stores the multiplicand throughout the algorithm.
- **F**: A combinational function equal to the 9-bit sum of HPROD and MCND if the low-order bit of MPY/LPROD is 1, and equal to HPROD (extended to 9 bits) otherwise.

The MPY/LPROD shift register serves a dual purpose, holding both yet-to-be-tested multiplier bits (on the right) and unchanging product bits (on the left) as the algorithm is executed. At each step it shifts right one bit, discarding the multiplier bit that was just tested, moving the next multiplier bit to be tested to the rightmost position, and loading into the leftmost position one more product bit that will not change for the rest of the algorithm.

![Figure 8-81](image-url)
Figure 8-82 is an MSI design for the data unit. The multiplier, MPY[7:0], and the multiplicand, MCND[7:0], are loaded into two registers before a multiplication begins. When the multiplication is completed, the product appears on HP[7:0] and LP[7:0]. The data unit uses the following control signals:

- **LDMCND_L**: When asserted, enables the multiplicand register U1 to be loaded.
- **LDHP_L**: When asserted, enables the HPROD register U6 to be loaded.
- **MPYS[1:0]**: When 11, these signals enable the MPY/LPROD register U2 and U3 to be loaded at the next clock tick. They are set to 01 during the multiplication operation to enable the register to shift right, and are 00 at other times to preserve the register’s contents.
SELSUM When this is asserted, the multiplexers U7 and U8 select the output of the adders U4 and U5, which is the sum of HPROD and the multiplicand MC. Otherwise, they select HPROD directly.

CLEAR When asserted, the output of multiplexers U7 and U8 is zero.

The multiplier uses a control unit, shown along with the data-unit block in Figure 8-83, to initialize the data unit and step through a multiplication. The control unit is decomposed into a counter (U10) and a state machine with the state diagram shown in Figure 8-84.

The state machine has the following inputs and outputs:

- **RESET** A reset input that is asserted at power-up.
- **START** An external command input that starts a multiplication.
- **MPY0** A condition input from the data unit, the next multiplier bit to test.
- **CLEAR** A control output that zeroes the multiplexer output and initializes the counter.
- **LDMCND** A control output that enables the MCND register to be loaded.
- **LDHP** A control output that enables the HPROD register to be loaded.
A control output that enables the counter to count.

**MPYS[1:0]** Control outputs for MPY/LPROD shifting and loading.

**SELSUM** A control output that selects between the shifted adder output or shifted HPROD to be loaded back into HPROD.

The state diagram can be converted into a corresponding state machine using any of a variety of methods, from turn-the-crank (a.k.a. hand-crafted) design to automatic synthesis using a corresponding ABEL or VHDL description. The state machine has mostly Moore-type outputs; SELSUM is a Mealy-type output. Two boxes in the state diagram list outputs that are asserted in the INIT and RUN states; all outputs are negated at other times. The machine is designed so that asserting RESET in any state takes it to the IDLE state.

After the **START** signal is asserted, a multiplication begins in the INIT state. In this state, the counter is initialized to 1000₂, the multiplier and multiplicand are loaded into their respective registers, and HPROD is cleared. The RUN state is entered next, and the counter is enabled to count. The state machine stays in the RUN state for eight clock ticks, to execute the eight steps of the 8-bit shift-and-add algorithm. During the eighth tick, the counter is in state 1111₂, so MAXCNT is asserted and the state machine goes to the WAIT state. The machine waits there until **START** is negated, to prevent a multiplication from restarting until **START** is asserted once again.

The design details of the data and control units are interesting, but the most important thing to see in this example is that all of the sequential circuit elements for both data and control are edge-triggered flip-flops clocked by the same, common CLOCK signal. Thus, its timing is consistent with the model in Figure 8-80, and the designer need not be concerned about races, hazards, and asynchronous operations. Unless the state machine realization is very slow, the overall circuit’s maximum clock speed will be limited mainly by the propagation delays through the data unit.
8.8 Impediments to Synchronous Design

Although the synchronous approach is the most straightforward and reliable method of digital system design, a few nasty realities can get in the way. We’ll discuss them in this section.

8.8.1 Clock Skew

Synchronous systems using edge-triggered flip-flops work properly only if all flip-flops see the triggering clock edge at the same time. Figure 8-85 shows what can happen otherwise. Here, two flip-flops are theoretically clocked by the same signal, but the clock signal seen by FF2 is delayed by a significant amount relative to FF1’s clock. This difference between arrival times of the clock at different devices is called clock skew.

We’ve named the delayed clock in Figure 8-85(a) “CLOCKD.” If FF1’s propagation delay from CLOCK to Q1 is short, and if the physical connection of Q1 to FF2 is short, then the change in Q1 caused by a CLOCK edge may actually reach FF2 before the corresponding CLOCKD edge. In this case, FF2 may go to an incorrect next state determined by the next state of FF1 instead of the current state, as shown in (b). If the change in Q1 arrives at FF2 only slightly early relative to CLOCKD, then FF2’s hold-time specification may be violated, in which case FF2 may become metastable and produce an unpredictable output.

If Figure 8-85 reminds you of the essential hazard shown in Figure 7-101, you’re on to something. The clock-skew problem may be viewed simply as a manifestation of the essential hazards that exist in all edge-triggered devices.

We can determine quantitatively whether clock skew is a problem in a given system by defining $t_{\text{skew}}$ to be the amount of clock skew and using the other timing parameters defined in Figure 8-1. For proper operation, we need

$$t_{\text{ffpd(min)}} + t_{\text{comb(min)}} - t_{\text{hold}} - t_{\text{skew(max)}} > 0$$

In other words, clock skew subtracts from the hold-time margin that we defined in Section 8.1.4.

Figure 8-85 Example of clock skew.
Viewed in isolation, the example in Figure 8-85 may seem a bit extreme. After all, why would a designer provide a short connection path for data and a long one for the clock, when they could just run side by side? There are several ways this can happen; some are mistakes, while others are unavoidable.

In a large system, a single clock signal may not have adequate fanout to drive all of the devices with clock inputs, so it may be necessary to provide two or more copies of the clock signal. The buffering method of Figure 8-86(a) obviously produces excessive clock skew, since CLOCK1 and CLOCK2 are delayed through an extra buffer compared to CLOCK.

A recommended buffering method is shown in Figure 8-86(b). All of the clock signals go through identical buffers, and thus have roughly equal delays. Ideally, all the buffers should be part of the same IC package, so that they all have similar delay characteristics and are operating at identical temperature and power-supply voltage. Some manufacturers build special buffers for just this sort of application and specify the worst-case delay variation between buffers in the same package, which can be as low as a few tenths of a nanosecond.

Even the method in Figure 8-86(b) may produce excessive clock skew if one clock signal is loaded much more heavily than the other; transitions on the more heavily loaded clock appear to occur later because of increases in output-transistor switching delay and signal rise and fall times. Therefore, a careful designer tries to balance the loads on multiple clocks, looking at both DC load (fanout) and AC load (wiring and input capacitance).

Another bad situation can occur when signals on a PCB or in an ASIC are routed automatically by CAD software. Figure 8-87 shows a PCB or ASIC with many flip-flops and larger-scale elements, all clocked with a common CLOCK signal. The CAD software has laid out CLOCK in a serpentine path that winds its way past all the clocked devices. Other signals are routed point-to-point between an output and a small number of inputs, so their paths are shorter. To make matters worse, in an ASIC some types of “wire” may be slower than others (polysilicon vs. metal in CMOS technology). As a result, a CLOCK edge may indeed arrive at FF2 quite a bit later than the data change that it produces on Q1.
One way to minimize this sort of problem is to arrange for CLOCK to be distributed in a tree-like structure using the fastest type of wire, as illustrated in Figure 8-88. Usually, such a “clock tree” must be laid out by hand or using a specialized CAD tool. Even then, in a complex design it may not be possible to guarantee that clock edges arrive everywhere before the earliest data change. A CAD timing analysis program is typically used to detect these problems, which

**Figure 8-87** A clock-signal path leading to excessive skew in a complex PCB or ASIC.

**Figure 8-88** Clock-signal routing to minimize skew.
Unbalanced wire lengths and loads are the most obvious sources of clock skew, but there are many other subtle sources. For example, crosstalk, the coupling of energy from one signal line into another, can cause clock skew. Crosstalk is inevitable when parallel wires are packed together tightly on a printed circuit board or in a chip, and energy is radiated during signal transitions. Depending on whether an adjacent signal is changing in the same or opposite direction as a clock, the clock’s transition can be accelerated or retarded, making its transition appear to occur earlier or later.

In a large PCB or ASIC design, it’s usually not feasible to track down all the possible sources of clock skew. As a result, most ASIC manufacturers require designers to provide extra setup- and hold-time margin, equivalent to many gate delays, over and above the known simulation timing results to accommodate such unknown factors.

generally can be remedied only by inserting extra delay (e.g., pairs of inverters) in the too-fast data paths.

Although synchronous design methodology simplifies the conceptual operation of large systems, we see that clock skew can be a major problem when edge-triggered flip-flops are used as the storage elements. To control this problem, many high-performance systems and VLSI chips use a two-phase latch design, discussed in the References. Such designs effectively split each edge-triggered D flip-flop into its two component latches, and control them with two nonoverlapping clock phases. The nonoverlap between the phases accommodates clock skew.

8.8.2 Gating the Clock
Most of the sequential MSI parts that we introduced in this chapter have synchronous function-enable inputs. That is, their enable inputs are sampled on the clock edge, along with the data. The first example that we showed was the 74x377 register with synchronous load-enable input; other parts included the 74x163 counter and 74x194 shift register with synchronous load-enable, count-enable, and shift-enable inputs. Nevertheless, many MSI parts, FPGA macros, and ASIC cells do not have synchronous function-enable inputs; for example, the 74x374 8-bit register has three-state outputs but no load-enable input.

So, what can a designer do if an application requires an 8-bit register with both a load-enable input and three-state outputs? One solution is to use a 74x377 to get the load-enable, and follow it with a 74x241 three-state buffer. However, this increases both cost and delay. Another approach is to use a larger, more expensive part, the 74x823, which provides both required functions as well as an asynchronous CLR_L input. A riskier but sometimes-used alternative is to use a ’374, but to suppress its clock input when it’s not supposed to be loaded. This is called gating the clock.
Figure 8-89 illustrates an obvious but wrong approach to gating the clock. A signal CLKEN is asserted to enable the clock, and is simply ANDed with the clock to produce the gated clock GCLK. This approach has two problems:

1. If CLKEN is a state-machine output or other signal produced by a register clocked by CLOCK, then CLKEN changes some time after CLOCK has already gone HIGH. As shown in (b) this produces glitches on GCLK, and false clocking of the registers controlled by GCLK.

2. Even if CLKEN is somehow produced well in advance of CLOCK’s rising edge (e.g., using a register clocked with the falling edge of CLOCK, an especially nasty kludge), the AND-gate delay gives GCLK excessive clock skew, which causes more problems all around.

A method of gating the clock that generates only minimal clock skew is shown in Figure 8-90. Here, both an ungated clock and several gated clocks are generated from the same active-low master clock signal. Gates in the same IC package are used to minimize the possible differences in their delays. The CLKEN signal may change arbitrarily whenever CLOCK_L is LOW, which is when CLOCK is HIGH. That’s just fine; a CLKEN signal is typically produced by a state machine whose outputs change right after CLOCK goes HIGH.

The approach of Figure 8-90 is acceptable in a particular application only if the clock skew that it creates is acceptable. Furthermore, note that CLKEN
must be stable during the entire time that CLOCK_L is HIGH (CLOCK is LOW). Thus, the timing margins in this approach are sensitive to the clock’s duty cycle, especially if CLKEN suffers significant combinational-logic delay \( t_{\text{comb}} \) from the triggering clock edge. A truly synchronous function-enable input, such as the 74x377’s load-enable input in Figure 8-13, can be changed at almost any time during the entire clock period, up until a setup time before the triggering edge.

8.8.3 Asynchronous Inputs

Even though it is theoretically possible to build a computer system that is fully synchronous, you couldn’t do much with it, unless you can synchronize your keystrokes with a 500 MHz clock. Digital systems of all types inevitably must deal with asynchronous input signals that are not synchronized with the system clock.

Asynchronous inputs are often requests for service (e.g., interrupts in a computer) or status flags (e.g., a resource has become available). Such inputs normally change slowly compared to the system clock frequency, and need not be recognized at a particular clock tick. If a transition is missed at one clock tick, it can always be detected at the next one. The transition rates of asynchronous signals may range from less than one per second (the keystrokes of a slow typist) to 100 MHz or more (access requests for a 500-MHz multiprocessor system’s shared memory).

Ignoring the problem of metastability, it is easy to build a synchronizer, a circuit that samples an asynchronous input and produces an output that meets the setup and hold times required in a synchronous system. As shown in Figure 8-91, a D flip-flop samples the asynchronous input at each tick of the system clock and produces a synchronous output that is valid during the next clock period.
It is essential for asynchronous inputs to be synchronized at only one place in a system; Figure 8-92 shows what can happen otherwise. Because of physical delays in the circuit, the two flip-flops will not see the clock and input signals at precisely the same time. Therefore, when asynchronous input transitions occur near the clock edge, there is a small window of time during which one flip-flop may sample the input as 1 and the other may sample it as 0. This inconsistent result may cause improper system operation, as one part of the system responds as if the input were 1, and another part responds as if it were 0.

Combinational logic may hide the fact that there are two synchronizers, as shown in Figure 8-93. Since different paths through the combinational logic will inevitably have different delays, the likelihood of an inconsistent result is even
greater. This situation is especially common when asynchronous signals are used as inputs to state machines, since the excitation logic for two or more state variables may depend on the asynchronous input. The proper way to use an asynchronous signal as a state-machine input is shown in Figure 8-94. All of the excitation logic sees the same synchronized input signal, \textit{SYNCIN}.

### WHO CARES?

As you probably know, even the synchronizers in Figures 8-91 and 8-94 sometimes fail. The reason they fail is that the setup and hold times of the synchronizing flip-flop are sometimes violated because the asynchronous input can change at any time. “Well, who cares?” you may say. “If the \textit{D} input changes near the clock edge, then the flip-flop will either see the change this time or miss it and pick it up next time; either way is good enough for me!” The problem is, there is a third possibility, discussed in the next section.

### 8.9 Synchronizer Failure and Metastability

We showed in Section 7.1 that when the setup and hold times of a flip-flop are not met, the flip-flop may go into a third, \textit{metastable} state halfway between 0 and 1. Worse, the length of time it may stay in this state before falling back into a legitimate 0 or 1 state is theoretically unbounded. When other gates and flip-flops are presented with a metastable input signal, some may interpret it as a 0 and others as a 1, creating the sort of inconsistent behavior that we showed in Figure 8-92. Or the other gates and flip-flops may produce metastable outputs themselves (after all, they are now operating in the \textit{linear} part of their operating range). Luckily, the probability of a flip-flop output remaining in the metastable state decreases exponentially with time, though never all the way to zero.
8.9.1 Synchronizer Failure

Synchronizer failure is said to occur if a system uses a synchronizer output while the output is still in the metastable state. The way to avoid synchronizer failure is to ensure that the system waits “long enough” before using a synchronizer’s output, “long enough” so that the mean time between synchronizer failures is several orders of magnitude longer than the designer’s expected length of employment.

Metastability is more than an academic problem. More than a few experienced designers of high-speed digital systems have built (and released to production) circuits that suffer from intermittent synchronizer failures. In fact, the initial versions of several commercial ICs are said to have suffered from metastability problems, for example, the AMD 9513 system timing controller, the AMD 9519 interrupt controller, the Zilog Z-80 Serial I/O interface, the Intel 8048 single-chip microcomputer, and the AMD 29000 RISC microprocessor. It makes you wonder, are the designers of these parts still employed?

There are two ways to get a flip-flop out of the metastable state:

1. Force the flip-flop into a valid logic state using input signals that meet the published specifications for minimum pulse width, setup time, and so on.
2. Wait “long enough,” so the flip-flop comes out of metastability on its own.

Inexperienced designers often attempt to get around metastability in other ways, and they are usually unsuccessful. Figure 8-95 shows an attempt by a designer who thinks that since metastability is an “analog” problem, it must have an “analog” solution. After all, Schmitt trigger inputs and capacitors can normally be used to clean up noisy signals. However, rather than eliminate metastability, this circuit enhances it—with the “right” components, the circuit will oscillate forever once it is excited by negating $S_L$ and $R_L$ simultaneously. (Confession: It was the author who tried this over 20 years ago!) Exercises 8.74 and 8.75 give examples of valiant but also failed attempts to eliminate metastability. These examples should give you the sense that synchronizer problems can be very subtle, so you must be careful. The only way to make synchronizers reliable is to wait long enough for metastable outputs to resolve. We answer the question “How long is ‘long enough’?” later in this section.

Figure 8-95

A failed attempt to build a metastable-proof S-R flip-flop.
8.9.2 Metastability Resolution Time

If the setup and hold times of a D flip-flop are met, the flip-flop output settles to a new value within time $t_{pd}$ after the clock edge. If they are violated, the flip-flop output may be metastable for an arbitrary length of time. In a particular system design, we use the parameter $t_r$, called the *metastability resolution time*, to denote the maximum time that the output can remain metastable without causing synchronizer (and system) failure.

For example, consider the state machine in Figure 8-94 on page 666. The available metastability resolution time is

$$t_r = t_{\text{clk}} - t_{\text{comb}} - t_{\text{setup}}$$

where $t_{\text{clk}}$ is the clock period, $t_{\text{comb}}$ is the propagation delay of the combinational excitation logic, and $t_{\text{setup}}$ is the setup time of the flip-flops used in the state memory.

8.9.3 Reliable Synchronizer Design

The most reliable synchronizer is one that allows the maximum amount of time for metastability resolution. However, in the design of a digital system, we seldom have the luxury of slowing down the clock to make the system work more reliably. Instead, we are usually asked to speed up the clock to get higher performance from the system. As a result, we often need synchronizers that work reliably with very short clock periods. We’ll show several such designs, and show how to predict their reliability.

We showed previously that a state machine with an asynchronous input, built as shown in Figure 8-94, has $t_r = t_{\text{clk}} - t_{\text{comb}} - t_{\text{setup}}$. In order to maximize $t_r$ for a given clock period, we should minimize $t_{\text{comb}}$ and $t_{\text{setup}}$. The value of $t_{\text{setup}}$ depends on the type of flip-flops used in the state memory; in general, faster flip-flops have shorter setup times. The minimum value of $t_{\text{comb}}$ is zero, and is achieved by the synchronizer design of Figure 8-96, whose operation we explain next.

Inputs to flip-flop FF1 are asynchronous with the clock, and may violate the flip-flop’s setup and hold times. When this happens, the META output may become metastable and remain in that state for an arbitrary time. However, we
assume that the maximum duration of metastability after the clock edge is $t_r$. (We show how to calculate the probability that our assumption is correct in the next subsection.) As long as the clock period is greater than $t_r$ plus the FF2’s setup time, SYNCIN becomes a synchronized copy of the asynchronous input on the next clock tick without ever becoming metastable itself. The SYNCIN signal is distributed as required to the rest of the system.

### 8.9.4 Analysis of Metastable Timing

Figure 8-97 shows the flip-flop timing parameters that are relevant to our analysis of metastability timing. The published setup and hold times of a flip-flop with respect to its clock edge are denoted by $t_s$ and $t_h$, and bracket an interval called the decision window, when the flip-flop samples its input and decides to change its output if necessary. As long as the D input changes outside the decision window, as in (a), the manufacturer guarantees that the output will change and settle to a valid logic state before time $t_{pd}$. If D changes inside the decision window, as in (b), metastability may occur and persist until time $t_r$.

Theoretical research suggests and experimental research has confirmed that when asynchronous inputs change during the decision window, the duration of metastable outputs is governed by an exponential formula:

$$MTBF(t_r) = \frac{\exp(t_r/\tau)}{T_o \cdot f \cdot a}$$

**Figure 8-97** Timing parameters for metastability analysis: (a) normal flip-flop operation; (b) metastable behavior.

#### DETAILS

In our analysis of the synchronizer in Figure 8-96, we do not allow metastability, even briefly, on the output of FF2, because we assume that the system has been designed with zero timing margins. If the system can in fact tolerate some increase in FF2’s propagation delay, the MTBF will be somewhat better than predicted.
Here $\text{MTBF}(t_r)$ is the mean time between synchronizer failures, where a failure occurs if metastability persists beyond time $t_r$ after a clock edge, where $t_r \geq t_{pd}$. This MTBF depends on $f$, the frequency of the flip-flop clock; $a$, the number of asynchronous input changes per second applied to the flip-flop; and $T_o$ and $\tau$, constants that depend on the electrical characteristics of the flip-flop. For a typical 74LS74, $T_o = 0.4$ s and $\tau = 1.5$ ns.

Now suppose that we build a microprocessor system with a 10 MHz clock and use the circuit of Figure 8-96 to synchronize an asynchronous input. If ASYNCIN changes during the decision window of FF1, the output META may become metastable until time $t_r$. If META is still metastable at the beginning of the decision window for FF2, then the synchronizer fails because FF2 may have a metastable output; system operation is unpredictable in that case.

Let us assume that the D flip-flops in Figure 8-96 are 74LS74s. The setup time $t_s$ of a 74LS74 is 20 ns, and the clock period in our example microprocessor system is 100 ns, so $t_r$ for synchronizer failure is 80 ns. If the asynchronous input changes 100,000 times per second, then the synchronizer MTBF is

$$\text{MTBF}(80 \text{ ns}) = \frac{\exp(80/1.5)}{0.4 \cdot 10^{-7} \cdot 10} = 3.6 \cdot 10^{11} \text{ s}$$

That’s not bad, about 100 centuries between failures! Of course, if we’re lucky enough to sell 10,000 copies of our system, one of them will fail in this way every year. But, no matter, let us consider a more serious problem.

Suppose we upgrade our system to use a faster microprocessor chip with a clock speed of 16 MHz. We may have to replace some components in our system to operate at the higher speed, but 74LS74s are still perfectly good at 16 MHz. Or are they? With a clock period of 62.5 ns, the new synchronizer MTBF is

$$\text{MTBF}(42.5 \text{ ns}) = \frac{\exp(42.5/1.5)}{0.4 \cdot 1.6 \cdot 10^{-7} \cdot 10} = 3.1 \text{ s}!$$

### UNDERSTANDING $A$ AND $F$

Although a flip-flop output can go metastable only if D changes during the decision window, the MTBF formula does not explicitly specify how many such input changes occur. Instead, it specifies the total number of asynchronous input changes per second, $a$, and assumes that asynchronous input changes are uniformly distributed over the clock period. Therefore, the fraction of input changes that actually occur during the decision window is “built in” to the clock-frequency parameter $f$—as $f$ increases, the fraction goes up.

If the system design is such that input changes might be clustered in the decision window rather than being uniformly distributed (as when synchronizing a slow input with a fixed but unknown phase difference from the system clock), then a useful rule of thumb is to use a frequency equal to the reciprocal of the decision window (based on published setup and hold times), times a safety margin of 10.
The only saving grace of this synchronizer at 16 MHz is that it’s so lousy, we’re likely to discover the problem in the engineering lab before the product ships! Thank goodness the MTBF wasn’t one year.

### 8.9.5 Better Synchronizers

Given the poor performance of the 74LS74 as a synchronizer at moderate clock speeds, we have a couple of alternatives for building more reliable synchronizers. The simplest solution, which works for most design requirements, is simply to use a flip-flop from a faster technology. Nowadays there are available much faster technologies for flip-flops, whether discrete or embedded in PLDs, FPGAs, or ASICs.

Based on published data discussed in the References, Table 8-35 lists the metastability parameters for several common logic families and devices. These numbers are very much circuit-design and IC-process dependent. Thus, unlike guaranteed logic signal levels and timing parameters, published metastability numbers can vary dramatically among different manufacturers of the same part and must be used conservatively. For example, one manufacturer’s 74F74 may give acceptable metastability performance in a design while another’s may not.

<table>
<thead>
<tr>
<th>Reference</th>
<th>Device</th>
<th>$\tau$ (ns)</th>
<th>$T_o$ (s)</th>
<th>$t_i$ (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Chaney (1983)</td>
<td>74LS74</td>
<td>1.50</td>
<td>$4.0 \cdot 10^{-1}$</td>
<td>77.71</td>
</tr>
<tr>
<td>Chaney (1983)</td>
<td>74S74</td>
<td>1.70</td>
<td>$1.0 \cdot 10^{-6}$</td>
<td>66.14</td>
</tr>
<tr>
<td>Chaney (1983)</td>
<td>74S174</td>
<td>1.20</td>
<td>$5.0 \cdot 10^{-6}$</td>
<td>48.62</td>
</tr>
<tr>
<td>Chaney (1983)</td>
<td>74S374</td>
<td>0.91</td>
<td>$4.0 \cdot 10^{-4}$</td>
<td>40.86</td>
</tr>
<tr>
<td>Chaney (1983)</td>
<td>74F74</td>
<td>0.40</td>
<td>$2.0 \cdot 10^{-4}$</td>
<td>17.68</td>
</tr>
<tr>
<td>TI (1997)</td>
<td>74LSxx</td>
<td>1.35</td>
<td>$4.8 \cdot 10^{-3}$</td>
<td>63.97</td>
</tr>
<tr>
<td>TI (1997)</td>
<td>74Sxx</td>
<td>2.80</td>
<td>$1.3 \cdot 10^{-9}$</td>
<td>90.33</td>
</tr>
<tr>
<td>TI (1997)</td>
<td>74ALSxx</td>
<td>1.00</td>
<td>$8.7 \cdot 10^{-6}$</td>
<td>41.07</td>
</tr>
<tr>
<td>TI (1997)</td>
<td>74ASxx</td>
<td>0.25</td>
<td>$1.4 \cdot 10^{3}$</td>
<td>14.99</td>
</tr>
<tr>
<td>TI (1997)</td>
<td>74Fxx</td>
<td>0.11</td>
<td>$1.9 \cdot 10^{8}$</td>
<td>7.90</td>
</tr>
<tr>
<td>TI (1997)</td>
<td>74HCxx</td>
<td>1.82</td>
<td>$1.5 \cdot 10^{-6}$</td>
<td>71.55</td>
</tr>
<tr>
<td>Cypress (1997)</td>
<td>PALC16R8-25</td>
<td>0.52</td>
<td>$9.5 \cdot 10^{-12}$</td>
<td>14.22*</td>
</tr>
<tr>
<td>Cypress (1997)</td>
<td>PALC22V10B-20</td>
<td>0.26</td>
<td>$5.6 \cdot 10^{-11}$</td>
<td>7.57*</td>
</tr>
<tr>
<td>Cypress (1997)</td>
<td>PALCE22V10-7</td>
<td>0.19</td>
<td>$1.3 \cdot 10^{-13}$</td>
<td>4.38*</td>
</tr>
<tr>
<td>Xilinx (1997)</td>
<td>7300-series CPLD</td>
<td>0.29</td>
<td>$1.0 \cdot 10^{-15}$</td>
<td>5.27*</td>
</tr>
<tr>
<td>Xilinx (1997)</td>
<td>9500-series CPLD</td>
<td>0.17</td>
<td>$9.6 \cdot 10^{-18}$</td>
<td>2.30*</td>
</tr>
</tbody>
</table>
Note that different authors and manufacturers may specify metastability parameters differently. For example, author Chaney and manufacturer Texas Instruments measure the metastability resolution time $t_r$ from the triggering clock edge, as in our previous subsection. On the other hand, manufacturers Cypress and Xilinx define $t_r$ as the additional delay beyond a normal clock-to-output delay time $t_{pd}$.

The last column in the table gives a somewhat arbitrarily chosen figure of merit for each device. It is the metastability resolution time $t_r$ required to obtain an MTBF of 1000 years when operating a synchronizer with a clock frequency of 25 MHz and with 100,000 asynchronous input changes per second. For the Cypress and Xilinx devices, their parameter values yield a value of $t_r$, marked with an asterisk, consistent with their own definition as introduced above.

As you can see, the 74LS74 is one of the worst devices in the table. If we replace FF1 in the 16 MHz microprocessor system of the preceding subsection with a 74ALS74, we get

$$\text{MTBF}(42.5 \text{ ns}) = \frac{\exp(42.5/0.87)}{12.5 \cdot 10^{-3} \cdot 1.6 \cdot 10^7 \cdot 10^5} = 8.2 \cdot 10^{10} \text{s}$$

If you’re satisfied with a synchronizer MTBF of about 25 centuries per system shipped, you can stop here. However, if FF2 is also replaced with a 74ALS74, the MTBF gets better, since the ’ALS74 has a shorter setup time than the ’LS74, only 10 ns. With the ’ALS74, the MTBF is about 100,000 times better:

$$\text{MTBF}(52.5 \text{ ns}) = \frac{\exp(52.5/0.87)}{12.5 \cdot 10^{-3} \cdot 2 \cdot 10^7 \cdot 10^5} = 8.1 \cdot 10^{15} \text{s}$$

Even if we ship a million systems containing this circuit, we (or our heirs) will see a synchronizer failure only once in 240 years. Now that’s job security!

Actually, the margins above aren’t as large as they might seem. (How large does 240 years seem to you?) Most of the numbers given in Table 8-35 are averages, and are seldom specified, let alone guaranteed, by the device manufacturer. Furthermore, calculated MTBFs are extremely sensitive to the value of $\tau$, which in turn may depend on temperature, voltage, and the phase of the moon. So the operation of a given flip-flop in an actual system may be much worse (or much better) than predicted by our table.

For example, consider what happens if we increase the clock in our 16 MHz system by just 25%, to 20 MHz. Your natural inclination might be to think that metastability will get 25% worse, or maybe 250% worse, just to be conservative. But, if you run the numbers, you’ll find that the MTBF using ’ALS74s for both FF1 and FF2 goes down from $8.1 \cdot 10^{15} \text{s}$ to just $3.7 \cdot 10^9 \text{s}$, over a million times worse! The new MTBF of about 118 years is fine for one system, but if you ship a million of them, one will fail every hour. You’ve just gone from generations of job security to corporate goat!
8.9.6 Other Synchronizer Designs

We promised to describe a couple of ways to build more reliable synchronizers. The first way was to use faster flip-flops, that is, to reduce the value of \( \tau \) in the MTBF equation. Having said that, the second way is obvious—to increase the value of \( t_r \) in the MTBF equation.

For a given system clock, the best value we can obtain for \( t_r \) using the circuit of Figure 8-96 is \( t_{clk} \) if FF2 has a setup time of 0. However, we can get values of \( t_r \) on the order of \( n \cdot t_{clk} \) by using the multiple-cycle synchronizer circuit of Figure 8-98. Here we divide the system clock by \( n \) to obtain a slower synchronizer clock and longer \( t_r = (n \cdot t_{clk}) - t_{setup} \). Usually a value of \( n = 2 \) or \( n = 3 \) gives adequate synchronizer reliability.

In the figure, note that the edges of CLOCK\(_N\) will lag the edges of CLOCK because CLOCK\(_N\) comes from the Q output of a counter flip-flop that is clocked by CLOCK. This means that SYNCIN, in turn, will be delayed or skewed relative to other signals in the synchronous system that come directly from flip-flops clocked by CLOCK. If SYNCIN goes through additional combinational logic in the synchronous system before reaching its flip-flop inputs, their setup time may be inadequate. If this is the case, the solution in Figure 8-99 can be used. Here, SYNCIN is reclocked by CLOCK using FF3 to produce DSYNCIN, which will

**Figure 8-98** Multiple-cycle synchronizer.

**Figure 8-99** Multiple-cycle synchronizer with deskewing.
have the same timing as other flip-flop outputs in the synchronous system. Of course, the delay from CLOCK to CLOCKN must still be short enough that SYNCIN meets the setup time requirement of FF3.

In an $n$-cycle synchronizer, the larger the value of $n$, the longer it takes for an asynchronous input change to be seen by the synchronous system. This is simply a price that must be paid for reliable system operation. In typical microprocessor systems, most asynchronous inputs are for external events—interrupts, DMA requests, and so on—that need not be recognized very quickly, relative to synchronizer delays. In the time-critical area of main memory access, experienced designers use the processor clock to run the memory subsystem too, if possible. This eliminates the need for synchronizers and provides the fastest possible system operation.

At higher frequencies, the feasibility of the multiple-cycle synchronizer design shown in Figure 8-98 tends to be limited by clock skew. For this reason, rather than use a divide-by-$n$ synchronizer clock, some designers use cascaded synchronizers. This design approach simply uses a cascade (shift register) of $n$ flip-flops, all clocked with the high-speed system clock. This approach is shown in Figure 8-100.

With cascaded synchronizers, the idea is that metastability will be resolved with some probability by the first flip-flop, and failing that, with an equal probability by each successive flip-flop in the cascade. So the overall probability of failure is on the order of the $n$th power of the failure probability of a single-flip-flop synchronizer at the system clock frequency. While this is partially true, the MTBF of the cascade is poorer than that of a multiple-cycle synchronizer with the same delay ($n \cdot t_{clk}$). With the cascade, the flip-flop setup time $t_{setup}$ must be subtracted from $t_r$, the available metastability resolution time, $n$ times, but in a multiple-cycle design, it is subtracted only once.

PLDs that contain internal flip-flops can be used in synchronizer designs, where the two flip-flops in Figure 8-96 on page 668 are simply included in the PLD. This is very convenient in most applications, because it eliminates the need for external, discrete flip-flops. However, a PLD-based synchronizer typically has a poorer MTBF than a discrete circuit built with the same or similar
technology. This happens because each flip-flop in a PLD has a combinational 
logic array on its D input that increases its setup time and thereby reduce the 
amount of time $t_r$ available for metastability resolution during a given system 
clock period $t_{clk}$. To maximize $t_r$ without using special components, FF2 in 
Figure 8-96 should be a short-setup-time discrete flip-flop.

### 8.9.7 Metastable-Hardened Flip-Flops

In the late 1980s, Texas Instruments and other manufacturers developed SSI and 
MSI flip-flops that are specifically designed for board-level synchronizer applications. For example, the 74AS4374 was similar to the 74AS374, except that 
each individual flip-flop was replaced with a pair of flip-flops, as shown in 
Figure 8-101. Each pair of flip-flops could be used as a synchronizer of the type 
shown in Figure 8-96, so eight asynchronous inputs could be synchronized with 
one 74AS4374.

The internal design of the 74AS4374 was improved to reduce $\tau$ and $T_o$ 
compared to other 74AS flip-flops, but the biggest improvement in the 74AS4374 
was a greatly reduced $t_{setup}$. Because the entire synchronizer of Figure 8-96 is 
built on a single chip, there are no input or output buffers between FF1 and FF2, 
and $t_{setup}$ for FF2 is only 0.5 ns. Compared to a conventional 74AS flip-flop with 
a 5 ns $t_{setup}$, and assuming that $\tau = 0.40$ ns, this improves the MTBF by a factor 
of $\exp(4.5/0.40)$, or about 77,000.

In recent years, the move towards faster CMOS technologies and higher 
integration has largely obsoleted specialized parts like the 74AS4374. As you can 
see from the last few rows in Table 8-35 on page 671, fast PLDs and CPLDs are 
available with values of $\tau$ that rival the fastest discrete devices while offering the 
convenience of integrating synchronization with many other functions. Still, the 
approach used by 74AS4374 is worth emulating in FPGA and ASIC designs. That 
is, whenever you have control over the layout of a synchronizer circuit, it pays to 
locate FF1 and FF2 as close as possible to each other, and to connect them with 
the fastest available wires, in order to maximize the setup time available for FF2.
8.9.8 Synchronizing High-Speed Data Transfers

A very common problem in computer systems is synchronizing external data transfers with the computer system clock. A simple example is the interface between personal computer’s network interface card and a 100 Mbps Ethernet link. The interface card may be connected to a PCI bus, which has a 33.33 MHz clock. Even though the Ethernet speed is an approximate multiple of the bus speed, the signal received on the Ethernet link is generated by another computer whose transmit clock is not synchronized with the receive clock in any way. Yet the interface must still deliver data reliably to the PCI bus.

Figure 8-102 shows the problem. NRZ serial data RDATA is received from the Ethernet at 100 Mbps. The digital phase-locked loop (DPLL) recovers a 100-MHz clock signal RCLK which is centered on the 100 Mbps data stream and

**Figure 8-102**

Ethernet synchronization problem.

---

**ONE NIBBLE AT A TIME**

The explanation of 100 Mbps Ethernet reception above is oversimplified, but sufficient for discussing the synchronization problem. In reality, the received data rate is 125 Mbps, where each 4 bits of user data is encoded as a 5-bit symbol using a so-called 4B5B code. By using only 16 out of 32 possible 5-bit codewords, the 4B5B code guarantees that regardless of the user data pattern, the bit stream on the wire will have a sufficient number of transitions to allow clock recovery. Also, the 4B5B code includes a special code that is transmitted periodically to allow nibble (4-bit) and byte synchronization to be accomplished very easily.

As a result of nibble synchronization, a typical 100-Mbps Ethernet interface does not see an unsynchronized 100 MHz stream of bits. Instead, it sees an unsynchronized 25 MHz stream of nibbles. So, the details of a real 100-Mbps Ethernet synchronizer are different, but the same principles apply.
allows data to be clocked bit-by-bit into an 8-bit shift register. At the same time, a byte synchronization circuit searches for special patterns in the received data stream that indicate byte boundaries. When it detects one of these, it asserts the SYNCP signal and does so on every eighth subsequent RCLK tick, so that SYNCP is asserted whenever the shift register contains an aligned 8-bit byte. The rest of the system is clocked by a 33.33 MHz clock SCLK. We need to transfer each aligned byte RBYTE[7:0] into a register SREG in SCLK’s domain. How can we do it?

Figure 8-103 shows some of the timing. We immediately see is that the byte-aligned signal, SYNCP, is asserted for only 10 ns per byte. We have no hope of consistently detecting this signal with the asynchronous SCLK, whose period is a much longer 30 ns.

The strategy that is almost universally followed in this kind of situation is to transfer the aligned data first into a holding register HREG in the receive clock (RCLK) domain. This gives us a lot more time to sort things out, 80 ns in this case. Thus, the “?” box in Figure 8-102 can be replaced by Figure 8-104, which shows HREG and a box marked “SCTRL.” The job of SCTRL is to assert SLOAD during exactly one 30-ns SCLK period, so that the output of HREG is valid and stable for the setup and hold times of register SREG in the SCLK domain. SLOAD also serves as a “new-data available” signal for the rest of the interface, indicating that a new data byte will appear on SBYTE[7:0] during the
next SCLK period. Figure 8-105 shows possible timing for SLOAD based on this approach and the previous timing diagram.

Figure 8-106 is a circuit that can generate SLOAD with the desired timing. The idea is to use SYNC to set an S-R latch as a new byte becomes available. The output of this latch, NEWBYTE, is sampled by FF1 in the SCLK domain. Since NEWBYTE is not synchronized with SCLK, FF1’s output SM may be metastable, but it is not used by FF2 until the next clock tick, 30 ns later. Assuming that the AND gate is reasonably fast, this gives plenty of metastability resolution time. FF2’s output is the SLOAD signal. The AND gate ensures that SLOAD is only one SCLK period wide; if SLOAD is already 1, it can’t be set to 1 on the next tick. This gives time for the S-R latch to be reset by SLOAD in preparation for the next byte.

A timing diagram for the overall circuit with “typical” timing is shown in Figure 8-107. Since SCLK is asynchronous to RCLK, it can have an arbitrary relationship with RCLK and SYNC. In the figure, we’ve shown a case where the next SCLK rising edge occurs well after NEWBYTE is set. Although the figure shows a window in which SM and SM1 could be metastable in the general case, metastability doesn’t actually happen when the timing is as drawn. Later, we’ll show what can happen if the SCLK edge occurs when NEWBYTE is changing.

We should make several notes about the circuit in Figure 8-106. First, the SYNC signal must be glitch-free, since it controls the S input of a latch, and it must be wide enough to meet the minimum pulse width requirement of the latch.
Since the latch is set on the leading edge of SYNC, we actually cheated a little; NEWBYTE may be asserted a little before a new byte is actually available in HREG. This is OK, because we know that it takes two SCLK periods from when NEWBYTE is sampled until SREG is loaded. In fact, we might have cheated even more if an earlier version of SYNC was available (see Exercise 8.76).

Assuming that $t_{su}$ is the setup time of a D flip-flop and $t_{pd}$ is the propagation delay of the AND gate in Figure 8-106, the available metastability resolution time $t_r$ is one SCLK period, 30 ns, minus $t_{su} + t_{pd}$, as shown in Figure 8-107. The timing diagram also shows why we can’t use SM directly as the reset signal for the S-R latch. Since SM can be metastable, it could wreak havoc. For example, it could be semi-HIGH long enough to reset the latch but then fall back to LOW; in that case, SLOAD would not get set and we would miss a byte. By using instead the output of the synchronizer (SLOAD) both for the latch reset and for the load signal in the SCLK domain, we ensure that the new byte is detected and handled consistently in both clock domains.

The timing that we showed in Figure 8-107 is nominal, but we also have to analyze what happens if SCLK has a different phase relationship with RCLK and SYNC than what is shown. You should be able to convince yourself that if the SCLK edge occurs earlier, so that it sample NEWBYTE just as it’s going HIGH, everything still works as before, and the data transfer just finishes a little sooner. The more interesting case is when SCLK occurs later, so that it just misses NEWBYTE as it’s going HIGH, and catches it one SCLK period later. This timing is shown in Figure 8-108.
In the timing diagram, we have shown NEWBYTE going high around the same time as the SCLK edge—less than FF1’s \( t_{su} \) before the edge. Thus, FF1 may not see NEWBYTE as HIGH or its output may become metastable, and it does not solidly capture NEWBYTE until one SCLK period later. Two SCLK periods after that, we get the SCLK edge that loads SBYTE into SREG.

This timing scenario is bad news, because by the time the load occurs, SBYTE is already changing to the next received byte. In addition, SLOAD happens to be asserted during and a little bit after the SYNC pulse for this next received byte. Thus, the latch has both \( S \) and \( R \) asserted simultaneously. If they are removed simultaneously, the latch output may become metastable. Or, as we’ve shown in the timing diagram, if NEWBYTE (R) is negated last, then the latch is left in the reset state, and this next received byte is never detected and loaded into the SCLK domain.

Thus, we need to analyze the maximum-delay timing case carefully to determine if a synchronizer will work properly. Figure 8-108 shows a starting reference point \( t_{start} \) for the SCTRL circuit, namely the RCLK edge on which a byte is loaded into HREG, at end of SYNC pulse). The ending reference point \( t_{end} \) is the SCLK edge on which SBYTE is loaded into SREG. The maximum delay between these two reference points, which we’ll call \( t_{maxd} \), is the sum of the following components:

\[-t_{RCLK} \]

Minus one RCLK period, the delay from \( t_{start} \) back to the edge on which SYNC was asserted. This number is negative because SYNC is asserted one clock tick before the tick that actually loads HREG.
Section 8.9  Synchronizer Failure and Metastability

\( t_{\text{CQ}} \) One flip-flop CLK-to-Q maximum delay. Assuming that SYNC is a direct flip-flop output in the RCLK domain, this is delay from the RCLK edge until SYNC is asserted.

\( t_{\text{SQ}} \) Maximum delay from S to Q in the S-R latch in Figure 8-106. This is the delay for NEWBYTE to be asserted.

\( t_{\text{su}} \) Setup time of FF1 in Figure 8-106. NEWBYTE must be asserted at or before the setup time to guarantee detection.

\( t_{\text{SCLK}} \) One SCLK period. Since RCLK and SCLK are asynchronous, there may be a delay of up to one SCLK period before the next SCLK edge comes along to sample NEWBYTE.

\( t_{\text{SCLK}} \) After NEWBYTE is detected by FF1, SLOAD is asserted on the next SCLK tick.

\( t_{\text{SCLK}} \) After SLOAD is asserted, SBYTE is loaded into SREG on the next SCLK tick.

Thus, \( t_{\text{maxd}} = 3t_{\text{SCLK}} + t_{\text{CQ}} + t_{\text{SQ}} + t_{\text{su}} - t_{\text{RCLK}} \). A few other parameters must be defined to complete the analysis:

\( t_{h} \) The hold time of SREG.

\( t_{\text{CQ(min)}} \) The minimum CLK-to-Q delay of HREG, conservatively assumed to be 0.

\( t_{\text{rec}} \) The recovery time of the S-R latch, the minimum time allowed between negating S and negating R (see box on page 441).

To be loaded successfully into SREG, SBYTE must remain valid until at least time \( t_{\text{end}} + t_{h} \). The point at which SBYTE changes and becomes invalid is 8 RCLK periods after \( t_{\text{start}} \), plus \( t_{\text{CQ(min)}} \). Thus, for proper circuit operation we must have

\[ t_{\text{end}} + t_{h} \leq t_{\text{start}} + 8t_{\text{RCLK}} \]

For the maximum-delay case, we substitute \( t_{\text{end}} = t_{\text{start}} + t_{\text{maxd}} \) into this relation and subtract \( t_{\text{start}} \) from both sides to obtain

\[ t_{\text{maxd}} + t_{h} \leq 8t_{\text{RCLK}} \]

Substituting the value of \( t_{\text{maxd}} \) and rearranging, we obtain

\[ 3t_{\text{SCLK}} + t_{\text{CQ}} + t_{\text{SQ}} + t_{\text{su}} + t_{h} \leq 9t_{\text{RCLK}} \]  (8-1)

as the requirement for correct circuit operation. Too bad. Even if we assume very short component delays (\( t_{\text{CQ}} \), \( t_{\text{SQ}} \), \( t_{\text{su}} \), \( t_{h} \)), we know that \( 3t_{\text{SCLK}} \) (90 ns) plus anything is going to be more than \( 9t_{\text{RCLK}} \) (also 90 ns). So this design will never work properly in the maximum-delay case.

Even if the load-delay analysis gave a good result, we would still have to consider the requirements for proper operation of the SCTRL circuit itself. In particular, we must ensure that when the SYNC pulse for the next byte occurs, it
is not negated until time \( t_{\text{rec}} \) after SLOAD for the previous byte was negated. So, another condition for proper operation is

\[
t_{\text{end}} + t_{\text{CQ}} + t_{\text{rec}} \leq t_{\text{start}} + 8t_{\text{RCLK}} + t_{\text{CQ(min)}}
\]

Substituting and simplifying as before, we get another requirement that isn’t met by our design:

\[
3t_{\text{SCLK}} + 2t_{\text{CQ}} + t_{\text{SQ}} + t_{\text{su}} + t_{\text{rec}} \leq 9t_{\text{RCLK}}
\] (8-2)

There are several ways that we can modify our design to satisfy the worst-case timing requirements. Early in our discussion, we noted that we “cheated” by asserting SYNC one RCLK period before the data in HREG is valid, and that we actually might get away with asserting SYNC even sooner. Doing this can help us meet the maximum delay requirement, because it reduces the “8\( t_{\text{RCLK}} \)” term on the right-hand side of the relations. For example, if we asserted SYNC two RCLK periods earlier, we would reduce this term to “6\( t_{\text{RCLK}} \)”. However, there’s no free lunch, we can’t assert SYNC arbitrarily early. We must also consider a minimum delay case, to ensure that the new byte is actually available in HREG when SBYTE is loaded into SREG. The minimum delay \( t_{\text{maxd}} \) between \( t_{\text{start}} \) and \( t_{\text{end}} \) is the sum of the following components:

- \( -nt_{\text{RCLK}} \): Minus \( n \) RCLK periods, the delay from \( t_{\text{start}} \) back to the edge on which SYNC was asserted. In the original design, \( n = 1 \).
- \( t_{\text{CQ(min)}} \): This is the minimum delay from the RCLK edge until SYNC is asserted, conservatively assumed to be 0.
- \( t_{\text{SQ}} \): This is the delay for NEWBYTE to be asserted, again assumed to be 0.
- \( -t_{h} \): Minus the hold time of FF1 in Figure 8-106. NEWBYTE might be asserted at the end of the hold time and still be detected.
- \( 0t_{\text{SCLK}} \): Zero times the SCLK period. We might get “lucky” and have the SCLK edge come along just as the hold time of FF1 is ending.
- \( t_{\text{SCLK}} \): A one-SCLK-period delay to asserting SLOAD, as before.
- \( t_{\text{SCLK}} \): A one-SCLK-period delay to loading SBYTE into SREG, as before.

In other words, \( t_{\text{mind}} = 2t_{\text{SCLK}} - t_{h} - nt_{\text{RCLK}} \).

For this case, we must ensure that the new byte has propagated to the output of HREG when the setup time window of SREG begins, so we must have

\[
t_{\text{end}} - t_{\text{su}} \geq t_{\text{start}} + t_{\text{co}}.
\]

where \( t_{\text{co}} \) is the maximum clock-to-output delay of HREG. Substituting \( t_{\text{end}} = t_{\text{start}} + t_{\text{mind}} \) and subtracting \( t_{\text{start}} \) from both sides, we get

\[
t_{\text{mind}} - t_{\text{su}} \geq t_{\text{co}}.
\]

Substituting the value of \( t_{\text{mind}} \) and rearranging, we get the final requirement,

\[
2t_{\text{SCLK}} - t_{h} - t_{\text{su}} - t_{\text{co}} \geq nt_{\text{RCLK}}
\] (8-3)
If, for example, $t_h$, $t_{su}$, and $t_{co}$ are 10 ns each, the maximum value of $n$ is 3; we can’t generate SYNC more than two clock ticks before its original position in Figure 8-108. This may or may not be enough to solve the maximum-delay problem, depending on other delay values; this is explored for a particular set of components in Exercise 8.76.

Moving the SYNC pulse earlier may not give enough delay improvement or may not be an available option in some systems. An alternative solution that can always be made to work is to increasing the time between successive data transfers from one clock domain to the other. We can always do this because we can always transfer more bits per synchronization. In the Ethernet-interface example, we could collect 16 bits at a time in the RCLK domain and transfer 16 bits at a time to the SCLK domain. This changes the previously stated $8t_{RCLK}$ terms to $16t_{RCLK}$, providing a lot more margin for the maximum-delay timing requirements. Once 16 bits have been transferred into the SCLK domain, we can still break them into two 8-bit chunks if we need to process the data a byte at a time.

It may also be possible to improve performance by modifying the design of the SCTRL circuit. Figure 8-111 shows a version where SLOAD is generated directly by the flip-flop that samples NEWBYTE. In this way, SLOAD appears one SCLK period sooner than in our original SCTRL circuit. Also, the S-R latch is cleared sooner. This circuit works only if a couple of key assumptions are true:

1. A reduced metastability resolution time for FF1 is acceptable, equal to the time that SCLK is HIGH. Metastability must be resolved before SCLK goes LOW, because that’s when the S-R latch gets cleared if SLOAD is HIGH.
2. The setup time of SREG’s CLKEN input (Figure 8-102) is less than or equal to the time that SCLK is LOW. Under the previous assumption, the SLOAD signal applied to CLKEN might be metastable until SCLK goes LOW.
3. The time that SCLK is LOW is long enough to generate a reset pulse on RNEW that meets the minimum pulse-width requirement of the S-R latch.

Note that these behaviors makes proper circuit operation dependent on the duty cycle of SCLK. If SCLK is relatively slow and its duty cycle is close to 50%, this circuit generally works fine. But if SCLK is too fast or has a very small, very large, or unpredictable duty cycle, the original circuit approach must be used.

Figure 8-109
Half-clock-period SCTRL circuit for generating SLOAD.
All of these synchronization schemes require the clock frequencies to be within a certain range of each other for proper circuit operation. This must be considered for testing, where the clocks are usually run slower, and for upgrades, where one or both clocks may run faster. For example, in the Ethernet interface example, we wouldn’t change the frequency of standard 100-Mbps Ethernet, but we might upgrade the PCI bus from 33 to 66 MHz.

The problems caused by clock frequency changes can be subtle. To get a better handle on what can go wrong, it’s useful to consider how a synchronizer works (or doesn’t work!) if one clock frequency changes by a factor of 10 or more.

For example what happens to the synchronizer timing in Figure 8-107 if we change RCLK from 100 MHz to 10 MHz? At first glance, it would seem that all is well, since a byte now arrives only once every 800 ns, giving much more time for the byte to be transferred into the SCLK domain. Certainly, Eqn. 8-1 on page 681 and Eqn. 8-2 on page 682 are satisfied with much more margin. However, Eqn. 8-3 is no longer satisfied unless we reduce \( n \) to zero! This could be accomplished by generating SYNCE one RCLK tick later than is shown in Figure 8-107.

But even with this change, there’s still a problem. Figure 8-110 shows the new timing, including the later SYNCE pulse. The problem is that the SYNCE pulse is now 100 ns long. As before, NEWBYTE (the output of the S-R latch in

Figure 8-110 Synchronizer timing with slow (10 MHz) RCLK.
Figure 8-106 on page 678) is set by SYNC and is cleared by SLOAD. The problem is that when SLOAD goes away, SYNC is still asserted, as shown in the new timing diagram. Thus, the new byte will be detected and transferred twice!

The solution to the problem is to detect only the leading edge of SYNC, so that the circuit is not sensitive to the length of the SYNC pulse. A common way of doing this is to replace the S-R latch with an edge-triggered D flip-flop, as shown in Figure 8-111. The leading edge of SYNC sets the flip-flop, while SLOAD is used as an asynchronous clear as before.

The circuit in Figure 8-111 solves the slow-RCLK problem, but it also changes the derivation of Eqns. 8-1 through 8-3 and may make timing more constrained in some areas (see Exercise 8.77). Another disadvantage that this circuit cannot be realized in a typical PLD, which has all flip-flops controlled by the same clock; instead, a discrete flip-flop must be used to detect SYNC.

After reading almost 10 pages to analyze just one “simple” example, you should have a strong appreciation of the difficulty of correct synchronization-circuit design. Several guidelines can help you:

- Minimize the number of different clock domains in a system.
- Clearly identify all clock boundaries and provide clearly identified synchronizers at those boundaries.
- Provide sufficient metastability resolution time for each synchronizer so that synchronizer failure is rare, much more unlikely than other hardware failures.
- Analyze synchronizer behavior over a range of timing scenarios, including faster and slower clocks that might be applied as a result of system testing or upgrades.
- Simulate system behavior over a wide range of timing scenarios as well.

The last guideline above is a catch-all for modern digital designers, who usually rely on sophisticated, high-speed logic simulators to find their bugs. But it’s not a substitute for following the first four guidelines. Ignoring them can lead to problems that cannot be detected by a typical, small number of simulation scenarios. Of all digital circuits, synchronizers are the ones for which it’s most important to be “correct by design”!
References

Probably the first comprehensive set of examples of sequential MSI parts and applications appeared in *The TTL Applications Handbook*, edited by Peter Alfke and Ib Larsen (Fairchild Semiconductor, 1973). This highly practical and informative book was invaluable to this author and to many others who developed digital design curricula in the 1970s.

Another book that emphasizes design with larger-scale combinational and sequential logic functions is Thomas R. Blakeslee’s *Digital Design with Standard MSI and LSI*, 2nd ed., (Wiley, 1979). Blakeslee’s coverage of the concept of space/time trade-offs is excellent, and he also one of the first to introduce the microprocessor as “a universal logic circuit.”

Moving quickly from the almost forgotten to the yet-to-be discovered, manufacturers’ web sites are an excellent source of information on digital design practices. For example, a comprehensive discussion of bus hold circuits can be found in Texas Instruments’ “Implications of Slow or Floating CMOS Inputs” (publ. SCBA004B, December 1997), available on TI’s web site at www.ti.com. Another discussion appears in Fairchild Semiconductor’s “Designing with Bushold” (sic, publ. AN-5006, April 1999), at www.fairchildsemi.com.

Announcements and data sheets for all kinds of new, improved MSI and larger parts can also be found on the web. Following a certain automobile manufacturer’s proclamation in the 60s and then again in the late 90s that “wider is better,” logic manufacturers have also introduced “wide-bus” registers, drivers, and transceivers that cram 16, 18, or even 32 bits of function into a high pin-count surface-mount package. Descriptions of many such parts can be found at the Texas Instruments web site (search for “widebus”). Other sites with a variety of logic data sheets, application notes, and other information include Motorola (www.mot.com), Fairchild Semiconductor (www.fairchildsemi.com), and Philips Semiconductor (www.philipslogic.com).

The field of logic design is fast moving, so much so that sometimes I wish that I wrote fiction, so that I wouldn’t have to revise the “practices” discussions in this book every few years. Lucky for me, this book does cover some unchanging theoretical topics (a.k.a. “principles”), and this chapter is no exception. Logic hazards have been known since at least the 1950s, and the function hazards were discussed by Edward J. McCluskey in *Logic Design Principles* (Prentice Hall, 1986). Galois fields were invented centuries ago, and their applications to error-correcting codes, as well as to the LFSR counters of this chapter, are described in introductory books on coding theory, including *Error-Control Techniques for Digital Communication* by A. M. Michelson and A. H. Levesque (Wiley-Interscience, 1985). A mathematical theory of state-machine decomposition has been studied for years; Zvi Kohavi devotes a chapter to the topic in his classic book *Switching and Finite Automata Theory*, 2nd ed. (McGraw-Hill, 1978). But let us now return to the less esoteric.
As we mentioned in Section 8.4.5, some PLDs and CPLDs contain XOR structures that allow large counters to be designed without a large number of product terms. This requires a somewhat deeper understanding of counter excitation equations, as described in Section 10.5 of the second edition of this book. This material can also be found on the web at www.ddpp.com.

The general topics of clock skew and multiphase clocking are discussed in McCluskey’s Logic Design Principles, while an illuminating discussion of these topics as applied to VLSI circuits can be found in Introduction to VLSI Systems by Carver Mead and Lynn Conway (Addison-Wesley, 1980). Mead and Conway also provide an introduction to the important topic of self-timed systems that eliminate the system clock, allowing each logic element to proceed at its own rate. To give credit where credit is due, we note that all of the Mead and Conway material on system timing, including an outstanding discussion of metastability, appears in their Chapter 7 written by Charles L. Seitz.


For the mathematically inclined, Lindsay Kleeman and Antonio Cantoni have written “On the Unavoidability of Metastable Behavior in Digital Systems” (IEEE Trans. Comput., Vol. C-36, No. 1, January 1987, pp. 109–112); the title says it all. The same authors posed the question, “Can Redundancy and Masking Improve the Performance of Synchronizers?” (IEEE Trans. Comput., Vol. C-35, No. 7, July 1986, pp. 643–646). Their answer in that paper was “no,” but a response from a reviewer caused them to change their minds to “maybe.” Obviously, they’ve gone metastable themselves! (Having two authors and a reviewer hasn’t improved their performance, so the obvious answer to their original question is “no!”) In any case, Kleeman and Antonio’s papers provide a good set of pointers to mainstream scholarly references on metastability.

The most comprehensive set of early references on metastability (not including Greek philosophers or Devo) is Martin Bolton’s “A Guided Tour of 35 Years of Metastability Research” (Proc. Wescon 1987, Session 16, “Everything You Might Be Afraid to Know about Metastability,” Wescon Session Records, www.wescon.com, 8110 Airport Blvd., Los Angeles, CA 90045).

In recent years, as system clock speeds have steadily increased, many IC manufacturers have become much more active in studying and publishing the metastability characteristics of their devices on the web. Texas Instruments (www.ti.com) provides a very good discussion including test circuits and measured parameters for ten different logic families in “Metastable Response in 5-V Logic Circuits” by Eilhard Haseloff (TI pub. SDYA006, 1997). Cypress Semiconductor (www.cypress.com) published an application note, “Are Your PLDs Metastable?” (1997) that is an excellent reference including some history (going back to 1952!), an analog circuit analysis of metastability, test and
measurement circuits, and metastability parameters for Cypress PLDs. Another recent note is “Metastability Considerations” from Xilinx Corporation (www.xilinx.com, publ. XAPP077, 1997), which gives measured parameters for their XC7300 and XC9500 families of CPLDs. Of particular interest is the clever circuit and methodology that allows them to count metastable events inside the device, even though metastable waveforms are not observable on external pins.

Most digital design textbooks now give good coverage to metastability, prompted by the existence of metastability in real circuits and perhaps also by competition—since 1990, this textbook has been hammering on the topic by introducing metastability in its earliest coverage of sequential circuits. On the analog side of the house, Howard Johnson and Martin Graham provide a nice introduction and a description of how to observe metastable states in their *High-Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993).

**Drill Problems**

8.1 Compare the propagation delays from AVALID to a chip-select output for the two decoding approaches shown in Figures 8-15 and 8-16. Assume that 74FCT373 latches and 10-ns GAL16V8C devices are used in both designs. Repeat for the delay from ABUS to a chip-select output.

8.2 Suppose that in Table 8-2, the second RAM bank (RAMCS1) is decoded instead using the expression 

\[(ABUS \geq 0x010) \& (ABUS < 0x020)]

Does this yield the same results as the original expression, 

\[(ABUS == RAMBANK0)]? Explain.

8.3 What would happen if you replaced the edge-triggered D flip-flops in Figure 7-38 with D latches?

8.4 What is the counting sequence of the circuit shown in Figure X8.4?

8.5 What is the behavior of the counter circuit of Figure 8-36 if it is built using a 74x161 instead of a 74x163?

8.6 A 74x163 counter is hooked up with inputs ENP, ENT, A, and D always HIGH, inputs B and C always LOW, input LD_L = (QB \cdot QC)', and input CLR_L = (QC \cdot QD)'. The CLK input is hooked up to a free-running clock signal. Draw a logic diagram for this circuit. Assuming that the counter starts in state 0000, write the output sequence on QD QC QB QA for the next 15 clock ticks.

8.7 Determine the widths of the glitches shown in Figure 8-43 on the Y2_L output of a 74x138 decoder, assuming that the '138 is internally structured as shown in Figure 5-37(a) on page 320, and that each internal gate has a delay of 10 ns.

8.8 Calculate the minimum clock period of the data unit in Figure 8-82. Use the maximum propagation delays given in Table 5-3 for LS-TTL combinational parts. Unless you can get the real numbers from a TTL data book, assume that all registers require a 10 ns minimum setup time on inputs and have a 20 ns propagation delay from clock to outputs. Indicate any assumptions you’ve made about delays in the control unit.
8.9 Calculate the MTBF of a synchronizer built according to Figure 8-96 using 74F74s, assuming a clock frequency of 25 MHz and an asynchronous transition rate of 1 MHz. Assume that the setup time of an 'F74 is 5 ns and the hold time is zero.

8.10 Calculate the MTBF of the synchronizer shown in Figure X8.10, assuming a clock frequency of 25 MHz and an asynchronous transition rate of 1 MHz. Assume that the setup time $t_{\text{setup}}$ and the propagation delay $t_{\text{pd}}$ from clock to $Q$ or $QN$ in a 74ALS74 are both 10 ns.

Exercises

8.11 What does the TTL Data Book have to say about momentarily shorting the outputs of a gate to ground as we do in the switch debounce circuit of Figure 8-5?

8.12 Investigate the behavior of the switch debounce circuit of Figure 8-5 if 74HCT04 inverters are used; repeat for 74AC04 inverters.
8.13 Suppose you are asked to design a circuit that produces a debounced logic input from an SPST (single-pole, single-throw) switch. What inherent problem are you faced with?

8.14 Explain why CMOS bus holder circuits don’t work well on three-state buses with TTL devices attached. (Hint: Consider TTL input characteristics.)

8.15 Write a single VHDL program that combines the address latch and latching decoder of Figure 8-16 and Table 8-2. Use the signal name $LA[19:0]$ for the latched address outputs.

8.16 Design a 4-bit ripple counter using four $D$ flip-flops and no other components.

8.17 What is the maximum propagation delay from clock to output for the 4-bit ripple counter of Exercise 8.16 using 74HCT flip-flops? Repeat, using 74AHCT and 74LS74 flip-flops.

8.18 Design a 4-bit ripple down counter using four $D$ flip-flops and no other components.

8.19 What limits the maximum counting speed of a ripple counter, if you don’t insist on being able to read the counter value at all times?

8.20 Based on the design approach in Exercise 8.16 and the answer to Exercise 8.19, what is the maximum counting speed (frequency) for a 4-bit ripple counter using 74HCT flip-flops? Repeat, using 74AHCT and 74LS74 flip-flops.

8.21 Write a formula for the maximum clock frequency of the synchronous serial binary counter circuit in Figure 8-28. In your formula, let $t_{TQ}$ denote the propagation delay from $T$ to $Q$ in a $T$ flip-flop, $t_{setup}$ the setup time of the $EN$ input to the rising edge of $T$, and $t_{AND}$ the delay of an AND gate.

8.22 Repeat Exercise 8.21 for the synchronous parallel binary counter circuit shown in Figure 8-29, and compare results.

8.23 Repeat Exercise 8.21 for an $n$-bit synchronous serial binary counter.

8.24 Repeat Exercise 8.21 for an $n$-bit synchronous parallel binary counter. Beyond what value of $n$ is your formula no longer valid?

8.25 Using a 74x163 4-bit binary counter, design a modulo-11 counter circuit with the counting sequence 3, 4, 5, ..., 12, 13, 3, 4, ....

8.26 Look up the internal logic diagram for a 74x162 synchronous decade counter in a data book, and write its state table in the style of Table 8-11, including its counting behavior in the normally unused states 10–15.

8.27 Devise a cascading scheme for 74x163s, analogous to the synchronous parallel counter structure of Figure 8-29, such that the maximum counting speed is the same for any counter with up to 36 bits (nine ’163s). Determine the maximum counting speed using worst-case delays from a manufacturer’s data book for the ’163s and any SSI components used for cascading.

8.28 Design a modulo-129 counter using two 74x163s and a single inverter.

8.29 Design a clocked synchronous circuit with four inputs, N3, N2, N1, and N0, that represent an integer $N$ in the range 0–15. The circuit has a single output $Z$ that is asserted for exactly $N$ clock ticks during any 16-tick interval (assuming that $N$ is held constant during the interval of observation). (Hints: Use combinational logic with a 74x163 set up as a free-running divide-by-16 counter. The ticks in which...
Exercises 691

8.30 Modify the circuit of Exercise 8.29 so that \( Z \) produces \( N \) transitions in each 16-tick interval. The resulting circuit is called a binary rate multiplier, and was once sold as a TTL MSI part, the 7497. (Hint: Gate the clock with the level output of the previous circuit.)

8.31 A digital designer (the author!) was asked at the last minute to add new functionality to a PCB that had room for just one more 16-pin IC. The PCB already had a 16-MHz clock signal, \( MCLK \), and a spare microprocessor-controlled select signal, \( SEL \). The designer was asked to provide a new clock signal, \( UCLK \), whose frequency would be 8 MHz or 4 MHz depending on the value of \( SEL \). To make things worse, the PCB had no spare SSI gates, and \( UCLK \) was required to have a 50% duty cycle at both frequencies. It took the designer about five minutes to come up with a circuit. Now it’s your turn to do the same. (Hint: The designer had long considered the 74x163 to be the fundamental building block of tricky sequential-circuit design.)

8.32 Design a modulo-16 counter, using one 74x169 and at most one SSI package, with the following counting sequence: 7, 6, 5, 4, 3, 2, 1, 0, 8, 9, 10, 11, 12, 13, 14, 15, 7, ...

8.33 Modify the VHDL program in Table 8-14 so that the type of ports \( D \) and \( Q \) is \texttt{STD_LOGIC_VECTOR}, including conversion functions as required.

8.34 Modify the program in Table 8-16 to use structural VHDL, so it conforms exactly to the circuit in Figure 8-45, including the signal names shown in the figure. Define and use any of the following entities that don’t already exist in your VHDL library: \texttt{AND2}, \texttt{INV}, \texttt{NOR2}, \texttt{OR2}, \texttt{XNOR2}, \texttt{Vdffqqn}.

8.35 Modify the program in Table 8-17 to use VHDL’s generic statement, so that the counter size can be changed using the generic definition.

8.36 Design a parallel-to-serial conversion circuit with eight 2.048 Mbps, 32-channel serial links and a single 2.048 MHz, 8-bit, parallel data bus that carries 256 bytes per frame. Each serial link should have the frame format defined in Figure 8-55. Each serial data line \( SDATAi \) should have its own sync signal \( SYNCi \); the sync pulses should be staggered so that \( SYNCi + 1 \) has a pulse one clock tick after \( SYNCi \).

Show the timing of the parallel bus and the serial links, and write a table or formula that shows which parallel-bus timeslots are transmitted on which serial links and timeslots. Draw a logic diagram for the circuit using MSI parts from this chapter; you may abbreviate repeated elements (e.g., shift registers), showing only the unique connections to each one.

8.37 Repeat Exercise 8.36, assuming that all serial data lines must reference their data to a single, common \( SYNC \) signal. How many more chips does this design require?

8.38 Show how to enhance the serial-to-parallel circuit of Exercise 8-57 so that the byte received in each timeslot is stored in its own register for 125 \( \mu s \), until the next byte from that timeslot is received. Draw the counter and decoding logic for 32 timeslots in detail, as well as the parallel data registers and connections for...
timeslots 31, 0, and 1. Also draw a timing diagram in the style of Figure 8-58 that shows the decoding and data signals associated with timeslots 31, 0, and 1.

8.39 Suppose you are asked to design a serial computer, one that moves and processes data one bit at a time. One of the first decisions you must make is which bit to transmit and process first, the LSB or the MSB. Which would you choose, and why?

8.40 Design an 8-bit self-correcting ring counter whose states are 11111110, 11111101, ..., 01111111, using only two SSI/MSI packages.

8.41 Design two different 2-bit, 4-state counters, where each design uses just a single 74x74 package (two edge-triggered D flip-flops) and no other gates.

8.42 Design a 4-bit Johnson counter and decoding for all eight states using just three SSI/MSI packages. Your counter need not be self-correcting.

8.43 Starting with state 0001, write the sequence of states for a 4-bit LFSR counter designed according to Figure 8-68 and Table 8-21.

8.44 Prove that an even number of shift-register outputs must be connected to the odd-parity circuit in an n-bit LFSR counter if it generates a maximum-length sequence. (Note that this is a necessary but not a sufficient requirement. Also, although Table 8-21 is consistent with what you’re supposed to prove, simply quoting the table is not a proof!)

8.45 Prove that X0 must appear on the right-hand side of any LFSR feedback equation that generates a maximum-length sequence. (Note: Assume the LFSR bit ordering and shift direction are as given in the text; that is, the LFSR counter shifts right, toward the X0 stage.)

8.46 Suppose that an n-bit LFSR counter is designed according to Figure 8-68 and Table 8-21. Prove that if the odd-parity circuit is changed to an even-parity circuit, the resulting circuit is a counter that visits 2^n – 1 states, including all of the states except 11…11.

8.47 Find a feedback equation for a 3-bit LFSR counter, other than the one given in Table 8-21, that produces a maximum-length sequence.

8.48 Given an n-bit LFSR counter that generates a maximum-length sequence (2^n – 1 states), prove that an extra XOR gate and an n – 1 input NOR gate connected as suggested in Figure 8-69 produces a counter with 2^n states.

8.49 Prove that a sequence of 2^n states is still obtained if a NAND gate is substituted for a NOR above, but that the state sequence is different.

8.50 Design an iterative circuit for checking the parity of a 16-bit data word with a single even parity bit. Does the order of bit transmission matter?

8.51 Modify the shift-register program in Table 8-23 to provide an asynchronous clear input using a 22V10.

8.52 Write an ABEL program that provides the same functionality as a 74x299 shift register. Show how to fit this function into a single 22V10 or explain why it does not fit.

8.53 In what situations do the ABEL programs in Tables 8-26 and 8-27 give different operational results?
8.54 Modify the ABEL program in Table 8-26 so that the phases are always at least two clock ticks long, even if RESTART is asserted at the beginning of a phase. RESET should still take effect immediately.

8.55 Repeat the preceding exercise for the program in Table 8-27.

8.56 A student proposed to create the timing waveforms of Figure 8-72 by starting with the ABEL program in Table 8-27 and changing the encoding of each of states P1F, P2F, ..., P6F so that the corresponding phase output is 1 instead of 0, so that the phase output is 0 only during the second tick of each phase, as required. Is this a good approach? Comment on the results produced by the ABEL compiler produce when you try this.

8.57 The outputs waveforms produced by the ABEL programs in Tables 8-29 and 8-30 are not identical when the RESTART and RUN inputs are changed. Explain the reason for this, and then modify the program in Table 8-30 so that its behavior matches that of Table 8-29.

8.58 The ABEL ring-counter implementation in Table 8-26 is not self-synchronizing. For example, describe what happens if the outputs [P1_L...P6_L] are initially all 0, and the RUN input is asserted without ever asserting RESET or RESTART. What other starting states exhibit this kind of non-self-synchronizing behavior? Modify the program so that it is self-synchronizing.

8.59 Repeat the preceding exercise for the VHDL ring-counter implementation in Table 8-33.

8.60 Design an iterative circuit with one input \(B_i\) per stage and two boundary outputs \(X\) and \(Y\) such that \(X = 1\) if at least two \(B_i\) inputs are 1 and \(Y = 1\) if at least two consecutive \(B_i\) inputs are 1.

8.61 Design a combination-lock machine according to the state table of Table 7-14 on page 486 using a single 74x163 counter and combinational logic for the LD_L, CLR_L, and A–D inputs of the ’163. Use counter values 0–7 for states A–H.

8.62 Write an ABEL program corresponding to the state diagram in Figure 8-84 for the multiplier control unit.

8.63 Write a VHDL program corresponding to the state diagram in Figure 8-84 for the multiplier control unit.

8.64 Write a VHDL program that performs with the same inputs, outputs, and functions as the multiplier data unit in Figure 8-82.

8.65 Write a VHDL program that combines the programs in the two preceding exercises to form a complete 8-bit shift-and-add multiplier.

8.66 The text stated that the designer need not worry about any timing problems in the synchronous design of Figure 8-83. Actually, there is one slight worry. Look at the timing specifications for the 74x377 and discuss.

8.67 Determine the minimum clock period for the shift-and-add multiplier circuit in Figure 8-83, assuming that the state machine is realized in a single GAL16V8-20 and that the MSI parts are all 74LS TTL. Use worst-case timing information from the tables in this book. For the ’194, \(t_{pd}\) from clock to any output is 26 ns, and \(t_s\) is 20 ns for serial and parallel data inputs and 30 ns for mode-control inputs.
8.68 Design a data unit and a control-unit state machine for multiplying 8-bit two’s-complement numbers using the algorithm discussed in Section 2.8.

8.69 Design a data unit and control-unit state machine for dividing 8-bit unsigned numbers using the shift-and-subtract algorithm discussed in Section 2.9.

8.70 Suppose that the SYNClN signal in Drill 8.10 is connected to a combinational circuit in the synchronous system, which in turn drives the D inputs of 74ALS74 flip-flops that are clocked by CLOCK. What is the maximum allowable propagation delay of the combinational logic?

8.71 The circuit in Figure X8.71 includes a deskewing flip-flop so that the synchronized output from the multiple-cycle synchronizer is available as soon as possible after the edge of CLOCK. Ignoring metastability considerations, what is the maximum frequency of CLOCK? Assume that for a 74F74, $t_{\text{setup}} = 5 \text{ ns}$ and $t_{\text{pd}} = 7 \text{ ns}$.

8.72 Using the maximum clock frequency determined in Exercise 8.71, and assuming an asynchronous transition rate of 4 MHz, determine the synchronizer’s MTBF.

8.73 Determine the MTBF of the synchronizer in Figure X8.71, assuming an asynchronous transition rate of 4 MHz and a clock frequency of 40 MHz, which is less than the maximum determined in Figure X8.71. In this situation, “synchronizer failure” really occurs only if DSYNClN is metastable. In other words, SYNClN may be allowed to be metastable for a short time, as long as it doesn’t affect DSYNClN. This yields a better MTBF.

8.74 A famous digital designer devised the circuit shown in Figure X8.74(a), which is supposed to eliminate metastability within one period of a system clock. Circuit M is a memoryless analog voltage detector whose output is 1 if Q is in the metastable state, 0 otherwise. The circuit designer’s idea was that if line Q is detected to be in the metastable state when CLOCK goes low, the NAND gate will clear the D flip-flop, which in turn eliminates the metastable output, causing a 0 output from circuit M and thus negating the CLR input of the flip-flop. The circuits are all fast enough that this all happens well before CLOCK goes high again; the expected waveforms are shown in Figure X8.74(b).
Unfortunately, the synchronizer still failed occasionally, and the famous digital designer is now designing pockets for blue jeans. Explain, in detail, how it failed, including a timing diagram.

8.75 Look up U.S. patent number 4,999,528, “Metastable-proof flip-flop,” and describe why it doesn’t always work as advertised. (Hint: There’s enough information in the abstract to figure out how it can fail.)

8.76 In the synchronization circuit of Figures 8-102, 8-104, and Figure 8-106, you can reduce the delay of the transfer of a byte from the RCLK domain to the SCLK domain if you use an earlier version of the SYNC pulse to start the synchronizer. Assuming that you can generate SYNC during any bit of the received byte, which bit should you use to minimize the delay? Also determine whether your solution satisfies the maximum-delay requirements for the circuit. Assume that all the components have 74AHCT timing and that the S-R latch is built from a pair of cross-coupled NOR gates, and show a detailed timing analysis for your answers.

8.77 Instead of using a latch in the synchronization control circuit of Figure 8-106, some applications use an edge-triggered D flip-flop as shown in Figure 8-111. Derive the maximum-delay and minimum-delay requirements for this circuit, corresponding to Eqns. 8-1 through 8-3, and discuss whether this approach eases or worsens the delay requirements.
Just about every real digital system is a sequential circuit—all it takes is one feedback loop, latch, or flip-flop to make a circuit’s present behavior depend on its past inputs. However, if we were to design or analyze a typical digital system as a single sequential circuit, we would end up with an enormous state table. For example, strictly speaking, a PC with only 16 Mbytes of main memory is a sequential circuit with well over $2^{128,000,000}$ states!

We noted in previous chapters that we typically deal with digital systems in smaller chunks, for example, partitioning them into data paths, registers, and control units (Section 8.7.1). In fact, a typical system has multiple functional units with well defined interfaces and connections between them (as supported by VHDL, Section 4.7.2), and each functional unit may contain a hierarchy with several layers of abstraction (as supported by both VHDL and typical schematic drawing packages [Section 5.1.6]). Thus, we can deal with sequential circuits in much smaller chunks.

After all of this build-up, I have to admit that the design of complex, hierarchical digital systems is beyond the scope of this text. However, the heart of any system or any of its subsystems is typically a state machine or other sequential circuit, and that’s something we can study here. So, this chapter will try to reinforce your understanding of sequential circuit and state-machine design by presenting several examples.
Early digital designers and many designers through the 1980s wrote out state tables by hand and built corresponding circuits using the synthesis methods that we described in Section 7.4. However, hardly anyone does that anymore. Nowadays, most state tables are specified with a hardware description language (HDL) such as ABEL, VHDL, or Verilog. The HDL compiler then performs the equivalent of our synthesis methods, and realizes the specified machine in a PLD, CPLD, FPGA, ASIC, or other target technology.

This chapter gives state-machine and other sequential-circuit design examples in two different HDLs. In the first section, we give examples in ABEL, and we target the resulting machines to small PLDs. Some of these examples illustrate the partitioning decisions that are needed when an entire circuit does not fit into a single component. In the second section, we give examples in VHDL, which can be targeted to just about any technology.

Like Chapter 6, this chapter has as prerequisites only the chapters that precede it. Its two sections are written to be pretty much independent of each other, and the rest of the book is written so that you can read this chapter now or skip it and come back later.

### 9.1 Design Examples Using ABEL and PLDs

In Section 7.4, we designed several simple state machines by translating their word descriptions into a state table, choosing a state assignment, and finally synthesizing a corresponding circuit. We repeated one of these examples using ABEL and a PLD in Table 7-27 on page 634 and another in Table 7-31 on page 637. These designs were much easier to do using ABEL and a PLD, for two reasons:

- You don’t have to be too concerned about the complexity of the resulting excitation equations, as long as they fit in the PLD.
- You may be able to take advantage of ABEL language features to make the design easier to express and understand.

Before looking at more examples, let’s examine the timing behavior and packaging considerations for state machines that are built from PLDs.

#### 9.1.1 Timing and Packaging of PLD-Based State Machines

Figure 9-1 shows how a generic PLD with both combinational and registered outputs might be used in a state-machine application. Timing parameters $t_{CO}$ and $t_{PD}$ were explained in Section 8.3.3; $t_{CO}$ is the flip-flop clock-to-output delay and $t_{PD}$ is the delay through the AND-OR array.

State variables are assigned to registered outputs, of course, and are stable at time $t_{CO}$ after the rising edge of CLOCK. Mealy-type outputs are assigned to combinational outputs, and are stable at time $t_{PD}$ after any input change that
affects them. Mealy-type outputs may also change after a state change, in which case they become stable at time $t_{CO} + t_{PD}$ after the rising edge of CLOCK.

A Moore-type output is, by definition, a combinational logic function of the current state, so it is also stable at time $t_{CO} + t_{PD}$ after the CLOCK. Thus, Moore outputs may not offer any speed advantage of Mealy outputs in a PLD realization. For faster propagation delay, we defined and used pipelined outputs in Sections 7.3.2 and 7.11.5. In a PLD realization, these outputs come directly from a flip-flop output, and thus have a delay of only $t_{CO}$ from the clock. Besides having a shorter delay, they are also guaranteed to be glitch free, important in some applications.

PLD-based state-machine designs are often limited by the number of input and output pins available in a single PLD. According to the model of Figure 9-1,
one PLD output is required for each state variable and for each Mealy- or Moore-type output. For example, the T-bird tail-lights machine of Section 7.5 starting on page 585 requires three registered outputs for the state variables and six combinational outputs for the lamp outputs, too many for most of the PLDs that we’ve described, except for the 22V10.

On the other hand, an output-coded state assignment (Section 7.3.2) usually requires a smaller total number of PLD outputs. Using an output-coded state assignment, the T-bird tail-lights machine can be built in a single 16V8, as we’ll show in Section 9.1.3.

Like any state variable or Moore-type output, an output-coded state variable is stable at time $t_{CO}$ after the clock edge. Thus, an output-coded state assignment improves speed as well as packaging efficiency. In T-bird tail lights, turning on the emergency flashers 10 ns sooner doesn’t matter, but in a high-performance digital system, an extra 10 ns of delay could make the difference between a maximum system clock rate of 100 MHz and a maximum of only 50 MHz.

If a design must be split into two or more PLDs, the best split in terms of both design simplicity and packaging efficiency is often the one shown in Figure 9-2. A single sequential PLD is used to create the required next-state behavior, and combinational PLDs are used to create both Mealy- and Moore-type outputs from the state variables and inputs.
9.1.2 A Few Simple Machines

In Section 7.4 we designed several simple state machines using traditional methods. We presented an ABEL- and PLD-based design for the first of these in Table 7-25 on page 631, and then we showed how we could make the machine’s operation more understandable by making better use of ABEL features in Table 7-27 on page 634.

Our second example was a “1s-counting machine” with the following specification:

Design a clocked synchronous state machine with two inputs, X and Y, and one output, Z. The output should be 1 if the number of 1 inputs on X and Y since reset is a multiple of 4, and 0 otherwise.

We developed a state table for this machine in Table 7-12 on page 580. However, we can express the machine’s function much more easily in ABEL, as shown in Table 9-1. Notice that for this machine we were better off not using ABEL’s “state diagram” syntax. We could express the machine’s function more naturally
using a nested WHEN statement and the built-in addition operation. The first
WHEN clause forces the machine to its initial state and count of 0 upon reset, and
the succeeding clauses increase the count by 2, 1, or 0 as required when the
machine is not reset. Note that ABEL “throws away” the carry bit in addition,
which is equivalent to performing addition modulo-4. The machine easily fits
into a GAL16V8 device. It has four states, because there are two flip-flops its
realization.

Another example from Section 7.4 is a combination-lock state machine
(below we omit the HINT output in the original specification):

Design a clocked synchronous state machine with one input, $X$, and one
output, UNLK. The UNLK output should be 1 if and only if $X$ is 0 and
the sequence of inputs received on $X$ at the preceding seven clock ticks
was 0110111.

**Table 9-1**

<table>
<thead>
<tr>
<th>ABEL program for ones-counting state machine.</th>
</tr>
</thead>
<tbody>
<tr>
<td>module onesctsm</td>
</tr>
<tr>
<td>title 'Ones-counting State Machine'</td>
</tr>
<tr>
<td>ONESCTSM device 'P16V8R'</td>
</tr>
<tr>
<td>&quot; Inputs and outputs</td>
</tr>
<tr>
<td>CLOCK, RESET, X, Y    pin 1, 2, 3, 4;</td>
</tr>
<tr>
<td>Z                     pin 13 istype 'com';</td>
</tr>
<tr>
<td>COUNT1..COUNT0        pin 14, 15 istype 'reg';</td>
</tr>
<tr>
<td>&quot; Sets</td>
</tr>
<tr>
<td>COUNT = [COUNT1..COUNT0];</td>
</tr>
<tr>
<td>equations</td>
</tr>
<tr>
<td>COUNT.CLK = CLOCK;</td>
</tr>
<tr>
<td>WHEN RESET THEN COUNT := 0;</td>
</tr>
<tr>
<td>ELSE WHEN X &amp; Y THEN COUNT := COUNT + 2;</td>
</tr>
<tr>
<td>ELSE WHEN X # Y THEN COUNT := COUNT + 1;</td>
</tr>
<tr>
<td>ELSE COUNT := COUNT;</td>
</tr>
<tr>
<td>Z = (COUNT == 0);</td>
</tr>
<tr>
<td>end onesctsm</td>
</tr>
</tbody>
</table>

**RESETTING BAD HABITS**

In Chapter 7, we started the bad habit of designing state tables without including an
explicit reset input. There was a reason for this—each additional input potentially
doubles the amount work we would have had to do to synthesize the state machine
using manual methods, and there was little to be gained pedagogically.

Now that we’re doing language-based state-machine design using automated
tools, we should get into the habit of always providing an explicit reset input that
sends the machine back to a known state. It’s a requirement in real designs!
We developed a state table for this machine in Table 7-14 on page 582, and we wrote an equivalent ABEL program in Table 7-31 on page 637. However, once again we can take a different approach that is easier to understand. For this example, we note that the output of the machine at any time is completely determined by its inputs over the preceding eight clock ticks. Thus, we can use a so-called “finite-memory” approach to design this machine, where we explicitly keep track of the past seven inputs and then form the output as a combinational function of these inputs.

The ABEL program in Table 9-2 uses the finite-memory approach. It is written using sets to make modifications easy, for example, to change the combination. However, note that the HINT output would be just as difficult to provide in this version of the machine as in the original (see Exercise 9.2).

<table>
<thead>
<tr>
<th>Table 9-2</th>
<th>Finite-memory program for combination-lock state machine.</th>
</tr>
</thead>
<tbody>
<tr>
<td>module comblckf</td>
<td></td>
</tr>
<tr>
<td>title 'Combination-Lock State Machine'</td>
<td></td>
</tr>
<tr>
<td>&quot;COMBLCKF device 'P16V8R';&quot;</td>
<td></td>
</tr>
<tr>
<td>&quot; Input and output pins</td>
<td></td>
</tr>
<tr>
<td>CLOCK, RESET, X</td>
<td></td>
</tr>
<tr>
<td>X1..X7</td>
<td></td>
</tr>
<tr>
<td>UNLK</td>
<td></td>
</tr>
<tr>
<td>&quot; Sets</td>
<td></td>
</tr>
<tr>
<td>XHISTORY = [X7..X1];</td>
<td></td>
</tr>
<tr>
<td>SHIFTX = [X6..X1, X];</td>
<td></td>
</tr>
<tr>
<td>equations</td>
<td></td>
</tr>
<tr>
<td>XHISTORY.CLK = CLOCK;</td>
<td></td>
</tr>
<tr>
<td>XHISTORY := !RESET &amp; SHIFTX;</td>
<td></td>
</tr>
<tr>
<td>UNLK = !RESET &amp; (X == 0) &amp; (XHISTORY == [0,1,1,0,1,1,1]);</td>
<td></td>
</tr>
<tr>
<td>END comblckf</td>
<td></td>
</tr>
</tbody>
</table>

**FINITE-MEMORY DESIGN** The finite-memory design approach to state-machine design can be generalized. Such a machine’s outputs are completely determined by its current input and outputs during the previous n clock ticks, where n is a finite, bounded integer. Any machine that can be realized as shown in Figure 9-3 is a finite-memory machine. Note that a finite-state machine need not be a finite-memory machine. For example, the ones-counting machine in Table 9-1 has only four states but is not a finite-memory machine, its output depends on every value of X and Y since reset.
9.1.3 T-Bird Tail Lights

We described and designed a “T-bird tail-lights” state machine in Section 7.5. Table 9-3 is an equivalent ABEL “state diagram” for the T-bird tail-lights machine. There is a close correspondence between this program and the state diagram of Figure 7-64 on page 589 using the state assignment of Table 7-16 on page 590. Except for the added \texttt{RESET} input, the program produces exactly the same reduced equations as the explicit transition equations resulting from the transition list, which we worked out by hand in Section 7.6 on page 592.

The program in Table 9-3 handles only the state variables of the tail-lights machine. The output logic requires six combinational outputs, but only five more outputs are available in the 16V8 specified in the program. A second PLD could be used to decode the states, using the kind of partitioning that we showed in Figure 9-2. Alternatively, a larger PLD, such as the 22V10, could provide enough outputs for a single-PLD design.

An even better approach is to recognize that the output values of the tail-lights machine are different in each state, so we can also use an output-coded state assignment. This requires only six registered outputs and no combinational outputs of a 16V8, as shown in Figure 9-4. Only the device, pin, and state definitions in the previous ABEL program must be changed, as shown in Table 9-4. The six resulting excitation equations each use four product terms.
module tbirdsd

  title 'State Machine for T-Bird Tail Lights'

  TBIRDSD device 'P16V8R';

  " Input and output pins
  CLOCK, LEFT, RIGHT, HAZ, RESET   pin 1, 2, 3, 4, 5;
  Q0, Q1, Q2                       pin 14, 15, 16 istype 'reg';

  " Definitions
  QSTATE = [Q2,Q1,Q0];           " State variables
  IDLE   = [ 0, 0, 0];           " States
  L1     = [ 0, 0, 1];
  L2     = [ 0, 1, 1];
  L3     = [ 0, 1, 0];
  R1     = [ 1, 0, 1];
  R2     = [ 1, 1, 1];
  R3     = [ 1, 1, 0];
  LR3    = [ 1, 0, 0];

  equations
  QSTATE.CLK = CLOCK;

  state_diagram QSTATE
  state IDLE: IF RESET THEN IDLE
    ELSE IF (HAZ # LEFT & RIGHT) THEN LR3
    ELSE IF LEFT THEN L1 ELSE IF RIGHT THEN R1
    ELSE IDLE;
  state L1:   IF RESET THEN IDLE ELSE IF HAZ THEN LR3 ELSE L2;
  state L2:   IF RESET THEN IDLE ELSE IF HAZ THEN LR3 ELSE L3;
  state L3:   GOTO IDLE;
  state R1:   IF RESET THEN IDLE ELSE IF HAZ THEN LR3 ELSE R2;
  state R2:   IF RESET THEN IDLE ELSE IF HAZ THEN LR3 ELSE R3;
  state R3:   GOTO IDLE;
  state LR3:  GOTO IDLE;

end tbirdsd

Table 9-3
ABEL program for the T-bird tail-lights machine.

Figure 9-4
A single-PLD design for T-bird tail lights.
9.1.4 The Guessing Game

A “guessing game” machine was defined in Section 7.7.1 starting on page 594, with the following description:

Design a clocked synchronous state machine with four inputs, \( G_1 \text{–} G_4 \), that are connected to pushbuttons. The machine has four outputs, \( L_1 \text{–} L_4 \), connected to lamps or LEDs located near the like-numbered pushbuttons. There is also an ERR output connected to a red lamp. In normal operation, the \( L_1 \text{–} L_4 \) outputs display a 1-out-of-4 pattern. At each clock tick, the pattern is rotated by one position; the clock frequency is about 4 Hz.

Guesses are made by pressing a pushbutton, which asserts an input \( G_i \). When any \( G_i \) input is asserted, the ERR output is asserted if the “wrong” pushbutton was pressed, that is, if the \( G_i \) input detected at the clock tick does not have the same number as the lamp output that was asserted before the clock tick. Once a guess has been made, play stops and the ERR output maintains the same value for one or more clock ticks until the \( G_i \) input is negated, then play resumes.

As we discussed in Section 7.7.1, the machine requires six states—four in which a corresponding lamp is on, and two for when play is stopped after either a good or a bad pushbutton push. An ABEL program for the guessing game is shown in Table 9-5. Two enhancements were made to improve the testability and robustness of the machine—a RESET input that forces the game to a known starting state, and the two unused states have explicit transitions to the starting state.

The guessing-game machine uses the same state assignments as the original version in Section 7.7.1. Using these assignments, the ABEL compiler
module ggame
Title 'Guessing-Game State Machine'
GGAME device 'P16V8R';

" Inputs and outputs
CLOCK, RESET, G1..G4           pin 1, 2, 3..6;
L1..L4, ERR                   pin 12..15, 19 istype 'com';
Q2..Q0                        pin 16..18 istype 'reg';

" Sets
G = [G1..G4];
L = [L1..L4];

" States
QSTATE = [Q2,Q1,Q0];
S1    = [ 0, 0, 0];
S2    = [ 0, 0, 1];
S3    = [ 0, 1, 1];
S4    = [ 0, 1, 0];
SOK   = [ 1, 0, 0];
SERR  = [ 1, 0, 1];
EXTRA1= [ 1, 1, 0];
EXTRA2= [ 1, 1, 1];

state_diagram QSTATE
state S1:  IF RESET THEN SOK ELSE IF G2 # G3 # G4 THEN SERR
           ELSE IF G1 THEN SOK ELSE S2;
state S2:  IF RESET THEN SOK ELSE IF G1 # G3 # G4 THEN SERR
           ELSE IF G2 THEN SOK ELSE S3;
state S3:  IF RESET THEN SOK ELSE IF G1 # G2 # G4 THEN SERR
           ELSE IF G3 THEN SOK ELSE S4;
state S4:  IF RESET THEN SOK ELSE IF G1 # G2 # G3 THEN SERR
           ELSE IF G4 THEN SOK ELSE S1;
state SOK: IF RESET THEN SOK
           ELSE IF G1 # G2 # G3 # G4 THEN SOK ELSE S1;
state SERR: IF RESET THEN SOK
           ELSE IF G1 # G2 # G3 # G4 THEN SERR ELSE S1;
state EXTRA1: GOTO SOK;
state EXTRA2: GOTO SOK;

equations
QSTATE.CLK = CLOCK;
L1  = (QSTATE == S1);
L2  = (QSTATE == S2);
L3  = (QSTATE == S3);
L4  = (QSTATE == S4);
ERR = (QSTATE == SERR);
end ggame
cranks out minimized equations with the number of product terms shown in Table 9-6. The Q0 output just barely fits in a GAL16V8 (eight product terms). If we needed to save terms, the way in which we’ve written the program allows us to try alternate state assignments (see Exercise 9.4).

A more productive alternative might be to try an output-coded state assignment. We can use one state/output bit per lamp (L1..L4), and use one more bit (ERR) to distinguish between the SOK and SERR states when the lamps are all off. This allows us to drop the equations for L1..L4 and ERR from Table 9-5. The new assignment is shown in Table 9-7. With this assignment, L1 uses two product terms and L2..L4 use only one product term each. Unfortunately, the ERR output blows up into 16 product terms.

<table>
<thead>
<tr>
<th>P-Terms</th>
<th>Fan-in</th>
<th>Fan-out</th>
<th>Type</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>1/3</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>L1</td>
</tr>
<tr>
<td>1/3</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>L2</td>
</tr>
<tr>
<td>1/3</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>L3</td>
</tr>
<tr>
<td>1/3</td>
<td>3</td>
<td>1</td>
<td>Pin</td>
<td>L4</td>
</tr>
<tr>
<td>6/2</td>
<td>7</td>
<td>1</td>
<td>Pin</td>
<td>Q2.REG</td>
</tr>
<tr>
<td>1/7</td>
<td>7</td>
<td>1</td>
<td>Pin</td>
<td>Q1.REG</td>
</tr>
<tr>
<td>11/8</td>
<td>8</td>
<td>1</td>
<td>Pin</td>
<td>Q0.REG</td>
</tr>
</tbody>
</table>

23/32
Best P-Term Total: 16
Total Pins: 14
Average P-Term/Output: 2

Table 9-7
ABEL definitions for the guessing-game machine with an output-coded state assignment.

```ABEL
module ggameoc
Title 'Guessing-Game State Machine' "GGAMEOC device 'P16V8R';
" Inputs and outputs
CLOCK, RESET, G1..G4          pin 1, 2, 3..6;
L1..L4, ERR                   pin 12..15, 18 istype 'reg';
" States
QSTATE = [L1,L2,L3,L4,ERR];
S1   = [ 1, 0, 0, 0, 0];
S2   = [ 0, 1, 0, 0, 0];
S3   = [ 0, 0, 1, 0, 0];
S4   = [ 0, 0, 0, 1, 0];
SOK  = [ 0, 0, 0, 0, 0];
SERR = [ 0, 0, 0, 0, 1];
...
```
Part of our problem with this particular output-coded assignment is that we’re not taking full advantage of its properties. Notice that it is basically a “one-hot” encoding, but the state definitions in Table 9-7 require all five state bits to be decoded for each state. An alternate version of the coding using “don’t-cares” is shown in Table 9-8.

In the new version, we are assuming that the state bits never take on any combination of values other than the ones we originally defined in Table 9-7. Thus, for example, if we see that state bit L1 is 1, the machine must be in state S1 regardless of the values of any other state bits. Therefore, we can set these bits to “don’t care” in S1’s definition in Table 9-8. ABEL will set each X to 0 when encoding a next state, but will treat each X as a “don’t-care” when decoding the current state. Thus, we must take extreme care to ensure that decoded states are in fact mutually exclusive, that is, that no legitimate next state matches two or more different state definitions. Otherwise, the compiled results will not have the expected behavior.

The reduced equations that result from the output coding in Table 9-8 use three product terms for L1, one each for L2..L4, and only seven for ERR. So the

| X = .X.; | QSTATE = [L1,L2,L3,L4,ERR]; |
| S1 = [ 1, X, X, X, X]; | S2 = [ X, 1, X, X, X]; |
| S3 = [ X, X, 1, X, X]; | S4 = [ X, X, X, 1, X]; |
| SOK = [ 0, 0, 0, 0, 0]; | SERR = [ X, X, X, X, 1]; |

Table 9-8
Output coding for the guessing-game machine using “don’t-cares.”

**DON’T-CARE, HOW IT WORKS**

To understand how the don’t-cares work in a state encoding, you must first understand how ABEL creates equations internally from state diagrams. Within a given state S, each transition statement (IF-THEN-ELSE or GOTO) causes the on-sets of certain state variables to be augmented according to the transition condition. The transition condition is an expression that must be true to “go to” that target, including being in state S. For example, all of the conditions specified in a state such as S1 in Table 9-5 are implicitly ANDed with the expression “QSTATE==S1”. Because of the way S1 is defined using don’t-cares, this equality check generates only a single literal (L1) instead of an AND term, leading to further simplification later.

For each target state in a transition statement, the on-sets of only the state variables that are 1 in that state are augmented according to the transition condition. Thus, when a coded state such as S1 in Table 9-8 appears as a target in any transition statement, only the on-set of L1 is augmented. This explains why the actual coding of state S1 as a target is 100000.
change was worthwhile. However, we must remember that the new machine is different from the one in Table 9-7. Consider what happens if the machine ever gets into an unspecified state. In the original machine with fully specified output coding, there are no next-states for the $2^5 - 6 = 26$ unspecified states, so the state machine will always go to the state coded 00000 (SOK) from unspecified states.

In the new machine, “unspecified” states aren’t really unspecified; for example, the state coded 11111 actually matches five coded states, S1–S4 and SERR. The next state will actually be the “OR” of next-states for the matching coded states. (Read the box on the previous page to understand why these outcomes occur.)

Again, you need to be careful.

**9.1.5 Reinventing Traffic-Light Controllers**

Our final example is from the world of cars and traffic. Traffic-light controllers in California, especially in the fair city of Sunnyvale, are carefully designed to maximize the waiting time of cars at intersections. An infrequently used intersection (one that would have no more than a “yield” sign if it were in Chicago) has the sensors and signals shown in Figure 9-5. The state machine that controls the traffic signals uses a 1 Hz clock and a timer and has four inputs:

- **NSCAR**: Asserted when a car on the north-south road is over either sensor on either side of the intersection.
- **EWCAR**: Asserted when a car on the east-west road is over either sensor on either side of the intersection.
- **TMLONG**: Asserted if more than five minutes has elapsed since the timer started; remains asserted until the timer is reset.
- **TMSHORT**: Asserted if more than five seconds has elapsed since the timer started; remains asserted until the timer is reset.

---

**RESETTING EXPECTATIONS**

Reading the guessing-game program in Table 9-5, you would expect that the RESET input would force the machine to the SOK state, and it does. However, the moment that you have unspecified or partially coded states as in Tables 9-7 or 9-8, don’t take anything for granted.

Referring to the box on the previous page, remember that transition statements in ABEL state machines augment the on-sets of state variables. If a particular, unused state combination does not match any of the states for which transition statements were written, then no on-sets will be augmented. Thus, the only transition from that state will be to the state with the all-0s coding.

For this reason, it is useful to code the reset state or a “safe” state as all 0s. If this is not possible, but the all-0s state is still unused, you can explicitly provide a transition from the all-0s state to a desired safe state.
The state machine has seven outputs:

- **NSRED, NSYELLOW, NSGREEN**: Control the north-south lights.
- **EWRED, EWYELLOW, EWGREEN**: Control the east-west lights.
- **TMRESET**: When asserted, resets the timer and negates TMSHORT and TMLONG. The timer starts timing when TMRESET is negated.

A typical, municipally approved algorithm for controlling the traffic lights is embedded in the ABEL program of Table 9-9. This algorithm produces two frequently seen behaviors of “smart” traffic lights. At night, when traffic is light, it holds a car stopped at the light for up to five minutes, unless a car approaches on the cross street, in which case it stops the cross traffic and lets the waiting car go. (The “early warning” sensor is far enough back to change the lights before the approaching car reaches the intersection.) During the day, when traffic is heavy and there are always cars waiting in both directions, it cycles the lights every five seconds, thus minimizing the utilization of the intersection and maximizing everyone’s waiting time, thereby creating a public outcry for more taxes to fix the problem.

The equations for the TMRESET output are worth noting. This output is asserted during the “double-red” states, NSDELAY and EWDELAY, to reset the timer in preparation for the next green cycle. The desired output signal could be generated on a combinational output pin by decoding these two states, but we have chosen instead to generate it on a registered output pin by decoding the predecessors of these two states.

*Figure 9-5*. Traffic sensors and signals at an intersection in Sunnyvale, California.
Table 9-9 Sunnyvale traffic-lights program.

```vhdl
module svaletl
  title 'State Machine for Sunnyvale, CA, Traffic Lights'
  SVALET device 'P16V8R';

  " Input and output pins
  CLOCK, !OE                        pin 1, 11;
  NSCAR, EWCAR, TMSHORT, TMLONG     pin 2, 3, 8, 9;
  Q0, Q1, Q2, TMRESET_L             pin 17, 16, 15, 14 istype 'reg';

  " Definitions
  LSTATE  = [Q2,Q1,Q0];            " State variables
  NSGO    = [ 0, 0, 0];            " States
  NSWAIT  = [ 0, 0, 1];
  NSWAIT2 = [ 0, 1, 1];
  NSDELAY = [ 0, 1, 0];
  EWGO    = [ 1, 1, 0];
  EWWAIT  = [ 1, 1, 1];
  EWWAIT2 = [ 1, 0, 1];
  EWDELAY = [ 1, 0, 0];

  state_diagram LSTATE
  state NSGO:                      " North-south green
    IF (!TMSHORT) THEN NSGO
    ELSE IF (TMLONG) THEN NSWAIT
    ELSE IF (EWCAR & !NSCAR) THEN NSGO
    ELSE IF (EWCAR & NSCAR) THEN NSWAIT
    ELSE IF (!NSCAR) THEN NSGO
    ELSE NSWAIT;                  " Else let E-W have it.

  state NSWAIT: GOTO NSWAIT2;      " Yellow light is on for two ticks for safety.

  state NSWAIT2: GOTO NSDELAY;     " (Drivers go 70 mph to catch this turkey green!)

  state NSDELAY: GOTO EWGO;        " Red in both directions for added safety.

  state EWGO: " East-west green; states defined analogous to N-S
    IF (!TMSHORT) THEN EWGO
    ELSE IF (TMLONG) THEN EWWAIT
    ELSE IF (NSCAR & !EWCAR) THEN EWGO
    ELSE IF (NSCAR & EWCAR) THEN EWWAIT
    ELSE IF (!EWCAR) THEN EWGO
else EWWAIT;

  state EWWAIT: GOTO EWWAIT2;

  state EWWAIT2: GOTO EWDELAY;

  state EWDELAY: GOTO NSGO;

  equations
  LSTATE.CLK = CLOCK;  TMRESET_L.CLK = CLOCK;
  !TMRESET_L := (LSTATE == NSWAIT2) + (LSTATE == EWWAIT2);" Reset the timer when going into
                  state NSDELAY or state EWDELAY.
end svaletl
```

Copyright © 1999 by John F. Wakerly  Copying Prohibited
Table 9-10  Output logic for Sunnyvale traffic lights.

module svaletlo

title 'Output logic for Sunnyvale, CA, Traffic Lights'
"SVALETLO device 'P16V8C';

" Input pins
FLASHCLK, OVERRIDE, Q0, Q1, Q2    pin 1, 2, 4, 5, 6;

" Output pins
NSRED, NSYELLOW, NSGREEN    pin 19, 18, 17 istype 'com';
EWRED, EWYELLOW, EWGREEN    pin 14, 13, 12 istype 'com';

" Definitions (same as in state machine SVALET)
...

equations

NSRED = !OVERRIDE & (LSTATE != NSGO) & (LSTATE != NSWAIT) & (LSTATE != NSWAIT2)
   # OVERRIDE & FLASHCLK;
NSYELLOW = !OVERRIDE & ((LSTATE == NSWAIT) # (LSTATE == NSWAIT2));
NSGREEN = !OVERRIDE & (LSTATE == NSGO);

EWRED = !OVERRIDE & (LSTATE != EWGO) & (LSTATE != EWWAIT) & (LSTATE != EWWAIT2)
   # OVERRIDE & FLASHCLK;
EWYELLOW = !OVERRIDE & ((LSTATE == EWWAIT) # (LSTATE == EWWAIT2));
EWGREEN = !OVERRIDE & (LSTATE == EWGO);

dend svaletlo
The ABEL program in Table 9-9 defines only the state variables and one registered Moore output for the traffic controller. Six more Moore outputs are needed for the lights, more than remain on the 16V8. Therefore, a separate combinational PLD is used for these outputs, yielding the complete design shown in Figure 9-6 on the preceding page. An ABEL program for the output PLD is given in Table 9-10. We’ve taken this opportunity to add an OVERRIDE input to the controller. This input may be asserted by the police to disable the controller and put the signals into a flashing-red mode (at a rate determined by FLASHCLK), allowing them to manually clear up the traffic snarls created by this wonderful invention.

A traffic-light state machine including output logic can be built in a single 16V8, shown in Figure 9-7, if we choose an output-coded state assignment. Only the definitions in the original program of Table 9-9 must be changed, as shown in Table 9-11. This PLD does not include the OVERRIDE input and mode, which is left as an exercise (9.7).

### Table 9-11 Definitions for Sunnyvale traffic-lights machine with output-coded state assignment.

```vhdl
module svaletlb
    title 'Output-Coded State Machine for Sunnyvale Traffic Lights'
    "SVALETLB device 'P16V8R';

    " Input and output pins
    CLOCK, !OE                           pin 1, 11;
    NSCAR, EWCAR, TMSHORT, TMLONG        pin 2, 3, 8, 9;
    NSRED, NSYELLOW, NSGREEN             pin 19, 18, 17 istype 'reg';
    EWRED, EWYELLOW, EWGREEN             pin 16, 15, 14 istype 'reg';
    TMRESET_L, XTRA                      pin 13, 12 istype 'reg';

    " Definitions
    LSTATE  = [NSRED,NSYELLOW,NSGREEN,EWRED,EWWELLOW,EWWGREEN,XTRA]; " State vars
    NSTOP  = [ 0, 0, 1, 1, 0, 0, 0]; " States
    NSWAIT = [ 0, 1, 0, 1, 0, 0, 0];
    NSWAIT2 = [ 0, 1, 0, 1, 0, 0, 1];
    NSDELAY = [ 1, 0, 0, 1, 0, 0, 0];
    ENGO   = [ 1, 0, 0, 0, 0, 1, 0];
    EWWAIT = [ 1, 0, 0, 0, 1, 0, 0];
    EWWAIT2 = [ 1, 0, 0, 0, 1, 0, 1];
    EWDELAY = [ 1, 0, 0, 1, 0, 0, 1];
```

9.2 Design Examples Using VHDL

As we explained Section 7.12, the basic VHDL language features that we introduced way back in Section 4.7, including processes, are just about all that is needed to model sequential-circuit behavior. Unlike ABEL, VHDL does not provide any special language elements for modeling state machines. Instead, most programmers use a combination of existing “standard” features—most notably enumerated types and case statements—to write state-machine descriptions. We’ll use this method in the examples in this section.

9.2.1 A Few Simple Machines

In Section 7.4.1 we illustrated the state-table design process using the simple design problem below:

Design a clocked synchronous state machine with two inputs, A and B, and a single output Z that is 1 if:

- A had the same value at each of the two previous clock ticks, or
- B has been 1 since the last time that the first condition was true.

Otherwise, the output should be 0.

In an HDL-based design environment, there are many possible ways of writing a program that meets the stated requirements. We’ll look at several.

The first approach is to construct a state and output table by hand, and then manually convert it into a corresponding program. Since we already developed such a state table in Section 7.4.1, why not use it? We’ve written it again in Table 9-12, and we’ve written a corresponding VHDL program in Table 9-13.
### Table 9-12
State and output table for the example state machine.

<table>
<thead>
<tr>
<th>S</th>
<th>A B</th>
</tr>
</thead>
<tbody>
<tr>
<td>INIT</td>
<td>A0</td>
</tr>
<tr>
<td>A0</td>
<td>OK0</td>
</tr>
<tr>
<td>A1</td>
<td>A0</td>
</tr>
<tr>
<td>OK0</td>
<td>OK0</td>
</tr>
<tr>
<td>OK1</td>
<td>A0</td>
</tr>
</tbody>
</table>

### Table 9-13
VHDL program for state-machine example.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity smexamp is
  port ( CLOCK, A, B: in STD_LOGIC;
           Z: out STD_LOGIC );
end;

architecture smexamp_arch of smexamp is
  type Sreg_type is (INIT, A0, A1, OK0, OK1);
  signal Sreg: Sreg_type;
  begin
    process (CLOCK) -- state-machine states and transitions
    begin
      if CLOCK'event and CLOCK = '1' then
        case Sreg is
          when INIT => if A='0' then Sreg <= A0; elsif A='1' then Sreg <= A1; end if;
          when A0 => if A='0' then Sreg <= OK0; elsif A='1' then Sreg <= A1; end if;
          when A1 => if A='0' then Sreg <= A0; elsif A='1' then Sreg <= OK1; end if;
          when OK0 => if A='0' then Sreg <= OK0; elsif A='1' and B='0' then Sreg <= A1;
                        elsif A='1' and B='1' then Sreg <= OK1; end if;
          when OK1 => if A='0' and B='0' then Sreg <= A0;
                        elsif A='0' and B='1' then Sreg <= OK0;
                        elsif A='1' then Sreg <= OK1; end if;
          when others => Sreg <= INIT;
        end case;
      end if;
    end process;
    with Sreg select -- output values based on state
    Z <= '0' when INIT | A0 | A1,
         '1' when OK0 | OK1,
         '0' when others;
  end smexamp_arch;
```
As usual, the VHDL entity declaration specifies only inputs and outputs—
CLOCK, A, B, and Z in this example. The architecture definition specifies the state
machine’s internal operation. The first thing it does is to create an enumerated
type, Sreg_type, whose values are identifiers corresponding to the state names.
Then it declares a signal, Sreg, which will be used to hold the machine’s current
state. Because of the way Sreg is used later, it will map into an edge-triggered
register in synthesis.

The statement part of the architecture has two concurrent statements—a
process and a selected-assignment statement. The process is sensitive only to
CLOCK and establishes all of the state transitions, which occur on the rising edge
of CLOCK. Within the process, an “if” statement checks for the rising edge, and
a case statement enumerates the transitions for each state.

The case statement has six cases, corresponding to the five explicitly
defined states and a catch-all for other states. For robustness, the “others” case
sends the machine back to the INIT state. In each case we’ve used a nested “if”
statement to explicitly cover all combinations of inputs A and B. However, it’s not
strictly necessary to include the combinations where there is no transition from
the current state; Sreg will hold its current value if no assignment is made on a
particular process invocation.

The selected-assignment statement at the end of Table 9-13 handles the
machine’s single Moore output, Z, which is set to a value as a function of the cur-
rent state. It would be easy to define Mealy outputs within this statement as well.
That is, Z could be a function of the inputs as well as the current state. Since the
“with” statement is a concurrent state, any input changes will affect the Z output
as soon as they occur.

We really should have included a reset input in Table 9-13 (see box on
page 808). A RESET signal is easily accommodated by modifying the entity
declaration, and adding a clause to the “if” statement in the architecture defini-
tion. If RESET is asserted, the machine should go to the INIT state, otherwise the
case statement should be executed. Depending on whether we check RESET
before or after the clock-edge check, we can create either an asynchronous or a
synchronous reset behavior (see Exercise 9.10).

What about the state assignment problem? Table 9-13 gives no information
on how state-variable combinations are to be assigned to the named states, or
even how many binary state variables are needed in the first place!

A synthesis tool is free to associate any integer values or binary combina-
tions it likes with the identifiers in an enumerated type, but a typical tool will
assign integers in the order the state names are listed, starting with 0. It will then
use the smallest possible number of bits to encode those integers, that is, \( \lceil \log_2 s \rceil \)
bits for \( s \) states. Thus, the program in Table 9-13 will typically synthesize with
the same, “simplest” state assignment that we chose in the original example in
Table 7-7 on page 571. However, VHDL supports a couple of ways that we can
force a different assignment.
One way to force an assignment is to use VHDL’s “attribute” statement as shown in Table 9-14. Here, “enum_encoding” is a user-defined attribute whose value is a string that specifies the enumeration encoding to be used by the synthesis tool. The VHDL language processor ignores this value, but passes the attribute name and its value to the synthesis tool. The attribute “enum_encoding” is defined and known by most synthesis tools, including tools from Synopsys, Inc. Notice that a Synopsys “attributes” package must be “used” by the program; this is necessary for the VHDL compiler to recognize “enum_encoding” as a legitimate user-defined attribute. By the way, the state assignment that we’ve specified in the program is equivalent to the “almost one-hot” coding in Table 7-7 on page 571.

Another way to force an assignment, without relying on external packages or synthesis attributes, is to define the state register more explicitly using standard logic data types. This approach is shown in Table 9-15. Here, Sreg is defined as a 4-bit STD_LOGIC_VECTOR, and constants are defined to allow the states to referenced by name elsewhere in the program. No other changes in the program are required.

Going back to our original VHDL program in Table 9-13, one more interesting change is possible. As written, the program defines a conventional Moore-type state machine with the structure shown in Figure 9-8(a). What
happens if we convert the output logic’s selected-assignment statement into a case statement and move it into the state-transition process? By doing this, we create a machine that will most likely be synthesized with the structure shown in (b). This is essentially a Mealy machine with pipelined outputs whose behavior is indistinguishable from that of the original machine, except for timing. We’ve reduced the propagation delay from \(\text{CLOCK}\) to \(Z\) by producing \(Z\) directly on a register output, but we’ve also increased the setup-time requirements of \(A\) and \(B\) to \(\text{CLOCK}\), because of the extra propagation delay through the output logic to the \(D\) input of the output register.

**Figure 9-8** State-machine structures implied by VHDL programs: (a) Moore machine with combinational output logic; (b) pipelined Mealy machine with output register.
All of the solutions to the example state-machine design problem that we've shown so far rely on the state table that we originally constructed by hand in Section 7.4.1. However, it is possible to write a VHDL program directly, without writing out a state table by hand.

Based on the original problem statement on page 813, the key simplifying idea is to remove the last value of \( A \) from the state definitions, and instead to have a separate register that keeps track of it (\( \text{LASTA} \)). Then only two non-\text{INIT} states are needed:

<table>
<thead>
<tr>
<th>State</th>
<th>Transition Conditions</th>
<th>New State</th>
</tr>
</thead>
<tbody>
<tr>
<td>\text{INIT}</td>
<td>\text{LOOKING} \text{A=LASTA} \text{OK}</td>
<td>\text{OK}</td>
</tr>
<tr>
<td>\text{LOOKING}</td>
<td>\text{A=A=LASTA} \text{OK} \text{else} \text{OK}</td>
<td>\text{OK}</td>
</tr>
</tbody>
</table>

Table 9-16
Simplified state machine for VHDL example problem.

```vhdl
architecture smexampa_arch of smexamp is
  type Sreg_type is (INIT, LOOKING, OK);
  signal Sreg: Sreg_type;
  signal lastA: STD_LOGIC;
  begin
    process (CLOCK) -- state-machine states and transitions
    begin
      if CLOCK'event and CLOCK = '1' then
        lastA <= A;
        case Sreg is
          when INIT => Sreg <= LOOKING;
          when LOOKING => if A=lastA then Sreg <= OK; else Sreg <= LOOKING; end if;
          when OK => if B='1' then Sreg <= OK; elsif A=lastA then Sreg <= OK; else Sreg <= LOOKING; end if;
          when others => Sreg <= INIT;
        end case;
      end if;
    end process;
    with Sreg select -- output values based on state
      Z <= '1' when OK,
        '0' when others;
  end smexampa_arch;
```
must be defined: LOOKING ("still looking for a match") and OK ("got a match or B has been 1 since last match"). A VHDL architecture based on this approach is shown in Table 9-16. In the CLOCK-driven process, the first assignment statement creates the LASTA register, and the case statement creates the 3-state machine. At the end of the program, the Z output is defined as a simple combinational decode of the OK state.

Another simple state-machine example is a “1s-counting machine” with the following specification:

Design a clocked synchronous state machine with two inputs, X and Y, and one output, Z. The output should be 1 if the number of 1 inputs on X and Y since reset is a multiple of 4, and 0 otherwise.

We developed a state table for this machine in Table 7-12 on page 580. However, we can make use of the counting capabilities in the IEEE std_logic_arith package to write a VHDL program for this problem directly.

Table 9-17 shows our solution. As always, there are many different ways to solve the problem, and we have picked a way that illustrates several different language features. Within the architecture, we declare a subtype COUNTER which is a 2-bit UNSIGNED value. We then declare a signal COUNT of this type to hold the ones count, and a constant ZERO of the same type for initializing and checking the value of COUNT.

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;

entity Vonescnt is
  port ( CLOCK, RESET, X, Y: in STD_LOGIC;
         Z: out STD_LOGIC );
end;

architecture Vonescnt_arch of Vonescnt is
  subtype COUNTER is UNSIGNED (1 downto 0);
  signal COUNT: COUNTER;
  constant ZERO: COUNTER := "00";
begin
  process (CLOCK)
  begin
    if CLOCK'event and CLOCK = '1' then
      if RESET = '1' then COUNT <= ZERO;
      else COUNT <= COUNT + ('0', X) + ('0', X);
      end if;
    end if;
  end process;
  Z <= '1' when COUNT = ZERO else '0';
end Vonescnt_arch;
```

Table 9-17
VHDL program for a ones-counting machine.
Within the process, we use the usual method to check for a rising edge on CLOCK. The “if” clause performs a synchronous reset when required, and the “else” clause elegantly adds 0, 1 or 2 to COUNT depending on the values of X and Y. Recall that an expression such as “('0', X)” is an array literal; here we get an array of two STD_LOGIC elements, '0' and the current value of X. The type of this literal is compatible with UNSIGNED, since the number and type of elements are the same, so they can be combined using the “+” operation defined in the std_logic_arith package. Outside the process, the concurrent signal-assignment statement sets the Moore output Z to 1 when COUNT is zero.

For synthesis purposes, the “if” statement and assignment to COUNT in Table 9-17 doesn’t necessarily yield a compact or speedy circuit. With a simple-minded synthesis tool, it could yield two 2-bit adders connected in series. Another approach is shown in Table 9-18. An intelligent tool may be able to synthesize a more compact incremeneter for each of the two additions. In any case, formulating the choices in a case statement allows the two adders or incremeneters to operate in parallel, and a multiplexer can be used to select one of their outputs according to the choices.

A final example for this subsection is the combination-lock state machine from Section 7.4 (below we omit the HINT output in the original specification):

Design a clocked synchronous state machine with one input, X, and one output, UNLK. The UNLK output should be 1 if and only if X is 0 and the sequence of inputs received on X at the preceding seven clock ticks was 0110111.
We developed a state table for this machine in Table 7-14 on page 582. But once again we can take a different approach that is easier to understand. Here, we note that the output of the machine at any time is completely determined by its inputs over the preceding eight clock ticks. Thus, we can use the so-called “finite-memory” approach to design this machine (see box on page 801). With this approach, we explicitly keep track of the past seven inputs and then form the output as a combinational function of these inputs.

The VHDL program in Table 9-19 is a finite-memory design. Within the architecture, the process merely keeps track of the last seven values of \( X \) using what’s essentially a shift register, bit 7 being the oldest value of \( X \). (Recall that the “\&” operator in VHDL is array concatenation.) Outside of the process, the concurrent signal-assignment statement sets the Mealy output \( \text{UNLK} \) to 1 when \( X \) is 0 and the 7-bit history matches the combination.

```
library IEEE;
use IEEE.std_logic_1164.all;

entity Vcomblck is
  port ( CLOCK, RESET, X: in STD_LOGIC;
        UNLK: out STD_LOGIC);
end;

architecture Vcomblck_arch of Vcomblck is
signal XHISTORY: STD_LOGIC_VECTOR (7 downto 1);
constant COMBINATION: STD_LOGIC_VECTOR (7 downto 1) := "0110111";
begin
  process (CLOCK)
  begin
    if CLOCK'event and CLOCK = '1' then
      if RESET = '1' then XHISTORY <= "0000000";
      else XHISTORY <= XHISTORY(6 downto 1) & X;
      end if;
    end if;
  end process;
  UNLK <= '1' when (XHISTORY=COMBINATION) and (X='0') else '0';
end Vcomblck_arch;
```
9.2.2 T-Bird Tail Lights

We described and designed a “T-bird tail-lights” state machine in Section 7.5. Table 9-20 is an equivalent VHDL program for the T-bird tail-lights machine. The state transitions in this machine are defined exactly the same as in the state diagram of Figure 7-64 on page 589. The machine uses an output-coded state assignment, taking advantage of the fact that the tail-light output values are different in each state.

Table 9-20 VHDL program for the T-bird tail-lights machine.

```vhdl
entity Vtbird is
  port ( CLOCK, RESET, LEFT, RIGHT, HAZ: in STD_LOGIC;
         LIGHTS: buffer STD_LOGIC_VECTOR (1 to 6) );
end;

architecture Vtbird_arch of Vtbird is
constant IDLE: STD_LOGIC_VECTOR (1 to 6) := "000000";
constant L3  : STD_LOGIC_VECTOR (1 to 6) := "111000";
constant L2  : STD_LOGIC_VECTOR (1 to 6) := "110000";
constant L1  : STD_LOGIC_VECTOR (1 to 6) := "100000";
constant R1  : STD_LOGIC_VECTOR (1 to 6) := "000001";
constant R2  : STD_LOGIC_VECTOR (1 to 6) := "000011";
constant R3  : STD_LOGIC_VECTOR (1 to 6) := "000111";
constant LR3 : STD_LOGIC_VECTOR (1 to 6) := "111111";
begin
  process (CLOCK)
  begin
    if CLOCK'event and CLOCK = '1' then
      if RESET = '1' then LIGHTS <= IDLE; else
        case LIGHTS is
          when IDLE => if HAZ='1' or (LEFT='1' and RIGHT='1') then LIGHTS <= LR3;
                       elsif LEFT='1' then LIGHTS <= L1;
                       elsif RIGHT='1' then LIGHTS <= R1;
                       else LIGHTS <= IDLE;
                     end if;
          when L1  => if HAZ='1' then LIGHTS <= LR3; else LIGHTS <= L2; end if;
          when L2  => if HAZ='1' then LIGHTS <= LR3; else LIGHTS <= L3; end if;
          when L3  => LIGHTS <= IDLE;
          when R1  => if HAZ='1' then LIGHTS <= LR3; else LIGHTS <= R2; end if;
          when R2  => if HAZ='1' then LIGHTS <= LR3; else LIGHTS <= R3; end if;
          when R3  => LIGHTS <= IDLE;
          when LR3 => LIGHTS <= IDLE;
          when others => null;
        end case;
      end if;
    end if;
  end process;
end Vtbird_arch;
```
9.2.3 The Guessing Game

A “guessing game” machine was defined in Section 7.7.1 starting on page 594, with the following description:

Design a clocked synchronous state machine with four inputs, \( G_1 \)–\( G_4 \), that are connected to pushbuttons. The machine has four outputs, \( L_1 \)–\( L_4 \), connected to lamps or LEDs located near the like-numbered pushbuttons. There is also an \( \text{ERR} \) output connected to a red lamp. In normal operation, the \( L_1 \)–\( L_4 \) outputs display a 1-out-of-4 pattern. At each clock tick, the pattern is rotated by one position; the clock frequency is about 4 Hz.

Guesses are made by pressing a pushbutton, which asserts an input \( G_i \). When any \( G_i \) input is asserted, the \( \text{ERR} \) output is asserted if the “wrong” pushbutton was pressed, that is, if the \( G_i \) input detected at the clock tick does not have the same number as the lamp output that was asserted before the clock tick. Once a guess has been made, play stops and the \( \text{ERR} \) output maintains the same value for one or more clock ticks until the \( G_i \) input is negated, then play resumes.

As we discussed in Section 7.7.1, the machine requires six states—four in which a corresponding lamp is on, and two for when play is stopped after either a good or a bad pushbutton push. A VHDL program for the guessing game is shown in Table 9-21. This version also includes a \( \text{RESET} \) input that forces the game to a known starting state.

The program is pretty much a straightforward translation of the original state diagram in Figure 7-66 on page 597. Perhaps its only noteworthy feature is in the “\( \text{SOK} \mid \text{SERR} \)” case. Since the next-state transitions for these two states are identical (either go to \( S_1 \) or stay in the current state), they can be handled in one case. However, this tricky style of saving typing isn’t particularly desirable from the point of view of state-machine documentation or maintainability. In the author’s case, the trick’s primary benefit was to help fit the program on one book page!

**IDLE MUSINGS**

In VHDL state machines, it’s not necessary to make an explicit assignment of a next state if it’s the same state that the machine is already in. In the execution of a process, a VHDL signal keeps its value if no assignment is made to it. Thus, in Table 9-20, the final “\( \text{else} \)” clause could be omitted in the \( \text{IDLE} \) state, with no effect on the machine’s behavior.

Separately, the robustness of the state machine in Table 9-20 could be improved by replacing the “\( \text{null} \)” statement in the “\( \text{when others} \)” case with a transition to the \( \text{IDLE} \) state.
Table 9-21 VHDL program for the guessing-game machine.

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity Vggame is
  port ( CLOCK, RESET, G1, G2, G3, G4: in STD_LOGIC;
         L1, L2, L3, L4, ERR: out STD_LOGIC );
end;

architecture Vggame_arch of Vggame is
  type Sreg_type is (S1, S2, S3, S4, SOK, SERR);
  signal Sreg: Sreg_type;
begin
  process (CLOCK)
  begin
    if CLOCK'event and CLOCK = '1' then
      if RESET = '1' then Sreg <= SOK; else
        case Sreg is
          when S1 => if G2='1' or G3='1' or G4='1' then Sreg <= SERR;
                       elsif G1='1' then Sreg <= SOK;
                             else Sreg <= S2;
                       end if;
          when S2 => if G1='1' or G3='1' or G4='1' then Sreg <= SERR;
                       elsif G1='1' then Sreg <= SOK;
                             else Sreg <= S3;
                       end if;
          when S3 => if G1='1' or G2='1' or G4='1' then Sreg <= SERR;
                       elsif G1='1' then Sreg <= SOK;
                             else Sreg <= S4;
                       end if;
          when S4 => if G1='1' or G2='1' or G3='1' then Sreg <= SERR;
                       elsif G1='1' then Sreg <= SOK;
                             else Sreg <= S1;
                       end if;
          when SOK | SERR => if G1='0' and G2='0' and G3='0' and G4='0'
                               then Sreg <= S1; end if;
          when others => Sreg <= S1;
        end case;
      end if;
    end if;
  end process;

  L1 <= '1' when Sreg = S1 else '0';
  L2 <= '1' when Sreg = S2 else '0';
  L3 <= '1' when Sreg = S3 else '0';
  L4 <= '1' when Sreg = S4 else '0';
  ERR <= '1' when Sreg = SERR else '0';
end Vggame_arch;
```
The program in Table 9-21 does not specify a state assignment; a typical synthesis engine will use three bits for Sreg and assign the six states in order to binary combinations 000–101. For this state machine, it is also possible to use an output coded state assignment, using just the lamp and error output signals that are already required. VHDL does not provide a convenient mechanism for grouping together the entity’s existing output signals and using them for state, but we can still achieve the desired effect with the changes shown in Table 9-22. Here we used a comment to document the correspondence between outputs and the bits of the new, 5-bit Sreg, and we changed each of the output assignment statements to pick off the appropriate bit instead of fully decoding the state.

```
architecture Vggameoc_arch of Vggame is
  signal Sreg: STD_LOGIC_VECTOR (1 to 5);
  -- bit positions of output-coded assignment: L1, L2, L3, L4, ERR
  constant S1: STD_LOGIC_VECTOR (1 to 5) := "10000";
  constant S2: STD_LOGIC_VECTOR (1 to 5) := "01000";
  constant S3: STD_LOGIC_VECTOR (1 to 5) := "00100";
  constant S4: STD_LOGIC_VECTOR (1 to 5) := "00010";
  constant SERR: STD_LOGIC_VECTOR (1 to 5) := "00001";
  constant SOK: STD_LOGIC_VECTOR (1 to 5) := "00000";
begin
  process (CLOCK)
  ...
  end process;

  L1 <= Sreg(1);
  L2 <= Sreg(2);
  L3 <= Sreg(3);
  L4 <= Sreg(4);
  ERR <= Sreg(5);
end Vggameoc_arch;
```

### 9.2.4 Reinventing Traffic-Light Controllers

If you read the ABEL example in Section 9.1.5, then you’ve already heard me rant about the horrible traffic light controllers in Sunnyvale, California. They really do seem to be carefully designed to maximize the waiting time of cars at intersections. In this section we’ll design a traffic-light controller with distinctly Sunnyvale-like behavior.

An infrequently used intersection (one that would have no more than a “yield” sign if it were in Chicago) has the sensors and signals shown in

---

**Table 9-22**

VHDL architecture for guessing game using output-coded state assignment.
library IEEE;
use IEEE.std_logic_1164.all;

entity Vsvalle is
  port ( CLOCK, RESET, NSCAR, EWCAR, TMSHORT, TMLONG: in STD_LOGIC;
         OVERRIDE, FLASHCLK: in  STD_LOGIC;
         NSRED, NSYELLOW, NSGREEN: out STD_LOGIC;
         EWRED, EYWELLOW, EWWGREEN, TMRESET: out STD_LOGIC );
end;

architecture Vsvalle_arch of Vsvalle is
  type Sreg_type is (NSGO, NSWAIT, NSWAIT2, NSDELAY,
                     EWGO, EWWAIT, EWWAIT2, EWDELAY);
  signal Sreg: Sreg_type;
begin
  process (CLOCK)
  begin
    if CLOCK'event and CLOCK = '1' then
      if RESET = '1' then Sreg <= NSDELAY; else
        case Sreg is
          when NSGO => -- North-south green.
            if TMSHORT='0' then Sreg <= NSGO; -- Minimum 5 seconds.
            elsif TMLONG='1'  then Sreg <= NSWAIT; -- Maximum 5 minutes.
            elsif EWCAR='1' and NSCAR='0' then Sreg <= NSGO; -- Make EW car wait.
            elsif EWCAR='1' and NSCAR='1' then Sreg <= NSWAIT; -- Thrash if cars both ways.
            elsif EWCAR='0' and NSCAR='1' then Sreg <= NSWAIT; -- New NS car? Make it stop!
            else Sreg <= NSGO; -- No one coming, no change.
          end if;
          when NSWAIT  => Sreg <= NSWAIT2; -- Yellow light,
          when NSWAIT2 => Sreg <= NSDELAY; -- two ticks for safety.
          when NSDELAY => Sreg <= EWGO; -- Red both ways for safety.
          when EWGO => -- East-west green.
            if TMSHORT='0' then Sreg <= EWGO; -- Same behavior as above.
            elsif NSCAR='1' and EWCAR='0' then Sreg <= EWGO;
            elsif NSCAR='1' and EWCAR='1' then Sreg <= EWWAIT;
            elsif NSCAR='0' and EWCAR='1' then Sreg <= EWWAIT;
            else Sreg <= EWGO;
          end if;
          when EWWAIT  => Sreg <= EWWAIT2;
          when EWWAIT2 => Sreg <= EWDELAY;
          when EWDELAY => Sreg <= NSGO; -- "Reset" state.
          when others => Sreg <= NSDELAY;
        end case;
      end if;
    end if;
  end process;

Table 9-23 VHDL program for Sunnyvale traffic-light controller.
The state machine that controls the traffic signals uses a 1 Hz clock and a timer and has four inputs:

- **NSCAR** Asserted when a car on the north-south road is over either sensor on either side of the intersection.
- **EWCAR** Asserted when a car on the east-west road is over either sensor on either side of the intersection.
- **TMLONG** Asserted if more than five minutes has elapsed since the timer started; remains asserted until the timer is reset.
- **TMSHORT** Asserted if more than five seconds has elapsed since the timer started; remains asserted until the timer is reset.

The state machine has seven outputs:

- **NSRED, NSYELLOW, NSGREEN** Control the north-south lights.
- **EWRED, EWYELLOW, EWGREEN** Control the east-west lights.
- **TMRESET** When asserted, resets the timer and negates TMSHORT and TMLONG. The timer starts timing when TMRESET is negated.

A typical, municipally approved algorithm for controlling the traffic lights is embedded in the VHDL program of Table 9-23. This algorithm produces two frequently seen behaviors of “smart” traffic lights. At night, when traffic is light, it holds a car stopped at the light for up to five minutes, unless a car approaches on the cross street, in which case it stops the cross traffic and lets the waiting car go. (The “early warning” sensor is far enough back to change the lights before the approaching car reaches the intersection.) During the day, when traffic is heavy and there are always cars waiting in both directions, it cycles the lights every five seconds, thus minimizing the utilization of the intersection and maximizing everyone’s waiting time, thereby creating a public outcry for more taxes to fix the problem.

**Table 9-23** (continued) VHDL program for Sunnyvale traffic-light controller.

```vhdl
TMRESET <= '1' when Sreg=NSWAIT2 or Sreg=EWWAIT2 else '0';
NSRED   <= FLASHCLK when OVERRIDE='1' else '1' when Sreg/=NSGO and Sreg/=NSWAIT and Sreg/=NSWAIT2 else '0';
NSYELLOW  <= '0' when OVERRIDE='1' else '1' when Sreg=NSWAIT or Sreg=NSWAIT2 else '0';
NSGREEN  <= '0' when OVERRIDE='1' else '1' when Sreg=NSGO else '0';
EWRED    <= FLASHCLK when OVERRIDE='1' else '1' when Sreg=EWGO and Sreg/=EWWAIT and Sreg/=EWWAIT2 else '0';
EWYELLOW <= '0' when OVERRIDE='1' else '1' when Sreg=EWWAIT or Sreg=EWWAIT2 else '0';
EWGREEN  <= '0' when OVERRIDE='1' else '1' when Sreg=EWGO else '0';
end Vsvale_arch;
```
While writing the program, we took the opportunity to add two inputs that weren’t in the original specification. The OVERRIDE input may be asserted by the police to disable the controller and put the signals into a flashing-red mode at a rate determined by the FLASHCLK input. This allows them to manually clear up the traffic snarls created by this wonderful invention.

| Table 9-24 Definitions for Sunnyvale traffic-lights machine with output-coded state assignment. |

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity Vsvale is
  port ( CLOCK, RESET, NSCAR, EWCAR, TMSHORT, TMLONG: in STD_LOGIC;
        OVERRIDE, FLASHCLK: in STD_LOGIC;
        NSRED, NSYELLOW, NSGREEN: out STD_LOGIC;
        EWRED, EYWELLOW, EWGREEN, TMRESET: out STD_LOGIC );
end;

architecture Vsvaleoc_arch of Vsvale is
  signal Sreg: STD_LOGIC_VECTOR (1 to 7);
  -- bit positions of output-coded assignment: (1) NSRED, (2) NSYELLOW, (3) NSGREEN, -- (4) EWRED, (5) EYWELLOW, (6) EWGREEN, (7) EXTRA
  constant NSGO:    STD_LOGIC_VECTOR (1 to 7) := "0011000";
  constant NSWAIT:  STD_LOGIC_VECTOR (1 to 7) := "0101000";
  constant NSWAIT2: STD_LOGIC_VECTOR (1 to 7) := "0101001";
  constant NSDELAY: STD_LOGIC_VECTOR (1 to 7) := "1001000";
  constant EWGO:    STD_LOGIC_VECTOR (1 to 7) := "1000010";
  constant EWWAIT:  STD_LOGIC_VECTOR (1 to 7) := "1000100";
  constant EWWAIT2: STD_LOGIC_VECTOR (1 to 7) := "1000101";
  constant EWDELAY: STD_LOGIC_VECTOR (1 to 7) := "1001001";

begin
  process (CLOCK)
  ...             (no change to process)
  end process;

  TMRESET <= '1' when Sreg=NSWAIT2 or Sreg=EWWAIT2 else '0';
  NSRED  <= Sreg(1);
  NSYELLOW <= Sreg(2);
  NSGREEN <= Sreg(3);
  EWRED  <= Sreg(4);
  EYWELLOW <= Sreg(5);
  EWGREEN <= Sreg(6);
end Vsvaleoc_arch;
```

Copyright © 1999 by John F. Wakerly  Copying Prohibited
Like most of our other examples, Table 9-23 does not give a specific state assignment. And like many of our other examples, this state machine works well with an output-coded state assignment. Many of the states can be identified by a unique combination of light-output values. But there are three pairs of states that are not distinguishable by looking at the lights alone: (NSWAIT, NSWAIT2), (EWWAIT, EWWAIT2), and (NSDELAY, EQDELAY). We can handle these by adding one more state variable, “EXTRA”, that has different values for the two states in each pair. This idea is realized in the modified program in Table 9-24.

**Exercises**

9.1 Write an ABEL program for the state machine described in Exercise 7.30.

9.2 Modify the ABEL program of Table 9-2 to include the HINT output from the original state-machine specification in Section 7.4.

9.3 Redesign the T-bird tail-lights machine of Section 9.1.3 to include parking-light and brake-light functions. When the BRAKE input is asserted, all of the lights should go on immediately, and stay on until BRAKE is negated, independent of any other function. When the PARK input is asserted, each lamp is turned on at 50% brightness at all times when it would otherwise be off. This is achieved by driving the lamp with a 100 Hz signal DIMCLK with a 50% duty cycle. Draw a logic diagram for the circuit using one or two PLDs, write an ABEL program for each PLD, and write a short description of how your system works.

9.4 Find a 3-bit state assignment for the guessing-game machine in Table 9-5 that reduces the maximum number of product terms per output to 7. Can you do even better?

9.5 The operation of the guessing game in Section 9.1.4 is very predictable; it’s easy for a player to learn the rate at which the lights change and always hit the button at the right time. The game is more fun if the rate of change is more variable. Modify the ABEL state machine in Table 9-5 so that in states S1–S4, the machine advances occurs only if a new input, SEN, is asserted. (SEN is intended to be hooked up to a pseudo-random bit-stream generator.) Both correct and incorrect button pushes should be recognized whether or not SEN is asserted. Determine whether your modified design still fits in a 16V8.

9.6 In connection with the preceding exercise, write an ABEL program for an 8-bit LFSR using a single 16V8, such that one of its outputs can be used as a pseudo-random bit-stream generator. After how many clock ticks does the bit sequence repeat? What is the maximum number of 0s that occur in a row? of 1s?

9.7 Add an OVERRIDE input to the traffic-lights state machine of Figure 9-7, still using just a single 16V8. When OVERRIDE is asserted, the red lights should flash on and off, changing once per second. Write a complete ABEL program for your machine.

9.8 Modify the behavior of the ABEL traffic-light-controller machine in Table 9-9 to have more reasonable behavior, the kind you’d like to see for traffic lights in your own home town.
9.9 Write a VHDL program for the state machine described in Exercise 7.30.

9.10 Show how to modify Table 9-13 to provide an asynchronous RESET input that forces the state machine to the INIT state. Repeat for a synchronous version that forces the state machine to the INIT state if RESET is asserted on the rising clock edge.

9.11 Write and test a VHDL program corresponding to Figure 9-8(b). Using an available synthesis tool, determine whether the circuit resulting from this version differs from the one resulting from Figure 9-8(a), and how.

9.12 Write a VHDL program for the ones-counting state machine as described by the state table in Table 7-12.

9.13 Write a VHDL program for the combination-lock state machine as described by the state table in Table 7-14.

9.14 Modify the VHDL program of Table 9-19 to include the HINT output from the original state-machine specification in Section 7.4.

9.15 Repeat Exercise 9.3 using VHDL, assuming you are targeting your design to a single CPLD or FPGA.

9.16 Modify the VHDL guessing-game program of Table 9-21 according to the idea in Exercise 9.5. Add another process to the program to provide a pseudo-random bit stream generator according to Exercise 9.6.

9.17 Modify the behavior of the VHDL traffic-light-controller machine in Table 9-23 to have more reasonable behavior, the kind you’d like to see for traffic lights in your own home town.
**10.3.5 Synchronous SRAM**

A new variety of SRAM, called a *synchronous SRAM* (SSRAM) (“S-S-ram”), still uses latches internally but has a clocked interface for control, address, and data. As shown in Figure 10-26, internal edge-triggered registers AREG and CREG are placed on the signal paths for address and control. As a result, an operation that is set up before the rising edge of the clock is performed internally during a subsequent clock period. Register INREG captures the input data for write operations, and depending on whether the device has “pipelined” or “flow-through” outputs, register OUTREG is or is not provided to hold the output data from a read operation.

The first variety of SSRAM to be introduced was the *late-write SSRAM with flow-through outputs*. For a read operation, shown in Figure 10-27(a), the control and address inputs are sampled at the rising edge of the clock, and the

![Figure 10-26 Internal structure of a synchronous SRAM.](image-url)
internal address register AREG is loaded only if ADS_L is asserted. During the next clock period, the internal SRAM array is accessed and read data is delivered to the device’s DIO data-bus pins. The device also supports a burst mode, in which data at sequence of addresses is read. In this mode, AREG behaves as a counter, eliminating the need to apply a new address at each cycle. (The control signals that support burst mode are not shown in Figures 10-26 or 10-27.)

For a write operation, shown in (b), the write data is stored temporarily in an on-chip register INREG, which is sampled one clock tick after the address register is loaded. Therefore, ADS_L must be inhibited for at least one tick after loading the address, so that the address in AREG is still valid when the write takes place. The write takes place during the clock period following the edge on which the “global write” control signal GW_L is asserted. As with reading, the device has a burst mode where a sequence of addresses can be written without supplying a new address.

Note that the “late-write” protocol makes it impossible to write to two different, nonsequential addresses in successive clock periods; the SRAM array is idle for one clock period between writes (except in burst mode). From the point of view of internal chip capabilities, this behavior is not necessary. However, the late-write protocol was designed this way to match the bus protocols of microprocessors that use these SSRAMs in their cache subsystems.

A late-write SSRAM with pipelined outputs is like the previous version, except that a register OUTREG is placed between the SRAM array output and the device output for read operations. As shown in Figure 10-28, this delays the read output data at the device pins until the beginning of the next clock period.

Figure 10-27 Timing behavior for a late-write SSRAM with flow-through outputs: (a) read operations; (b) write operations.
but it also provides the benefit that the data is now valid for almost the entire clock period. The write cycle behaves the same as with flow-through outputs. Compared to flow-through outputs, pipelined outputs provide much better setup time for the device received the read data, and thus may allow operation at higher clock frequencies.

As we showed in Figure 10-26, conventional SSRAMs share the same pins for both input data and output data. During a given clock period, the data I/O pins can be used for reading or writing but not both. If you study the pattern of data-bus and SRAM-array use in both styles of late-write SSRAM, you’ll find cases where it’s not possible to initiate a read one clock cycle after initiating a write or vice versa, due to resource conflict (see Exercise 10.32). Thus, late-write SSRAMs suffer a turn-around penalty, a clock period in which the internal SRAM array must be idle when a read is followed by a write or vice versa.

The turn-around penalty is eliminated in so called zero-bus-turn-around (ZBT) SSRAMs. The timing for a ZBT SSRAM with flow-through outputs is shown in Figure 10-29. The type of operation (read or write) is selected by a control signal R/W that sampled at the same clock edge as the address. Regardless of whether the operation is a read or a write, the DIO bus is used during the next clock period to transfer the read or write data. As a result, there is no data-bus-usage conflict, as long as OE is controlled properly to avoid bus-fighting between successive cycles. However, if a write is followed by a read, both operations would like to use the SRAM array during the same clock period. To avoid this resource conflict, the write operation is deferred until the next available SRAM-cycle. This opportunity occurs when either another write operation or no operation is initiated on the address and control lines.

Although a ZBT SSRAM can use access the internal SRAM array on every clock cycle, this performance improvement is not without a price. While a write operation is pending, the write address and related information must be stored in another register, WAREG, since AREG is reused by other operations; this costs
chip area. More significantly for some applications, a write operation may be
defered indefinitely if it is immediately followed by a continuous series of read
operations. This anomaly may require tricky controller design to detect the case
where one of these read operations attempts to access the address that was just
written, since the value stored in the SRAM array is "stale"!

A ZBT SSRAM with pipelined outputs adds OUTREG to the read data path
but is otherwise similar to the previous device. In this device, both reads and
writes use the DIO bus during the second clock period following the clock edge
in which the operation was initiated. As in the previous device, writes to the
internal SRAM array are deferred until an available cycle, so that reads can take
precedence. Timing is shown in Figure 10-30. As implied by the timing, two
levels of internal registers are needed for write address and data, since up to two
writes may be deferred while a sequence of reads occurs.

Synchronous SRAM access protocols are very beneficial in high-speed
systems. For example, address, control, and write inputs can be applied with
more-or-less conventional setup and hold times with respect to the system clock,
and read data on pipelined output pins is available for almost a complete clock
cycle. Very importantly, the designer does not have to worry about the tricky
circuits and timing paths that are otherwise needed to enable conventional
SRAM latch-style operation.

SSRAMs were available in 1999 with clock frequencies as high as 166
MHz. Note that among the four styles of SSRAM that we described, no single
one is the "best." The best SSRAM is the one that best fits the bus protocol and
other requirements of the system in which it is used.
10.4 Dynamic RAM

The basic memory cell in an SRAM, a D latch, requires four gates in a discrete design, and four to six transistors in a custom-designed SRAM LSI chip. In order to build RAMs with higher density (more bits per chip), chip designers invented memory cells that use as little as one transistor per bit.

10.4.1 Dynamic-RAM Structure

It is not possible to build a bistable element with just one transistor. Instead, the memory cells in a dynamic RAM (DRAM) store information on a tiny capacitor accessed through a MOS transistor. Figure 10-31 shows the storage cell for one bit of a DRAM, which is accessed by setting the word line to a HIGH voltage. To store a 1, a HIGH voltage is placed on the bit line, which charges the capacitor through the “on” transistor. To store a 0, LOW voltage on the bit line discharges the capacitor.

To read a DRAM cell, the bit line is first precharged to a voltage halfway between HIGH and LOW, and then the word line is set HIGH. Depending on whether the capacitor voltage is HIGH or LOW, the precharged bit line is pulled slightly higher or slightly lower. A sense amplifier detects this small change and recovers a 1 or 0 accordingly. Note that reading a cell destroys the original
requirements, the chip generates an internal CAS signal at a later clock tick. How many ticks later is a function of the CLK frequency and the speed grade of the SDRAM chip itself. To accommodate differing requirements, the RAS-to-CAS delay, called the CAS latency, is programmable. This and several other important operating parameters must be downloaded into an SDRAM at initialization. Downloading is fairly easy; the “load parameters” command is recognized when RAS_L, CAS_L, and WE_L control signals are all asserted simultaneously, and the parameters themselves are transferred on the address lines.

10.5 Complex Programmable Logic Devices

Since their introduction years ago, programmable logic devices such as the 16V8 and 22V10 have been very flexible workhorses of digital design. As IC technology advanced, there was naturally great interest in creating larger PLD architectures to take advantage of increased chip density. The question is, why didn’t manufacturers just scale the existing architectures?

For example, if DRAM densities increased by a factor of 64 over the last 10 years, why couldn’t manufacturers scale the 16V8 to create a “128V64”? Such a device would have 64 input pins, 64 I/O pins, and some number of 128-variable product terms (say, 8) for each of its 128 logic macrocells. It could combine the functions of a larger collection of 16V8s and offer terrific performance and flexibility in using any input in any output function.

Or could it? Yes, a 128V64 would be very flexible, but it would not have very good performance. Unlike the 16V8, which has 32 inputs (16 signals and their complements) per AND term, this device would have 256. Due to capacitive effects, leakage currents, and so on, such a large wired-AND structure would be at least eight times slower than the 16V8’s AND array.

Figure 10-37 General CPLD architecture.
Worse from a manufacturer’s point of view, a 128V64 would not make very cost-effective use of chip area. It would use about 64 times the chip area of a 16V8, but provide the same number of inputs and outputs as only eight 16V8s. That is, for \( n \) times as much logic (in terms of inputs, outputs and AND terms), the 128V64 uses \( n^2 \) as much chip area. In terms of efficiency of silicon use, a clever designer would be better off partitioning a desired function into eight 16V8s, if such a partitioning were possible.

This is where the idea of complex programmable logic devices (CPLDs) came from. As shown in Figure 10-37, a CPLD is just a collection of individual PLDs on a single chip, accompanied by a programmable interconnection structure that allows the PLDs to be hooked up to each other on-chip in the same way that a clever designer might do with discrete PLDs off-chip. Here, the chip area for \( n \) times as much logic is only \( n \) times the area of a single PLD plus the area of the programmable interconnect structure.

Different manufacturers have taken many different approaches to the general architecture shown in the figure. Areas in which they differ include the individual PLDs (AND array and macrocells), the input/output blocks, and the programmable interconnect. We’ll discuss each of these areas in the rest of this section, using the Xilinx 9500-series CPLD architecture as a representative example.

### 10.5.1 Xilinx XC9500 CPLD Family

The Xilinx XC9500 series is a family of CPLDs with a similar architecture but varying numbers of external input/output (I/O) pins and internal PLDs (which Xilinx calls function blocks—FBs). As we’ll see later, each internal PLD has 36 inputs and 18 macrocells and outputs and might be called a “36V18.” As shown in Table 10-8, devices in the family are named according to the number of macrocells they contain. The smallest has 2 FBs and 36 macrocells, and the largest has 16 FBs and 288 macrocells.

Another important feature of this and most CPLD families is that a given chip, such as the XC95108, is available in several different packages. This is important not only to accommodate different manufacturing practices but also to provide some choice and potential savings in the number of external I/O pins provided. In most applications, it is not necessary for all internal signals of a state machine or subsystem to be visible to and used by the rest of the system.

So, even though the XC95108 has 108 internal macrocells, the outputs of at most 69 of them can be connected externally in the 84-pin-PLCC version of the device. In fact, many of the 69 I/O pins would typically be used for inputs, in which case even fewer outputs would be visible externally. That’s OK; the remaining macrocell outputs are still quite usable internally, since they can be hooked up internally through the CPLD’s programmable interconnect. Macrocells whose outputs are usable only internally are sometimes called buried macrocells.
Another important dimension of Table 10-8 is the horizontal one. All but two of the packages support at least two different devices in the same package and, as it turns out, with compatible pinouts. This is a life-saver in making last-minute design changes. For example, suppose you were to target a design to an XC9572 in an 84-pin PLCC. You might find that the 69 I/O pins of the device are quite adequate. You would like to use the XC9572 for its low cost, but you might be a little nervous if your initial design used 68 out of the 72 available internal macrocells (I know that I would be!). Based on Table 10-8, you can sleep well knowing that if bug fixes or design-specification changes necessitate a more complex design internally, you can always move up to the XC95108 in the same package and pick up another 36 macrocells.

Figure 10-38 is a block diagram of the internal architecture of a typical XC9500-family CPLD. Each external I/O pin can be used as an input, an output, or a bidirectional pin according to the device’s programming, as discussed later. The pins at the bottom of the figure can also be used for special purposes. Any of three pins can be used as “global clocks” (GCK); as we’ll see later, each macrocell can be programmed to use a selected clock input. One pin can be used as a “global set/reset” (GSR); again, each macrocell can programmably use this signal as an asynchronous preset or clear. Finally, two or four pins (depending on device) can be used as “global three-state controls” (GTS); one of these signals can be selected in each macrocell to output-enable the corresponding output driver when the macrocell’s output is hooked up to an external I/O pin.

Only four FBs are shown in the figure, but the XC9500 architecture scales to accommodate 16 FBs in the XC95288. Regardless of the specific family
member, each FB programmably receives 36 signals from the switch matrix. The inputs to the switch matrix are the 18 macrocell outputs from each of the FBs and the external inputs from the I/O pins. We’ll say more about how the switch matrix hooks things up in Section 10.5.4.

Each FB also has 18 outputs that run “under” the switch matrix as drawn in Figure 10-38 and connect to the I/O blocks. These are merely the output-enable signals for the I/O-block output drivers; they’re used when the FB macrocell’s output is hooked up to an external I/O pin.

### 10.5.2 Function-Block Architecture

The basic structure of an XC9500 FB is shown in Figure 10-39. The programmable AND array has just 90 product terms. Compared to 16V8- and 22V10-style PLDs, the XC9500 and most CPLD macrocells have fewer AND terms per macrocell—where the 16V8 has 8 and the 22V10 has 8–16, the XC9500 has only 5. However, this is not all that bad, because of product-term allocation. The
XC9500 and other CPLDs have product-term allocators that allow a macrocell’s unused product terms to be used by other nearby macrocells in the same FB.

Figure 10-40 is a logic diagram of the XC9500 product-term allocator and macrocell. In this figure, the rectangular boxes labeled S1–S8 are programmable signal-steering elements that connect their input to one of their two or three outputs. The trapezoidal boxes labeled M1–M5 are programmable multiplexers that connect one of their two to four inputs to their output.

The five AND gates associated with the macrocell appear on the lefthand side of the figure. Each one is connected to a signal-steering box whose top output connects the product term to the macrocell’s main OR gate G4. Considering just this, only five product terms are available per macrocell. However, the top, sixth input of G4 connects to another OR gate G3 that receives product terms from the macrocells above and below the current one.

Any of the macrocell’s product terms that are not otherwise used can be steered through S1–S5 to be combined in an OR gate G1 whose output can eventually be steered to the macrocell above or below by S8. Before steering,
these product terms may be combined with product terms from below or above through S6, S7, and G2. Thus, product terms can be “daisy-chained” through successive macrocells to create larger sums of products. In principle, all 90 product terms in the FB could be combined and steered to one macrocell, although that would leave 17 out of the FB’s 18 macrocells with no product terms at all.

Besides depriving other macrocells of product terms, daisy-chaining terms has an additional price. A small additional delay is incurred for each “hop” made by steered product terms. This delay can be minimized by careful allocation of product-term-hungry macrocells so they are adjacent to macrocells with low product-term requirements. For example, a macrocell can make use of 13 product terms with only one extra hop delay if it is positioned between two macrocells that use only one product term each.

The third, middle choice for each of the steering boxes S1—S5 is to use the product term for a “special function.” The special functions are flip-flop clock, set, and reset; XOR control; and output enable. Most of these special functions are not normally used.

Getting closer to the heart of the macrocell, OR gate G4 forms a sum-of-products expression using all selected product terms and feeds it into XOR gate G5. The other input of G5 can be 0, 1, or a product term, as selected by multiplexer M1. Setting this input to 1 inverts G4’s sum-of-products expression, so the macrocell can be configured to use either polarity of minimized logic equations. Setting this input to a product term is useful in the design of counters. The product term is arranged to be 1 when the lower-order counter bits are 1 and counting is enabled, and the output of G4 is arranged to be the current value of the counter bit; thus, the counter bit is complemented as required.

The macrocell’s flip-flop FF1 can be programmed to behave either as a D flip-flop or as a T flip-flop with enable; the latter is also useful in some styles of counter realization. Multiplexer M4 selects the flip-flop’s clock input from one of four sources—the CPLD’s three global clock inputs or a product term. This last choice is a no-no in synchronous design methodologies, except in well-defined synchronization applications, as in Figure 8-111 on page 784.
The flip-flop also has asynchronous set and reset inputs with input sources controlled by multiplexers M2 and M5. In most applications, set or reset would be connected to the CPLD’s global set/reset input and would be used only at system initialization. However, these inputs can also be used to access an S-R latch in which the CLK input is not used, or, if you’re very careful, you can use CLK and S or R in synchronization applications as in Figure 8-111.

A final multiplexer M3 selects either the flip-flop output or its data input to be used as the macrocell output, OUT. This signal is sent to the switch matrix, where it can be used by any other macrocell. It is also sent to the I/O blocks, along with a product term selected by S5 that can be used as the output-enable signal PTOE if needed.

10.5.3 Input/Output-Block Architecture

The structure of the XC9500 I/O block (IOB) is shown in Figure 10-41. There are seven, count them, seven choices of output-enable signals for the three-state driver buffer. It can be always on, always off, controlled by the product term PTOE from the corresponding macrocell, or controlled by any of up to four global output enables. The global output enables are selectable as active-high or active-low versions of the external GTS pins.

The XC9500’s IOB is a good example of an important trend in CPLD and FPGA I/O architectures—providing many “analog” controls in addition to “logic” ones like output enables. Three different analog controls are provided:

- **Slew-rate control.** The rise and fall time of the output signals can be set to be fast or slow. The fast setting provides the fastest possible propagation delay, while the slow setting helps to control transmission-line ringing and system noise at the expense of a small additional delay.

- **Pull-up resistor.** When enabled, the pull-up resistor prevents output pins from floating as the CPLD is powered up. This is useful if the outputs are used to drive active-low enable inputs of other logic that is not supposed to be enabled during power up.

- **User-programmable ground.** This feature actually reallocates an I/O pin to be a ground pin, not a signal pin at all. This is useful in high-speed, high-slew-rate applications. Extra ground pins are needed to handle the high dynamic currents that flow when multiple outputs switch simultaneously.

In addition to these features, the XC9500 family provides compatibility with both 5-V and 3.3-V external devices. The input buffer and the internal logic run from a 5-V power supply (V\text{CCINT}). Depending on the operating voltage of external devices, the output driver uses either a 5-V or a 3.3-V supply (V\text{CCIO}). Notice that the pull-up resistor pulls to the I/O supply voltage, V\text{CCIO}. Diodes D1 and D2 are used to clamp voltages above V\text{CCINT} or below ground that can occur due to transmission-line ringing.
10.5.4 Switch Matrix

Theoretically, a CPLD’s programmable interconnect should allow any internal PLD output or external input pin to be connected to any internal PLD input. Likewise, it should allow any internal PLD output to connect to any external output pin. But if you think about this, you’ll see that we’re back to the same $n^2$ problem that we would have in building a 128V64.
The case of a typical Xilinx XC9500 family member, the XC95108, is shown in Figure 10-42. There are 108 internal macrocell outputs and 108 external-pin inputs, a total of 216 signals which should be connected as inputs to the switch matrix. Since the XC95108 has 6 FBs with 36 inputs each, the switch matrix should have (coincidentally) 216 outputs, each of which is a 216-input multiplexer driving one input of an FB’s AND array.

A switch matrix such as the one shown in the figure can be built in a chip as a rectangular structure, with a column for each input, a row for each output, and a pass transistor (or transmission gate) at each crosspoint to control whether a given input is connected to a given output. But this is still a big structure—216 columns and 216 columns in the example.

With today’s high-density IC technology, the problem is not so much size but speed. Having a large number of transistors connected to each row or column makes for high capacitance, which makes for slow speed. Therefore, CPLD manufacturers look for ways to reduce the size of the switch matrix.

For example, we can observe in Figure 10-42 that not every switch-matrix input must be connectable to every output. We only need every input to be connectable to some input of each FB, since any FB input can connect to any AND gate within the FB’s AND array.

Then again, the requirement is not quite as simple as we just stated. Suppose that the switch-matrix output for FB input \( i \) (\( 0 \leq i \leq 35 \)) is created by a simple 8-input multiplexer whose inputs are switch-matrix inputs \( 8i \) through \( 8i + 7 \). There are many interconnection patterns that cannot be accommodated by such a switch matrix. For example, connecting switch-matrix inputs 0–35 to the same FB would not be possible. As soon as switch-matrix input 0 is connected to FB input 0, switch-matrix inputs 1–7 are blocked.

Thus, the switch-matrix connectivity requirement must be stated more broadly: For each FB, any combination of switch-matrix inputs must be connectable to some combination of the FB’s inputs.
A typical CPLD switch matrix is a compromise between the minimal multiplexer scheme and a full, nonblocking crosspoint array. With anything less than a nonblocking crosspoint array, the problem of allocating input-output connections in the switch matrix is nontrivial. For each different CPLD-based design, a set of switch-matrix connections must be found by “fitter” software provided to the designer by the CPLD’s manufacturer.

Finding a complete set of connections through a sparse switch matrix is one of those NP-complete problems that you hear about in computer science. In lay terms, that means that for some designers, the fitter software may have to run a lot longer than you care to wait to find out whether there is a solution. If the switch matrix has too few crosspoints, as in our minimal multiplexer example, even the best fitter software running “forever” will not be able to find a complete set of connections for some designs.

Thus, the design of a CPLD’s switch matrix is a compromise between chip performance (speed, area, cost) and fitter-software capabilities. The fitter software usually determines not only the final connections through the switch matrix, but also the assignment of CPLD inputs and outputs to FBs, macrocells, and external pins, and of “buried logic” to FBs and macrocells. These assignments interact in turn with both the switch-matrix-connection and product-term allocation problems. The solutions to these problems are the “secret sauce” of CPLD chip and software design, and are not typically disclosed by CPLD manufacturers.

PIN LOCKING

Another important issue in CPLD chip and software design is pin locking. In most CPLD applications, it’s OK to let the fitter software pick any pins that it likes for the device’s external input and output signals. However, once the design is complete and a PCB has been fabricated, the designer would like to “lock down” the pin assignments so they remain the same even if small (or large!) changes are made to the design for bug-fixing purposes. This spares everyone the time, expense, and hassle of reworking or redesigning and refabricating the PCB.

“Locked” pin assignments are typically specified in a file that is read by the fitter software. With early CPLDs and FPGAs, locking down pins after making a small change did not guarantee success—the fitter would throw up its hands and complain that it was too constrained. If you unlocked the pins, the fitter could find a new allocation that worked, but it might be completely scrambled from the original.

These problems were not necessarily the fault of the fitter software; the CPLDs and FPGAs simply did not have rich enough internal connectivity to support frequent design changes under the constraint of pin locking. The device manufacturers have learned from this experience and improved their internal device architectures to accommodate frequent design changes. For example, some devices contain an “output switch matrix” that guarantees that any internal macrocell signal can be connected to any external I/O pin.
10.6 Field-Programmable Gate Arrays

A field-programmable gate array (FPGA) is kind of like a CPLD turned inside-out. As shown in Figure 10-43, the logic is broken into a large number of programmable logic blocks that are individually smaller than a PLD. They are distributed across the entire chip in a sea of programmable interconnections, and the entire array is surrounded by programmable I/O blocks. An FPGA’s programmable logic block is less capable than a typical PLD, but an FPGA chip contains a lot more logic blocks than a CPLD of the same die size has PLDs.

Xilinx, Inc. invented FPGAs, and in this section we’ll use one of their popular families, the XC4000E, to illustrate FPGA architecture.

10.6.1 Xilinx XC4000 FPGA Family

The programmable logic blocks in the Xilinx XC4000E family of FPGAs are called configurable logic blocks (CLBs). The smallest part, the XC3003E, contains a 10×10 array of CLBs, and the largest, the XC4025E, contains a 32×32 array for a total of 1,024 CLBs. Xilinx also created extended XC4000EX and XC4000XL families, based on the XC4000E family, that have additional resources and features not discussed here. The largest member of the extended families, the XC4085XL, has 3,136 CLBs. Table 10-9 from Xilinx shows the family members that were available in 1999.

Like a CPLD family, the XC4000 family spans a range of device sizes and input/output capabilities. The table column labeled “Max. User I/O” refers to the maximum number of input/output blocks that are provided on-chip. However, XC4000 devices are available in a variety of packages, and not all of the I/Os are brought out to external pins of the smaller packages. As with CPLDs, the FPGA user has the opportunity to migrate a design from smaller to larger devices in the same package, or from a smaller package to a larger one.
The “Flip-Flops” column counts all of the flip-flops in the device, two per CLB and two per I/O block, as we’ll see later. Only a fraction of the available flip-flops are used in a typical design, but this number is a figure of merit that designers look at when roughly sizing an FPGA for a design. The “Max. RAM Bits” column is another such figure of merit. As we’ll see, instead of being used for logic, each CLB can be configured as a small SRAM storing up to 32 bits.

The “Max. Gates” number is fuzzy. For the XC4002XL, the table claims that each CLB can perform the same function as about 25 gates in a discrete design. The XC4003E is even better, at 30 gates per CLB. Is this reasonable? And just what is a “gate”? Do XORs or wide NAND gates count as one gate? You can decide for yourself later, after you know more about the CLB architecture. At the same time, you can decide whether this column was created by engineering or by marketing people.

The last column of the table must certainly have been written by marketing folks, since the high end of each “typical” gate range is higher than the maximum in the column before it! Actually, there is a reasonable explanation for this seeming inconsistency. This column assumes that 20–30% of the CLBs are used for memory rather than logic, at 32 bits of SRAM per CLB. The minimum

<table>
<thead>
<tr>
<th>Device</th>
<th>CLB Matrix</th>
<th>Total CLBs</th>
<th>Max. User I/O</th>
<th>Flip-Flops</th>
<th>Max. RAM Bits (no logic)</th>
<th>Max. Gates (no RAM)</th>
<th>Typical Gate Range (Logic and RAM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC4002XL</td>
<td>8 × 8</td>
<td>64</td>
<td>64</td>
<td>256</td>
<td>2,048</td>
<td>1,600</td>
<td>1,000–3,000</td>
</tr>
<tr>
<td>XC4003E</td>
<td>10 × 10</td>
<td>100</td>
<td>80</td>
<td>360</td>
<td>3,200</td>
<td>3,000</td>
<td>2,000–5,000</td>
</tr>
<tr>
<td>XC4005E/XL</td>
<td>14 × 14</td>
<td>196</td>
<td>112</td>
<td>616</td>
<td>6,272</td>
<td>5,000</td>
<td>3,000–9,000</td>
</tr>
<tr>
<td>XC4006E</td>
<td>16 × 16</td>
<td>256</td>
<td>128</td>
<td>768</td>
<td>8,192</td>
<td>6,000</td>
<td>4,000–12,000</td>
</tr>
<tr>
<td>XC4008E</td>
<td>18 × 18</td>
<td>324</td>
<td>144</td>
<td>936</td>
<td>10,368</td>
<td>8,000</td>
<td>7,000–15,000</td>
</tr>
<tr>
<td>XC4010E/XL</td>
<td>20 × 20</td>
<td>400</td>
<td>160</td>
<td>1,120</td>
<td>12,800</td>
<td>10,000</td>
<td>7,000–20,000</td>
</tr>
<tr>
<td>XC4013E/XL</td>
<td>24 × 24</td>
<td>576</td>
<td>192</td>
<td>1,536</td>
<td>18,432</td>
<td>13,000</td>
<td>10,000–30,000</td>
</tr>
<tr>
<td>XC4020E/XL</td>
<td>28 × 28</td>
<td>784</td>
<td>224</td>
<td>2,016</td>
<td>25,088</td>
<td>20,000</td>
<td>13,000–40,000</td>
</tr>
<tr>
<td>XC4025E</td>
<td>32 × 32</td>
<td>1,024</td>
<td>256</td>
<td>2,560</td>
<td>32,768</td>
<td>25,000</td>
<td>15,000–45,000</td>
</tr>
<tr>
<td>XC4028EX/XL</td>
<td>32 × 32</td>
<td>1,024</td>
<td>256</td>
<td>2,560</td>
<td>32,768</td>
<td>28,000</td>
<td>18,000–50,000</td>
</tr>
<tr>
<td>XC4036EX/XL</td>
<td>36 × 36</td>
<td>1,296</td>
<td>288</td>
<td>3,168</td>
<td>41,472</td>
<td>36,000</td>
<td>22,000–65,000</td>
</tr>
<tr>
<td>XC4044XL</td>
<td>40 × 40</td>
<td>1,600</td>
<td>320</td>
<td>3,840</td>
<td>51,200</td>
<td>44,000</td>
<td>27,000–80,000</td>
</tr>
<tr>
<td>XC4052XL</td>
<td>44 × 44</td>
<td>1,936</td>
<td>352</td>
<td>4,576</td>
<td>61,952</td>
<td>52,000</td>
<td>33,000–100,000</td>
</tr>
<tr>
<td>XC4062XL</td>
<td>48 × 48</td>
<td>2,304</td>
<td>384</td>
<td>5,376</td>
<td>73,728</td>
<td>62,000</td>
<td>40,000–130,000</td>
</tr>
<tr>
<td>XC4085XL</td>
<td>56 × 56</td>
<td>3,136</td>
<td>448</td>
<td>7,168</td>
<td>100,352</td>
<td>85,000</td>
<td>55,000–180,000</td>
</tr>
</tbody>
</table>
gate-level implementation of an SRAM cell is a latch using four gates (Figure X7.27 on page 650), so we can count each CLB as 128 gates when it’s used as SRAM. The number in the last column, therefore, is the number of gates used for logic plus the number of equivalent gates used for SRAM.

10.6.2 Configurable Logic Block

Since an FPGA can have lots and lots of CLBs, it’s important that we understand them first! Figure 10-44 shows the internal structure of an XC4000-series CLB.

The CLBs most important programmable elements are the logic-function generators $F$, $G$, and $H$. Both $F$ and $G$ can perform any combinational logic function of their four inputs, and $H$ can perform any combinational logic function of its three inputs.

How do $F$, $G$, and $H$ work? Given the task of building a “universal” function generator for 4-input logic functions, what kind of gate-level circuit would you come up with? Think about it, and we’ll come back to it later.

As in our CPLD discussion, the trapezoidal boxes in Figure 10-44 represent programmable multiplexers. Notice that the outputs of $F$ and $G$ as well as
additional CLB inputs can be directed to inputs of H by multiplexers M1–M3, so it’s possible to realize some functions of more than four inputs. A taxonomy of the functions that can be realized by F, G, and H in a single CLB is given below:

- Any function of up to four variables, plus any second function of up to four unrelated variables, plus any third function of up to three unrelated variables.
- Any single function of five variables (see Exercise 10.34).
- Any function of four variables, plus some second functions of six unrelated variables.
- Some functions of up to nine variables, including parity checking and a cascadable equality checker for two 4-bit inputs (see Exercises 10.35 and 10.36).

With appropriate programming of multiplexers M7–M8 and M12–M13, the outputs of the function generators can be directed to CLB outputs X and Y, or they can be captured in edge-triggered D flip-flops FF1 and FF2. The flip-flops can use the rising or falling edge of a common clock input, K, as selected by multiplexers M9 and M14. They can also make use of a clock-enable signal, EC, selected by M10 and M15. The sources of EC and three other internal signals are selected from a set of four miscellaneous inputs C1–C4 by multiplexers M3–M6 at the top of the CLB.

The XQ and YQ outputs of the CLB carry the flip-flop outputs out of the CLB. If a flip-flop is not used in the CLB, multiplexer M11 or M16 can select XQ or YQ to be a “bypass output” that is simply a copy of a CLB input selected by M4 or M6.

The block labeled “S/R control” from each flip-flop determines whether the flip-flop is set or reset at configuration. It also determines whether the flip-flop responds to a global set/reset signal (not shown) or to the CLB’s SR signal selected by multiplexer M5.

Wow, that’s a lot of programmability! Naturally, the configuration of CLBs within an XC4000 part, whether it has 3,136 CLBs or only 64, is not carried out by hand. The manufacturer provides a fitter tool that allocates, configures, and connects CLBs to match a higher-level design description written in ABEL, VHDL, Verilog, or schematic form.

Let’s come back to our question of how to build a universal function generator for 4-input logic functions. It’s a hard problem if you think about it at the gate level, but pretty easy if you think about it from another point of view. Any 4-input logic function can be described by its truth table, which has 16 rows. Suppose we store the truth in a 16-word by 1-bit-wide memory. When we apply the function’s four input bits to the memory’s address lines, its data output is the value of the function for that input combination.
This is exactly the approach that was taken by the FPGA designers at Xilinx. Function generators F and G are actually just very compact and fast $16\times1$ SRAMs, and H is an $8\times1$ SRAM. When a CLB is used to perform logic, the truth tables of logic functions F, G, and H are loaded into SRAM at configuration time from an external read-only memory. The programmable multiplexers in Figure 10-44 are also controlled by “SRAM,” actually individual D latches that are also loaded at configuration time. This programming is done for all of the CLBs in the FPGA.

Besides convenience, using memory to store the truth tables has another important benefit. Any XC4000 CLB can be configured at start-up to be used as memory rather than logic. Several different modes can be configured:

- **Two $16\times1$ SRAMs.** F and G are used as SRAMs with independent address and write-data inputs. They share a common write-enable input, however.
- **One $32\times1$ SRAM.** The same four address bits are used for F and G, and a fifth address bit is applied to the H function generator and the write-enable circuitry to select between F and G, the upper and lower halves of the memory.
- **Asynchronous or synchronous.** For write operations, the SRAMS above can be configured to have “normal” asynchronous latching behavior, or they can be configured to occur on a designated edge of the K clock signal.
- **One $16\times1$ dual-port SRAM.** The two sets of address inputs are used to independently read and write different locations in the same SRAM. Only synchronous write operations are supported in this mode.

In these modes, function inputs $F_1$–$F_4$ and $G_1$–$G_4$ supply address, other CLB inputs $H_0$–$H_2$ provide data inputs and the write-enable signal, and data outputs are provided on the F and G generator outputs and can be captured in flip-flops FF1 and FF2 or exit at CLB outputs X and Y.

### 10.6.3 Input/Output Block

I/O block (IOB)

The structure of the XC4000 I/O block (IOB) is shown in Figure 10-45. An I/O pin can be used for input or output or both.

The XC4000 IOB has more “logic” controls than its cousin in the XC9500 CPLD. In particular, its input and output paths contain edge-triggered D flip-flops selectable by multiplexers M5–M7. Placing input and output flip-flops “up close” to the device I/O pins is especially useful in FPGAs. On output, relatively long delays from internal CLB flip-flop outputs to the IOBs can make it difficult to connect to external synchronous systems at very high clock rates. On input,
long delays from the I/O pins to CLB flip-flop inputs can make it difficult to meet external system setup and hold times if external inputs are clocked directly into a CLB flip-flop without being captured first by a flip-flop at the IOB pin. Of course, using IOB flip-flops is possible only if the FPGA’s external interface specifications allow “pipelining” of inputs and outputs.

For pipelined inputs, the XC4000 IOB actually goes one step further by providing a delay element, selectable by M8, in series with the D input of input flip-flop FF2. The effect of this element is to delay the D input relative to the FPGA’s internal copies of the system clock, guaranteeing that the input will have a zero hold-time requirement with respect to the external system clock. This benefit comes at the expense of increased setup time, of course.

The IOB’s other logic controls are selectable polarity, using multiplexers M1–M4, for its four inputs that come from the CLB array via the programmable interconnect. These inputs, OUT, T, OCLK, and ICLKEN, are the output bit, its three-state enable, the output clock, and the input clock enable, respectively.

Like the XC9500 IOB, the XC4000 IOB also has analog controls. The output driver’s slew rate is programmable, and a pull-up or pull-down resistor may be connected to the I/O pin.
10.6.4 Programmable Interconnect

Well, we saved the best for last. The XC4000 programmable interconnect architecture is fascinating example of a structure that provides rich, symmetric connectivity in a small silicon area.

As we showed in Figure 10-43 on page 884, each CLB in an FPGA is embedded in the interconnect structure, which is really just wires with programmable connections to them. Figure 10-46 gives a little more detail of the XC4000’s connection scheme. Wires are not really “owned” by any one CLB, but an XC4000 CLB array is created by tiling the chip with exactly the structure shown in the figure. For example, 100 copies of this figure make the 10 × 10 CLB array of an XC4003.

The number in each arrow indicates the number of wires in that signal path. Thus, you can see that a CLB has two wires (outputs) each going to the CLBs immediately below and to the right of it. It also connects to three groups of wires above, one below, and four to its left. Signals on these wires can flow in either direction.

The four wires in the group labeled “Global Clock” are optimized for use as clock inputs to the CLBs, providing short delay and minimal skew. The two “Singles” groups are optimized for flexible connectivity between adjacent blocks, without the small number and unidirectional limitation of wires in the “Direct Connect” groups.

It’s possible to connect a CLB to another that’s more than one hop away using “Single” wires, but they have to go through a programmable switch for each hop, which adds delay. Wires in the “Doubles” groups travel past two CLBs before hitting a switch, so they provide shorter delays for longer connections.
For really long connections, the “Long” groups don’t go through any programmable switches at all; instead, they travel all the way across or down a row or column and are driven by three-state drivers near the CLB.

Figure 10-47 shows a CLB and wires in a lot more detail. The small squares are programmable connections—a horizontal wire is connected or not to a vertical one, depending on the state of the programming bit (again, in a latch) for that switch. Additional, specialized programmable interconnect is provided at the edges of the CLB array for connections to the IOBs.

In the figure, the shaded area in color is called a programmable switch matrix (PSM). The PSM is shown in more detail in Figure 10-48. Each of the
diamonds in (a) is a **programmable switch element (PSE)** that can connect any line to any other, as shown in (b). With four lines, there are 6 possible pairwise connections as shown in (b), and the PSE has a transmission gate for each one of them. Some, none, or all of the transmission gates in a PSE may be enabled—again, by configuration bits stored in latches. Thus, many different connection patterns are possible, as shown in (c).

The PSM is essential for hooking things up in the wiring structure of Figure 10-47. By enabling and disabling connections, PSEs extend or isolate wire segments in the “Single” and “Double” groups. More importantly, the PSM allows signals to “turn the corner” by connecting a horizontal wire to a vertical one. Without this, CLBs would not be able to connect to others in a different row or column of the array.

While the PSM is essential, using it has a price—signals incur a small delay each time they hop through a PSE. Therefore, high-quality FPGA fitter software searches for not just any CLB placement and wire connections that work. The “placement and routing” tool spends a lot of time trying to optimize device performance by finding a placement that allows short connections, and then routing the connections themselves.

Like CPLDs, FPGAs are judged by the flexibility of their architectures and the consistency of the results obtained from a fitter after small design changes are made. There’s nothing more frustrating than making a small change to a large design and finding that it no longer meets timing requirements. Thus, FPGA manufacturers have learned to provide “extra” resources in their architectures to help ensure consistent results.

---

**GOOD PRACTICE**

Placement and routing is actually a pretty well understood problem, because it is the major part of the “back end” of any custom chip design. Thus, the same kind of tools and the same tool vendors are involved with placement and routing for both FPGAs and ASICs. So, you might like to consider any FPGA experience that you get to be good practice for ASIC design!
Together with the American National Standards Institute (ANSI), the Institute of Electrical and Electronic Engineers (IEEE) has developed a standard set of logic symbols. The most recent revision of the standard is ANSI/IEEE Std 91-1984, *IEEE Standard Graphic Symbols for Logic Functions*. It is compatible with standard 617 of the International Electrotechnical Commission (IEC), and must be used in all logic diagrams drawn for the U.S. Department of Defense.

A.1 GENERAL DEFINITIONS

The IEEE standard supports the notion of bubble-to-bubble logic design with the following definitions:

- An *internal logic state* is a logic state assumed to exist inside a symbol outline at an input or an output.
- An *external logic state* is a logic state assumed to exist outside a symbol outline either (1) on an input line prior to any external qualifying symbol at that input, or (2) on an output line beyond any external qualifying symbol at that output.
**qualifying symbol**
A qualifying symbol is graphics or text added to the basic outline of a device’s logic symbol to describe the physical or logical characteristics of the device. The “external qualifying symbol” mentioned above is typically an inversion bubble, which denotes a “negated” input or output, for which the external 0-state corresponds to the internal 1-state. This concept is illustrated in Figure A–1. When the standard says that a signal is in its internal 1-state, we would say that the signal is asserted. Likewise, when the standard says that a signal is in its internal 0-state, we would say that the signal is negated.

**Figure A–1**
Internal and external logic states.

The IEEE standard provides two different types of symbols for logic gates. One type, called distinctive-shape symbols, is what we’ve been using all along. The other type, called rectangular-shape symbols, uses the same shape for all the gates, along with an internal label to identify the type of gate. Figure A–2 compares the two types. According to the IEEE standard, “the distinctive-shape symbol is not preferred.” Some people think this statement means that rectangular-shape symbols are preferred. However, all the standard really says is that it gives no preference to distinctive-shape symbols compared to rectangular-shape symbols. On the other hand, since most digital designers, authors, and computer-aided design systems prefer the distinctive-shape symbols, that’s what we use in this book.

Before the promulgation of the IEEE standard, logic symbols for larger-scale logic elements were drawn in an ad hoc manner; the only standard rule was to use rectangles with inputs on the left and outputs on the right. Although the logic symbol might contain a short description of the element (e.g., “3–8

**ANOTHER KIND OF BUBBLE**
In addition to the familiar bubble, the IEEE standard also allows an external, triangular “polarity symbol” to be used to specify active-low inputs and outputs, for which the external LOW level corresponds to the internal 1-state. However, under a positive-logic convention, the bubble and the triangular polarity symbol are equivalent, so we use the more traditional bubble in this appendix.
A.2 DECODERS

Chapter 5 used “traditional” logic symbols for decoders and other MSI logic elements. Although traditional symbols show the active levels of the inputs and outputs, they do not indicate the logical function of the device—you already have to know what a 74x138 or 74x139 does when you read its symbol.

The IEEE standard for logic symbols, on the other hand, allows a decoder’s logic function to be displayed as part of the symbol, shown in Figure A–3. These symbols use several concepts of the standard:

- **Internal qualifying symbols.** Individual input and output signals may be labeled with qualifying symbols inside the logic-symbol outline to describe the signals’ characteristics. In this book, we call such symbols *qualifying labels* for short.

- **General qualifying symbols.** The top of a logic symbol may contain an alphanumeric label to denote the general function performed by the device. Decoders and encoders (called *coders*) use the general qualifying symbol \(X/Y\) to indicate the type of coding performed, where \(X\) is the input code.
IEEE standard symbols for decoders: (a) 74x138; (b) 74x139.

and Y is the output code. For example, a 3-to-8 decoder may be labeled BIN/1-OF-8.

**internal value**
- Internal values. Each input combination of a coder produces an “internal value” that is displayed by the coder’s outputs. The internal values for a 3-to-8 decoder are 0–7.

**input weight**
- Input weights. The inputs of a coder may have qualifying labels indicating the numerical weights associated with those inputs. In this case, the internal value at any time is the sum of the weights of the asserted inputs. The input weights for a 3-to-8 decoder are 1, 2, and 4.

**output value**
- Output values. Each output may have a qualifying label listing the internal values that cause that output to be asserted. In a binary decoder, each output is asserted for just one internal value.

**enable input**
- Enable input. An enable input has the qualifying label EN and permits action when asserted. When negated, an enable input imposes the external high-impedance state on three-state outputs, and the negated state on other outputs. The 74x138 and 74x139 have active-low outputs, which are therefore 1 when the enable input is negated.

**embedded element**
- Embedded and abutted elements. The outlines of individual logic elements may be embedded or abutted to form a larger composite symbol. There is at least one common logic connection when the dividing line between two outlines is perpendicular to the direction of signal flow, as shown in Figure A–4. For example, the 74x138 symbol has an embedded 3-input AND gate that drives the internal EN input. There is no connection between the elements when the dividing line is in the direction of signal flow, as shown in Figure A–5. For example, the 74x139 contains two separate 2-to-4 decoders.
The ability to embed individual logic elements in a larger symbol is probably the most useful feature of the IEEE standard. For example, Figure A–6 shows the symbol for a 3-to-8 decoder with a different set of enable inputs than the 74x138. The fictitious 74x328 decoder is enabled when pin 6 is 0 or both pins 4 and 5 are 1.
A.3 THREE-STATE BUFFERS

Three-state-buffer symbols use one more feature of the IEEE standard:

- **Downward-pointing triangle.** This denotes a three-state output.

Also recall that an enable input, labeled EN, is specifically understood to force all affected outputs to a disabled state. For three-state outputs, the disabled state is Hi-Z. Thus, the three-state buffers of Figure 5–35 are drawn as shown in Figure A–7. Another important feature of the IEEE standard is introduced in the symbols for MSI three-state buffers:

- **Common control block.** This concept, illustrated in Figure A–8, may be used with an array of related elements. Inputs to the common control block are understood to affect all the elements of the array.

Thus, symbols may be drawn for the 74x541 and 74x245 as shown in Figure A–9. The enable and direction inputs (pins 1 and 19) apply to all elements of the device. The ’541 and ’245 symbols introduce several other features of the standard:
Figure A–9
IEEE standard logic symbols for the 74x541 and 74x245.

- **Hysteresis symbol.** Inputs bearing this symbol have hysteresis.

- **Right-pointing or left-pointing triangle.** These symbols are used to denote “amplification”; in the case of three-state buffers, they indicate an output circuit that has more fanout and can drive a heavier load than an ordinary output circuit.

- **Arrows.** These denote the direction of signal flow when it is not strictly left to right, as in the ’245 symbol.

- **Identical elements.** Only the first of two or more identical elements in an array must be drawn in detail. Thus, the bottom seven elements of the ’245 symbol are understood to be identical to the top element (which in this case happens to be divided into two subelements, the three-state buffers for the two directions).

The ’245 symbol also introduces dependency notation, a means of displaying some of the more common logical relationships among input and output signals. A few more concepts are needed to make this notation fly:

- **Affecting signals.** An input signal (or, occasionally, an output signal) may affect other inputs or outputs in a way that can be displayed on the symbol. Such a signal has a qualifying label $L_i$, where $L$ is a letter that indicates the type of relationship or effect, and $i$ is an integer that identifies the affected signals. The ’245 internal signal labeled $G_3$ is such a signal.

- **Affected signals.** Inputs or outputs that are affected by a signal $L_i$ bear the
WHOOPS!

The discussion of “affected signals” said “G3” when it should have said “the signal labeled G3.” In the IEEE standard, G3 is a qualifying label, and other signals may have the same label. The standard does not specify unique names for internal and external signals. However, in the rest of this appendix, we’ll take the liberty of using an internal signal’s qualifying label as its name if no ambiguity results.

qualifying label i. If an affected signal requires a qualifying label of its own, then i is used as a prefix to that label. Thus, the signal labeled 3EN1 in the ‘245 symbol affects signals labeled 1, and is itself affected by G3.

• AND dependency. This relationship is denoted by Gi, and is a sort of enable function. Affected signals perform their “normal” functions only if Gi is asserted; otherwise, they are negated. In the ‘245 symbol, inputs 3EN1 and 3EN2 can “do their thing” only if G3 is asserted. Figure A–10 shows an equivalent notation for the dependent signals. Notice that dependency is defined in terms of internal, not external, signal values.

Figure A–10
Illustration of AND dependency.

Figure A–11 shows the IEEE standard symbol for a 74x148. Still more features of the standard are used in this symbol:

enable dependency
ENi

• Enable dependency. This dependency is denoted by ENi, and has the same effect as EN inputs defined earlier. Thus, in the ‘245 symbol, the internal signal 3EN1, which is asserted only if pins 1 and 19 are LOW, enables the three-state drivers for pins 2 through 9.

Whewww! You might be thinking that this is a lot of trouble for a few lousy three-state buffers, but just wait until you see some of the IEEE-standard counter and shift-register symbols later in this appendix!

A.4 PRIORITY ENCODERS

Figure A–11 shows the IEEE standard symbol for a 74x148. Still more features of the standard are used in this symbol:

solidus

• Solidus. The slash in a label such as 0/Z10, called a solidus in the standard, separates multiple functions of a single internal signal. An equivalent notation is shown in Figure A–12.
**SEC. A.4 PRIORITY ENCODERS**

**Figure A–11**
IEEE standard logic symbol for the 74X148 8-input priority encoder.

- **OR dependency.** This relationship is denoted by $V_i$; the $V_i$ signal is OR'ed with affected signals. Thus, affected signals perform their “normal” functions only if the $V_i$ signal is negated; otherwise, they are asserted.

- **Virtual inputs and outputs.** These are internal signals, denoted by a horizontal line going nowhere, such as the ones labeled 10–17 in the ’148 symbol. These signals have no external connection but affect or are affected by other signals via dependency notation.

- **Interconnection dependency.** This relationship is denoted by $Z_i$, and indicates an internal connection. Affected signals equal the $Z_i$ signal, unless modified by additional dependency notation. Think of the $Z$ as a zig-zag internal wire.

- **Greek letters.** A Greek letter may be used instead of an integer in qualifying labels to avoid ambiguity when the affected signals have a numeric function label, as in the inputs or outputs of a coder.

If you understand these and the previously introduced features of the standard, you can “read” the functional behavior of a ’148 right from its symbol. However, most people do the opposite—already knowing how a ’148 works, they try to deduce how the standard works from the ’148 symbol!

**Figure A–12**
Equivalent notation for solidi.
A.5 MULTIPLEXERS AND DEMULTIPLEXERS

The IEEE standard provides a special notation for multiplexers and demultiplexers. For example, Figure A–13 shows the IEEE symbols for multiplexer ICs that we discussed in Chapter 5. The general qualifying symbol MUX identifies a multiplexer. The bracket is called a *bit-grouping symbol* and indicates that the grouped inputs produce an *internal value* that is a weighted sum. The weights are given by the qualifying labels on the individual inputs; if the weights are all powers of 2, they may be replaced by the corresponding exponents, and all but the first and last exponents may be omitted “if no confusion is likely.” Thus, the weights of pins 9, 10, and 11 of the 74x151 are $2^2$, $2^1$, and $2^0$, respectively; if the input signal on these pins is 110, the internal value is 6.

The internal value produced by bit grouping affects other internal values or outputs according to the qualifying label written to the right of the grouping symbol. In the 74x151 multiplexer symbol, the notation $G_{0}^{7}$ indicates AND dependency with signals whose labels are in the range 0–7. In other words, input $i$ is selected (and transferred to the output) if and only if the internal value is $i$. There are two outputs, normally equal to the selected input and its complement. However, these outputs are asserted only if the enable input EN is asserted.

The 74x153 symbol also uses bit grouping for the select inputs, and it uses a common control block to indicate that the select inputs affect both sections of

![Figure A–13 IEEE standard symbols for multiplexers.](image-url)
the multiplexer. Since the bottom half of the multiplexer is identical in function to the top, its qualifying labels are not repeated. Notice that each half has an independent EN input.

The symbol for the 74x157 does not use bit grouping, because it has only one select input. Instead, the select input is labeled G1, indicating that it has an AND dependency with signals bearing the identifier “1.” Thus, pin 3 is selected only if G1 is asserted. Pin 2, on the other hand, bears the identifier “0”; the overbar indicates that pin 2 is selected only if G1 is negated. All four sections are controlled by G1 in this way.

Figure A–14 shows the IEEE standard demultiplexer symbols for the MSI decoder/demultiplexer ICs that we discussed in Chapter 5. The general qualifying symbol DMUX identifies a demultiplexer. The notation $G \frac{0}{7}$ indicates AND dependency with outputs whose labels are in the range 0–7. In other words, output $i$ may be asserted only if the internal value is $i$. In addition, all of the other inputs (pins 4–6) must be asserted.

A similar notation is used in the 74x139, which contains two independent demultiplexers. Since the second demultiplexer is identical in function to the first, the qualifying labels are not repeated.

The symbol for the 74x155 uses a common control block to show that the same select inputs (and internal value produced by bit grouping) are used for both sections of the demultiplexer. Also, the input labeled “4” has an AND dependency on the input labeled “G4,” so the selected output is asserted only if both of these inputs are asserted. Now, is that all clear?
A.6 EXCLUSIVE-OR AND PARITY FUNCTIONS

The IEEE standard symbols for EXCLUSIVE OR and EXCLUSIVE NOR gates are shown in Figure A–15. Either of two different notations may be used, depending on how you’re thinking about the gate’s function. The top symbols, with “=1” inside the symbol outline, assert their outputs when exactly one of the inputs is asserted. The bottom symbols, with “=” inside the symbol outline, assert their outputs when their inputs are equal.

![Figure A–15](image)

Figure A–15 IEEE standard symbols: (a) EXCLUSIVE OR gates; (b) EXCLUSIVE NOR gates.

The IEEE standard symbol for 74x280 9-bit parity generator is shown in Figure A–16(a). The general qualifying symbol “2k” at the top of the symbol indicates that the outputs are asserted if 2\(k\) of the inputs are asserted for some integer \(k\). Thus, pin 5, an active-high output, and pin 6, an active-low output, both indicate even parity. The nature of the function, of course, is such that pin 6 could instead be viewed as an active-high output that denotes odd parity. The standard symbol for this interpretation of the device function is shown in (b).

![Figure A–16](image)

Figure A–16 IEEE standard symbols for the 74x280 9-bit parity generator: (a) normal symbol; (b) both outputs active high.
A.7 COMPARATORS

IEEE standard symbols for MSI comparators are shown in Figure A–17. Like the select inputs of multiplexers, the data inputs have qualifying labels indicating their arithmetic weights in powers of 2 (0–3 corresponding to $2^0$–$2^3$ in the ’85). The cascading inputs and outputs are labeled with the appropriate arithmetic function. In the ’682 symbol, the right-pointing triangle indicates that the outputs have high fanout capability, and hysteresis is indicated on the data inputs.

Figure A–17
IEEE standard symbols for MSI comparators.

A.8 ADDERS

The IEEE standard uses the general qualifying symbol “Σ” to identify an adder or addition function. Figure A–18(a) shows the symbol for a 74x283 4-bit adder. The numbers on the addend inputs and sum output indicate the weight of each pin, as a power of 2.

The IEEE symbol for a 74x181 4-bit ALU is shown in Figure A–18(b). The first five inputs of the common control block form a “mode control” word, which the standard designates by the letter M. The weights of the mode control bits are shown as powers of 2, and they designate a mode number in the range 0–31. According to the standard, a separate table accompanies the logic symbol to define the functions performed in each mode. The CP, CG, and CO outputs are enabled in modes 0–15. The four individual ALU blocks are labeled with
the weights of the bits they process. The IEEE symbol for the 74x182 carry lookahead circuit is much simpler, and is shown in (c).

Figure A–18
IEEE standard symbols: (a) 74x283; (b) 74x181; (c) 74x182.

A.9 LATCHES, FLIP-FLOPS, AND REGISTERS

There are a few differences between traditional and IEEE symbols for latches and flip-flops. Figure A–19 shows IEEE standard symbols for SSI latches and flip-flops. A major difference is that the asynchronous preset and clear inputs are drawn on the left, not on the top and bottom. The names for these inputs are different, too: \( S \) (set) and \( R \) (reset). Also, a clock input is simply named \( C_i \), where \( i \) is an integer and all other inputs labeled with \( i \) (e.g., \( iD \)) are controlled by \( C_i \); this is just another instance of dependency notation:

- **Control dependency.** This relationship is denoted by \( C_i \) and, like enable dependency, is a sort of enable function. It is intended to be used only for clock or timing inputs. Affected signals are enabled when the \( C_i \) input is in the internal 1-state or, if the \( C_i \) input has a dynamic indicator, on the 0-to-1 change in internal state.

The symbols for the '74, '109, and '112 follow the usual IEEE convention that only the first of two or more identical elements must be drawn in detail when they are abutted in an array. Alternatively, the two independent sections of each SSI package in Figure A–19 may be drawn separately, as are other traditional and IEEE symbols for devices with independent sections, such as the 74x139.
This is especially useful if the logic functions performed by the two sections in a particular application are unrelated.

Figure A–20 shows the IEEE standard symbols for MSI latches and registers. All of these symbols make good use of the IEEE notation for common control blocks. In the ’373 and ’374 symbols, the label C1 on the clock input indicates that it controls all inputs that bear the label 1, that is, all of the 1D inputs. The downward-pointing triangles indicate three-state outputs; by convention, an input labeled EN enables such outputs.

In the ’377 symbol, the input labeled G1 is an enable for inputs bearing the label 1, that is, for the clock input 1C2. The clock input in turn controls all of the inputs bearing the label 2, that is, data inputs 2D. As usual, only the first of the eight identical flip-flop elements is drawn in detail.
A.10 COUNTERS

IEEE standard symbols for popular counters are shown in Figure A–21. Like the IEEE symbols for other MSI devices, the counter symbols make good use of the common-control-block and array features of the standard. The general qualifying symbol CTRDIV16 indicates that the device is a divide-by-16 counter, and labels [1]–[8] indicate the arithmetic weight of each counter bit. However, the additional notation used within the common control blocks to describe the devices’ functions, though precise, is hardly intuitive. We’ll have to describe a few more features of the standard to understand these symbols:

- **Content input.** When an input signal bearing the label CT=m is asserted, the value m is loaded into the device. In the counter symbols, you might read “CT” as “count,” but in general it means “content.”

The only difference between the ’161 and ’163 symbols in Figure A–21 is that the 163’s 5CT=0 has a control dependency on the clock input (C5), and is therefore a synchronous clear; the ’161 has an asynchronous clear.

- **Content output.** An output bearing the label CT=m is asserted when the content of the device is m.

In the ’161 and ’163 symbols, the output 3CT=15 is asserted when the counter is in state 15 and G3 is asserted.

- **Mode dependency.** This dependency is denoted by Mi and, like enable dependency, is a sort of enable function. Affected signals perform their...
“normal” functions only if \( M_i \) is asserted; otherwise, the affected signals have no effect on the device’s function and are ignored.

- **Multiple dependencies.** A signal may be affected by several other signals. The identifiers of the affecting signals are listed, separated by commas, in the qualifying label of the affected signal. The dependencies are applied in the order that they are written, from left to right. If all of the dependencies are of the same type (e.g., AND dependency), then the order is irrelevant.

- **Multifunction outputs.** A single external output signal, such as pin 15 in the ’169 symbol, may have several sets of qualifying labels corresponding to multiple modes of operation. Such a signal may be represented by multiple outputs that are connected together externally. Such outputs normally have a functional OR relationship—the external signal is asserted if any internal signal is asserted.

In the ’161 and ’163 symbols, the label 1,5D indicates that the data will be stored when \( M_1 \) and \( C_5 \) are asserted (but \( C_5 \) is “asserted” only on an edge, because of its dynamic indicator). In the ’169 symbol, the output 3,5CT=15 is asserted if \( M_3 \) and \( G_5 \) are asserted and the counter is in state 15; and 4,5CT=0 is asserted if \( M_4 \) and \( G_5 \) are asserted and the counter is in state 0; the external signal (pin 15) is asserted (LOW) if either of these internal signals is asserted.

- **Counting inputs.** When asserted, an input labeled with a + causes the device to count up once. An input labeled with a – causes the device to count down once.

According to the ’161 and ’163 symbols, the device counts up on the rising edge of the signal on pin 2 if \( M_2 \), \( G_3 \), and \( G_4 \) are asserted. The ’169 counts up if \( M_2 \), \( M_3 \), \( G_5 \), and \( G_6 \) are asserted, and down if \( M_2 \), \( M_4 \), \( G_5 \), and \( G_6 \) are asserted. In each device, the qualifying labels for two separate functions of pin 2—load and count up—are drawn on the same input line, separated by a solidus; they could also have been drawn on two separate input lines, as we showed in Figure A–12 on page 799.

- **Nonstandardized information.** Descriptive function names and other nonstandardized (i.e., helpful) information may be written in brackets next to the qualifying labels in a symbol.

The ’169 symbol has four “nonstandard” labels to describe the traditional /LD and /ENP inputs. Theoretically, you don’t need such labels if you understand the standard. Conversely, if signals are given meaningful names (as in traditional logic symbols), then you don’t need the standard!
A.11 SHIFT REGISTERS

Figure A–22 shows the IEEE standard symbols for popular shift registers. The general qualifying symbol \( \text{SRG}_n \) denotes an \( n \)-bit shift register. We’ve used most of the other notation in these symbols previously; there’s just one new thing:

- **Shifting inputs.** When asserted, an input labeled with a \( \rightarrow \) causes the device to shift its information one position in the direction from left to right or from top to bottom. An input labeled with a \( \leftarrow \) causes a shift in the opposite direction.

Figure A–22
IEEE standard symbols for shift registers.

A.12 PROS AND CONS OF IEEE STANDARD SYMBOLS

The absence of a standardized method of giving unique *names* to pins and displaying the names on the logic symbol is probably the biggest defect of the IEEE standard. For example, how do we name the internal signals on pins 4, 5, and 6 of the 74x328 in Figure A–6? Worse, how can we distinguish between the internal signals on pins 3 and 11, which are both labeled “4” on the logic symbol? Apparently, the standard makers expected us to refer to these signals by pin number only. But this is awkward and inconvenient, not only in textbooks,
but also in design and debugging. It is far more natural to refer to a signal by a functional name than by a pin number. (Indeed, in ASIC design there are no pin numbers for internal signals!)

Still, the standard has several strengths:

- It’s a standard.
- It’s consistent.
- It supports, indeed, defines, the symbology used in bubble-to-bubble design.
- It is very complete. In addition to the basic devices covered in this book, the full IEEE standard covers many other less commonly used devices and structures.
- In most cases, the standard allows the function of a logic device to be defined unambiguously by the device symbol. For example, the ’299 symbol in Figure A–22 conveys as much information as the function table in Table 9–3, and more.

That’s the good news; now here’s more bad news, if you hadn’t already noticed:

- Although the standard allows you to figure out, with moderate effort, the precise function of an unfamiliar symbol, it does not provide any standard way to remind you quickly of the function of a familiar symbol. That is, it does not provide any standard, descriptive names for internal signals. Such items are relegated to the status of “nonstandard information,” and their use is not encouraged.

- Many signals in IEEE symbols have no qualifying labels, while others have duplicates. This makes it awkward to talk about signals during design and debugging (e.g., “Connect X to the third bit up from the bottom...”).

- The standard encourages the omission of qualifying labels “if no confusion will result.” That’s like saying “Don’t use your turn signal if nobody’s nearby to see it.” It’s precisely when someone is driving in your blind spot that the habit of always using your turn signal can avert an accident. IEEE symbols have lots of “blind” inputs and outputs that may be hooked up incorrectly while drawing a schematic, or misapplied during debugging.

- Many possible symbols exist for moderately complex devices. For example, in the ’194 symbol in Figure A–22, pin 11 could be handled as shown, or could be drawn as a single input line with the label C4/1→2← or as three lines with the labels C4, 1→, and 2←. If used, these variations make it even more difficult to “eyeball” the symbol for a familiar device and recognize its functions.
What logic designers really need is a standard set of descriptive, functional, naming conventions for the inputs and outputs of MSI and LSI devices, one that is consistently followed by all data books and CAD systems. For example, it’s ridiculous that in the present environment, a single manufacturer can produce 2-, 4-, and 8-input multiplexers with descriptive input names ranging from A–B to C0–C3 to D0–D7! Unfortunately, the industry has too much invested in documentation and CAD software for both inconsistent traditional symbols and unhelpful IEEE standard symbols, for a consistent, helpful naming standard to be deployed anytime soon. At least, today’s ASIC designers can work to ensure a modicum of naming consistency and helpfulness in the logic “macrocells” that they define and use in their own designs.

**EXERCISES**

A.1 Draw and explain the IEEE standard symbol for a 74x49 seven-segment decoder.

A.2 Draw the IEEE standard symbol for the device in Exercise 5.43.

A.3 Explain all of the notation used in the IEEE standard symbol for a 74x148. (Some research is required to answer this one.)

A.4 Draw the IEEE standard symbol for the 74x155 used as a dual 2-to-4 decoder.

A.5 Draw the IEEE standard symbol for a 74x251 multiplexer.

A.6 Draw the IEEE standard symbol for the circuit in Exercise 5.56.

A.7 How does the meaning of the label 1D differ between the traditional and the IEEE symbols for registers like the 74x374? *(Hint: How might pin 4 of a ’374 be labeled in the IEEE standard?)*

A.8 Draw an IEEE-standard symbol for the modified multiplexer of Figure 10–15.
This appendix is recommended reading if you want a review of electronics’ basic ideas. Why, you may ask, does a digital circuit designer need to know this analog “stuff”? You need it to understand the abilities and shortcomings of components available in the real world, which must be used in building circuits that will work in the real world.

A practical problem that motivates this appendix is the calculation of the rise and fall times of a logic circuit output driving one or more inputs of other logic circuits (see Section 3.6 of the text). That problem is really one of analog, not digital circuits. Therefore, much of this appendix consists of building up enough ideas from analog electronics to make a simple model for rise and fall times.

B.1 FUNDAMENTALS

B.1.1 Charge

In the Bohr theory of the atom (named after Niels Bohr, 1885–1962), electrons orbit a nucleus containing neutrons and protons. Attraction between the opposite charges of electrons and protons keeps atoms together. Particles with the same charge repel each other. You may wonder what attraction holds the nucleus together, with all those protons. The answer is that the physicists have it all under control, and be glad this isn’t an appendix on particle physics.
The nearly equal numbers of electrons and protons in most objects, such as a piece of fur, cancel out, so electrons in a neighboring object, such as an amber rod, usually don’t feel any overall attraction for the fur. In some atoms, however, the electrons are not as tightly held as in others, and there are situations in which some electrons come loose.

For example, if we rub the amber rod on the fur, some of the electrons from the fur end up on the amber. The fur is missing some electrons, while the amber has extras. You can see the attraction of these charges for each other; the hairs in the fur are pulled towards the rod. If the two are brought close enough, some electrons in the rod will jump back to the fur, making a spark. The ancient Greeks didn’t know about the Bohr model of the atom, but they were familiar with fur and amber (which is just petrified tree sap); in fact, our word “electron” comes from the Greek for amber.

Electric charge is measured in coulombs. An individual electron or proton has much much less than one coulomb of charge, $-1.6 \times 10^{-19}$ coulomb on an electron, $+1.6 \times 10^{-19}$ on a proton. The decision to call the electrons negative is simply a convention started by Benjamin Franklin (1706–1790). Nature says only that an electron's charge is the opposite of a proton’s; there is nothing inherently negative about electrons, they could just as easily be called positive and protons negative.

**B.1.2 Voltage**

The attraction of opposite charges means that energy is required to pull them apart, and that energy can be recovered when they come together again. In between, we say that the energy is kept as potential energy. When a system has potential energy, it has the potential to do work. Work here just means a more visible form of energy, not necessarily something we want done.

The most familiar form of potential energy is gravitational potential energy. Because of the gravitational attraction between the earth and the objects on it, lifting objects gives them potential energy. When an object is dropped, that potential energy is rapidly converted into kinetic energy, which is even more rapidly converted into other forms of energy when the object hits something (e.g., sound, heat, kinetic energy of broken pieces). The more mass something has and the higher we lift it, the more potential energy it has. Fans of David Letterman (1947– ) may remember just how much potential for mayhem a bowling ball has when lifted up six stories.

In electricity, the quantity analogous to height is voltage, usually indicated by the symbol V. Voltage is measured in volts (symbol: V), named after Alessandro Volta (1745–1827). (Notational example: $V_{\text{object}} = 2.5$ V.) In digital circuits, we sometimes measure voltage in thousandths of a volt, or millivolts (mV). Increasing the voltage of one coulomb of charge by one volt gives it one joule (J) of electrical potential energy, named after James P. Joule (1818–1889). Because electrons have negative charge, we have to take electrons from a higher to a lower voltage to increase their potential energy. This is what happens...
in a battery: electrons go into the positive terminal and come out of the negative
terminal with more potential energy, which is converted to other forms of energy
as the electron travels “up” through the circuit. There is a special unit for the
amount of energy one electron gets when its potential is reduced by one volt, an
electron-volt (symbol: eV), which equals 1.6×10⁻¹⁹ J.

There are several lessons to remember about voltage and potential energy.
One is that nearly all everyday systems have tremendous reservoirs of potential
energy of various kinds, and any give and take of potential represents a minuscule
fraction of a system’s total potential energy.

As a simple example, shown in Figure B–1, get a fresh bowling ball and
carry it up one story, giving it one bowling-ball-story (bbs) of gravitational
potential energy. Then drop it back to ground level to let loose that 1 bbs of
energy. Does the bowling ball now have no potential energy? Certainly not—if
you stand in a ditch under it, it clearly has lots of potential!

Stepping out of the way, let the ball drop into the ditch. Does it have −1 bbs
of potential energy now? Clearly, some sort of convention needs to be set up
here. We could try to find an absolute scale, say with 0 corresponding to ball at
the center of the earth, but that would cause more problems than it would solve.

There are two workable conventions. The first is to consider potential
energy as a purely relative term, and always speak of potential differences: the
ball on the second floor has 1 bbs more potential than the one on the ground,
and the one in the ditch is at −2 bbs relative to the second floor.

The second, shortcut convention uses the fact that many things sit at ground
level. Thus, when we talk about the ball’s potential at a given spot, we can imply
the comparison, “relative to ground level.” In this convention, “zero potential”
just means that something is at ground level, not that it has absolutely no potential
energy.
In electrical terms, we can use the full form to describe the voltage difference, or voltage drop, between two points, or we can use the short form and talk about the voltage at a point. The short form always implies an unspoken comparison with a common reference point. In most circuits that common reference point is called ground, and may actually be connected to the ground through a water pipe, but it is not at zero volts in any absolute sense. (Strange problems, and sometimes fireworks, can result from connecting circuits whose “grounds” have a voltage difference between them.)

### B.1.3 Current

Electrical current has the same relation to charge as a river’s current does to water; it is the rate at which charge crosses a line cutting through part of the circuit. Current is usually indicated by the symbol \( I \) and is measured in amperes, or amps (symbol: A), named after A. M. Ampère (1775–1836). One ampere equals one coulomb per second (s). In digital circuits, we seldom have currents as high as one amp flowing into a single device. More often, we deal with currents of milliamperes (mA) and microamperes (\( \mu \)A).

Like the flow of water, current has a size and direction. Usually, we decide on a direction beforehand, and then call current flowing that way positive and the other way negative. The one tricky thing about electrical current is that in electronic circuits, the protons stay put and the (negatively charged) electrons move around. If \( 6.25 \times 10^{18} \) electrons per second flow through a wire from left to right, we can call that current \(-1 \) A flowing to the right or \( 1 \) A flowing to the left.

As shown in Figure B–2, the convention is that a certain current flows in the direction in which positive charge would move to make that current, which is the opposite of the direction in which electrons actually flow. To explicitly indicate the use of this convention, current is sometimes called positive current. If this seems confusing at first, blame it on Ben Franklin. We’re all too committed to this system to flip things around, so you might as well get used to it.

**Figure B–2**

Conventions for current flow.  

### B.1.4 Circuits

The schematic diagrams that we use to represent circuits on paper are similar to figures studied in graph theory, a topic in abstract mathematics. We can use some ideas from graph theory to make formal rules about how circuits work. Fortunately, the abstract ideas we need can be directly related to physical circuits; there isn’t any heavy math here.
An example of a graph is shown in Figure B–3. It is made of points, called nodes, connected by lines, called branches. The only other abstract concept we need is a loop, which is just a path starting at some node, passing through a sequence of nodes and branches, and returning to the starting node. A direction is associated with each branch in the loop when we specify the loop’s direction. The graph in Figure B–3 looks like a circuit diagram, albeit a boring one. We could use it to represent a circuit, though, with some rules for transforming schematics into graphs. It’s simpler, however, just to refer to schematics as if they were graphs. When we do, there are two concepts we need to consider.

The first concept is the difference between nodes and connection dots. A node is any “point” in a circuit, as shown in Figure B–4. Part (a) indicates that there is a node between the resistors, although we wouldn’t put a connection dot there. The points where we do put connection dots, as in (b), generally correspond to nodes. The circled part of the schematic in (c) would usually be considered to be a single node, unless the connecting wiring is so nonideal that it must be treated as additional components.

The second concept is how to treat components, as shown in Figure B–5. Two-lead components, such as resistors, are like single branches with a node at each end. Transistors and other larger components have at least one node per lead. Depending on how much detail we’re interested in, we might imagine that there are one or more internal nodes also; that way we can give names to the voltages at and currents in each of the components’ leads.

If a circuit diagram includes a node for ground, then the “single-ended” voltage at a node means the voltage difference from there to ground. The branches in the circuit diagram indicate physical paths through which current can flow, such as wires. Because current can’t jump out of the circuit, the current flowing
in a branch is the same anywhere along the branch. In other words, there is a
definite value of current in each branch of the circuit. There is also a voltage
drop (a “differential” voltage) along each branch, the voltage difference between
the nodes it connects. The one term you should avoid is the current at a node;
always refer to the current through some branch of a circuit.

Once we’ve picked a direction for a branch, its current (or voltage drop) is
a positive or negative number depending on whether the current flows (or voltage
decreases) in the chosen direction. Figure B–6 shows part of a circuit diagram
with several named voltages and currents. The + and – signs and the arrows
show which polarity of voltage or current is called positive.

Using the terms defined above, we can write down two basic laws that apply
to all circuits. They are called *Kirchhoff’s current law* (KCL) and *Kirchhoff’s

**KVL** The sum of the voltage drops around any loop is zero.

**KCL** The sum of the currents into any node of a circuit is zero.

All these laws really say is that the business of assigning voltages to nodes, and
currents to branches, is consistent.

KVL is like saying: if you start at any point in a building and follow any
path (up and down stairs, elevators, and escalators) that comes back to the same
point, the net number of stories you went up or down is zero.

One way of restating KCL is to say that nodes don’t store charge; any
current that comes into a node through one connection has to go out through
another. Implicit in KCL is a rule about components: any current going into a
component through one lead must come out elsewhere. A resistor, for example, has two leads. Current can go through a resistor, but can’t accumulate there.¹

Kirchhoff’s laws may seem obvious. In a way, that’s their point: to formalize the basic ideas we take as axioms. They’re not proof that our picture makes sense, just a formal statement of the rules we use. In other words, they’re a way of avoiding lame answers like “that’s how electricity works.” When we calculate series and parallel resistances in the next section and you ask “why can you make that step?” we can point to Kirchhoff’s laws.

What makes Kirchhoff’s laws true? That’s how electricity works. This may not seem like much of an improvement, but at least we know exactly what we need to have faith in, which is about the most you can hope for in science.

B.2 RESISTORS AND EQUIVALENT CIRCUITS

B.2.1 Ohm’s Law and Resistors

Take a chunk of any material and hook up two wires to it, to make a two-lead component. Call the voltage across the component \( V_{\text{chunk}} \), and the positive current flowing through the component \( I_{\text{chunk}} \). For most materials, the current in a component made in this way would be proportional to the voltage. The ratio \( V_{\text{chunk}} / I_{\text{chunk}} \) is \( R \), the component’s resistance, and is measured in ohms (symbol: \( \text{Ω} \)), named after Georg Simon Ohm (1787–1854).

The equation \( V = I \cdot R \) is called Ohm’s law. Either current or voltage can be thought of as the driving term. A resistance of one ohm means that one volt is required to get one amp to flow, or that a current of one amp produces a voltage drop of one volt. Because such a component can be described by giving its resistance, it is called a resistor. Most of the resistors used in real circuits have resistances of many ohms, so larger units are used for convenience (1 kΩ = 1000 Ω, 1 MΩ = 1000 kΩ). In circuit diagrams, a resistor is usually drawn together with a name and its resistance, often with the “Ω” omitted from the resistance (e.g., 470, 10k) since no other units would be appropriate.

If any number of resistors are connected in a network with two external terminals, the resulting object is also a resistor. That is, the total current flowing through the network from one terminal to the other is proportional to the voltage between the two terminals. Careful application of Kirchhoff’s laws and some linear algebra can be used to calculate the resistance of any such network, but most of the circuits you’ll work with don’t need this level of math. Usually, a couple of simple rules about series and parallel combinations, given below, are enough. These rules can be derived from Kirchhoff’s laws, but will be easier to

¹Those of you who are ahead of the game may protest this statement, because we can always force some charge onto any finite-sized component. The response is that to do so changes the voltage on that component, and the proper model includes a capacitance to ground from at least one interior node. When current through this capacitor is included, the terminal currents of the component sum to zero.
apply and will seem almost obvious given the right intuitive picture of current and resistance.

The bowling-ball analogy, used earlier to introduce the concept of voltage, suggests that current flowing in a resistor might be something like a bowling-ball waterfall. This is not the right intuitive picture; in fact, it is best to avoid picturing individual electrons at all when thinking about macroscopic currents.

Instead, water flowing in pipes provides a better analogy for electric current. Pressure represents voltage, current is current, and resistance is resistance (see Figure B–7). Fat pipes are the wires, and capillary tubes or pipes packed with porous material are resistors. The flow through such a resistor is proportional to the pressure imposed across it. To make the resistance greater, finer packing can be used, or the tube can be made narrower or longer. Coarser packing or a shorter or fatter piece of tubing reduces the resistance. The discussion to follow is given in electrical terms, but you can translate it to this “water in pipes” vocabulary if you want.

### Figure B–7
Water-pipe analogy for resistance.

The simplest resistor combination is two identical resistors in series, as shown in Figure B–8(a). The current is the same in the two resistors, so the total voltage drop is just double the drop across one. Therefore, the resistance ($V/I$ ratio) of the combination is twice that of a single resistor, or $2R$. In the more general case in (b), the resistance of any number of resistors in series is the sum of the individual resistances:

$$R_{\text{series}} = R_1 + R_2 + \cdots + R_n$$

If one of the resistors has a much larger value than the others, it will dominate the series resistance (a plugged pipe has about the same resistance regardless of whether the unplugged section is short or long).

Take another look at the $R + R$ series combination. If one end is grounded and the other is connected to a known voltage, as in Figure B–9(a), what’s the voltage at the node between the resistors? The answer is obvious: $V_{\text{out}} = V_{\text{CC}}/2$.

This circuit is an example of a voltage divider. A voltage divider takes two
Figure B–9
Voltage dividers: (a) identical resistors; (b) different resistors.

Given the two input voltages, a divider’s output voltage is set by the ratio of the resistors. It is halfway between the inputs if the resistors are equal, and is closer to one input if the resistor on that side is smaller. The divider in Figure B–9(b), for example, has an output voltage of 0.05 V. This result is easy to calculate, assuming that the current is the same through both resistors. If any current enters or leaves the divider at \( V_{\text{out}} \), this assumption does not hold, and the output voltage is harder to see intuitively. We’ll return to this point later.

When resistors are arranged to offer parallel paths for the current, the combination’s resistance is less than that of the individual resistors. Once again, the simplest case uses two identical resistors, as in Figure B–10(a). Both resistors see the same voltage drop, but now the total current is the sum of the two currents. Therefore, the net resistance is \( R/2 \).

Figure B–10
Parallel resistance: (a) identical resistors; (b) different resistors.

The general case in Figure B–10(b) is easiest to work out if we think in terms of \( 1/R = I/V \), called the conductance or admittance. Because the total current through parallel resistors is just the sum of the individual currents (all resulting from the one applied voltage), the conductance of resistors in parallel can be written as the sum of individual conductances:

\[
\frac{1}{R_{\text{parallel}}} = \frac{1}{R_1} + \frac{1}{R_2} + \cdots + \frac{1}{R_n}
\]

The symbol “||” is frequently used as shorthand for “in parallel”:

\[
R_{\text{parallel}} = R_1 || R_2 || \cdots || R_n
\]
When there are only two resistors, the formula is often written in this form:

\[ R_{1 \parallel R_2} = \frac{R_1 \cdot R_2}{R_1 + R_2} \]

If one resistor has a much smaller resistance (larger conductance) than the others, it dominates the parallel combination. Resistors in parallel can be viewed as a current divider, although they’re seldom used that way.

Sometimes we find a network of resistors that is not a simple series or parallel combination, but that can be solved by successive applications of the series and parallel formulas above (see Exercise B.3). Some networks are just too complicated to analyze with these rules. As noted above, however, the resistance can always be found through more explicit use of Kirchhoff’s laws (see Exercise B.4).

### B.2.2 Power

Batteries and power supplies give energy to the electrons passing through. In most circuits, the electrons’ energy is converted to heat as the electrons flow through the circuit back to the supply. Heat is produced any time that current flows through a voltage drop, so the electrons come out having less potential energy than when they went in.

The *power dissipation*, \( P \), is the rate at which electrical energy is converted to heat energy, and is given by the voltage (energy/charge) times the current (charge/s). The unit for power is the *watt* (symbol: W), named after James E. Watt (1736–1819); 1 W = 1 V-A = 1 Joule/s.

Most of the heat dissipated by TTL circuits comes from the circuits’ internal resistors. Because the current through a resistor is proportional to the voltage across it, power goes as the square of the voltage or current. One line of algebra gets you from Ohm’s law to \( P = I^2 \cdot R = V^2 / R \).

### B.2.3 Thévenin Equivalent

The symbol for an *ideal voltage source* is shown in Figure B–11. This hypothetical device creates a voltage difference between its terminals that is independent of the current through those terminals. Like irresistible forces and immovable objects, ideal sources are only abstractions, but are useful in describing the behavior of real sources, such as batteries. The voltage difference between a battery’s terminals is nearly independent of the current taken from it, but if you pull enough current out of a battery, its voltage will drop noticeably.
One way to describe this behavior of a real battery is to say that it acts like, or is modeled by, the circuit in Figure B–12, an ideal voltage source in series with a resistor. If the circuit doesn’t have to supply any current, there is no drop across the resistor, and the source’s voltage appears across the terminals (this is called the battery’s open-circuit voltage, $V_{oc}$). If the battery’s terminals are shorted together, the source’s (unchanged) voltage is dropped entirely in the resistor, and the current through the short (the battery’s short-circuit current) is $V_{oc}/R_{out} = (1.5 \text{ V})/(1 \text{ }\Omega) = 1.5 \text{ A}$.

More completely, we can write a general formula relating the model’s current and output voltage:

$$V_{out} = V_{oc} - I_{out} \cdot R_{out}$$

This linear model has two parameters, $V_{oc}$ and $R_{out}$, that can be found from two measurements of $V_{out}$ and $I_{out}$, such as the open-circuit voltage ($V_{out}$ given $I_{out} = 0$) and the short-circuit current ($I_{out}$ at which $V_{out} = 0$).²

Thévenin’s theorem (named for Charles Leon Thévenin, 1857–1926) proves that any network of resistors and ideal voltage sources with only two terminals is equivalent to a single source in series with a resistor (see Figure B–13). The smaller circuit, called the Thévenin equivalent, is equivalent in the sense that it has the same $I$-$V$ characteristics (the full circuit may dissipate more power than its Thévenin equivalent). As shown in the figure, the voltage and resistance used in the equivalent circuit are called $V_{Th}$ and $R_{Th}$, the Thévenin voltage and Thévenin resistance. These parameters can be found from two measurements of the circuit’s voltage and current, as described in the preceding paragraph.

To illustrate Thévenin equivalent circuits, let’s take another look at the voltage divider in Figure B–9(a), with $V_{CC} = 5 \text{ V}$. With no load connected to $V_{out}$, the output voltage is obviously 2.5 V. What happens when we try to use that voltage, though? Figure B–14(a) shows a similar divider driving a load resistance ($R_{load}$) of 2 k$\Omega$. It’s not impossible to find $V_{out}$ now, thinking of all the resistors as

²Real batteries or voltage sources are even less ideal than our model allows—the voltage is not necessarily a linear function of the current. One way to get around this is to use a linear model, but state that it only applies over a limited range. That is, we could say that the battery acts like the model in the figure, with $V_{oc} = 1.5 \text{ V}$ and $R = 1 \text{ }\Omega$, for output currents between 0 and 100 mA. The measurements from which the parameters are found (or extracted) must be made within the stated range. Outside that range, the battery’s behavior would have to be described by other parameter values, or perhaps even by a different model, such as one including flames or oozing chemicals.
one network, but it’s easier to replace the source-plus-divider with its Thévenin equivalent, as shown in Figure B–14(b). Looking at the resulting divider, we see that $V_{\text{out}}$ is 2.0 V. You might try putting in different load resistances and recalculating $V_{\text{out}}$. Which approach is easier when you do this?

Thévenin equivalents make calculations easier once we have them, but you may wonder where the foregoing values of $V_{\text{Th}}$ and $R_{\text{Th}}$ came from. A network’s Thévenin voltage is just the network’s open-circuit voltage, and is often pretty easy to figure out. One way to find the Thévenin resistance, which equals $R_{\text{out}}$, is to calculate the network’s short-circuit current and then solve for $R_{\text{out}}$ from that and the open-circuit voltage. This approach is a bit messy, but if you work through it, you’ll get

$$R_{\text{Th}} = \frac{R_1 \cdot R_2}{R_1 + R_2}$$

At least you only have to do that once, and the answer is easy to remember because it equals $R_1 \parallel R_2$. Actually, that equality is no coincidence. It’s a conse-
sequence of a theorem that says: If you replace all voltage sources in a network with shorts (i.e., set them to 0 V sources) and open all current sources, the resistance of the resulting network equals the Thévenin resistance of the original network.

B.3 CAPACITORS

A capacitor is a component that stores charge. The simplest capacitor is made from a pair of parallel metal plates, as shown in Figure B–15 (it’s called a parallel-plate capacitor). Let’s say that we take some electrons out of one plate, leaving it positively charged, and put them on the other plate, making it negatively charged. It’s not hard to see that there’s now a voltage difference between the two plates.

Try grabbing an electron on the positive plate and moving it over to the negative plate. It is attracted to the positive charge behind it and repelled by the electrons in front, so you’ve got to push to move it. That push gives it potential energy, which means that its voltage is decreasing. The more charge there is on the plates, the more push is needed, and therefore the bigger the voltage difference between the plates. In a resistor, current and voltage are proportional, but in a capacitor, charge and voltage are proportional. The proportionality is usually expressed as

\[ Q = CV \]

where \( Q \) represents the charge on the first plate (in coulombs), \( V \) is the voltage between the plates (positive if the first plate is at the higher voltage), and \( C \) is the capacitance of the capacitor, which is measured in farads (symbol: F), named after Michael Faraday (1791–1867).

A capacitance of one farad means that putting +1 and −1 coulomb on the plates makes the voltage drop 1 V. You can also think of it the other way around: at a voltage of 1 V, a 1-farad capacitor holds 1 coulomb. Most capacitors are much smaller than 1 farad, so they’re usually measured in picofarads (1 pF = 10\(^{-12}\) F) or microfarads (1 \( \mu \)F = 10\(^{-6}\) F).

The capacitance of a parallel-plate capacitor is directly related to the size and spacing of the plates. With the amount of charge fixed, pulling the plates farther apart takes work, and therefore increases the voltage drop. Said the other way, the farther apart the plates are, the less charge is accumulated per volt. Capacitance decreases for farther plates and increases for closer plates. Also, the
more area each plate has, the more charge can be stored, so a bigger area also means more capacitance.

One way to get a large capacitance in a small space is to use large sheets of very thin foil for the plates with a thin spacer to hold them apart, and roll everything up like a jellyroll. Larger capacitors, 1 \( \mu F \) and above, are often made this way. Smaller capacitors look more like the parallel-plate model, although their plates are usually separated by a solid material, such as ceramic or mica, rather than air. This material, called the dielectric, supports the metal plates and helps the capacitor hold more charge.

Can other components, such as resistors or transistors, build up charge? If we stick electrons on a component, they’ll make it harder to stick more on—and the component’s voltage will drop. But remember, that’s the voltage relative to ground. We can describe this effect by imagining that there are little capacitors between every part of every circuit and ground. The size of each capacitor tells us how much charge gets stored on that part of the circuit per volt.

As mentioned previously, changing the voltage across a capacitor requires changing the charge stored on each plate of the capacitor, which requires current through the capacitor. Each electron that goes in one lead of a capacitor can’t come out the other lead because of the gap between the plates, but it does “push” one electron from the other plate out through the other lead. In a resistor, a fixed current creates a fixed voltage drop, but in a capacitor, a fixed current creates a steadily increasing voltage drop as charge accumulates on the plates. It’s easy to put this relationship is quantitative terms. First, since the charge on one plate has to come through the attached lead, we can write

\[
I = \frac{dQ}{dt}
\]

We can take the derivative of charge equation \( Q = C \cdot V \) and combine it with the preceding equation to derive the following equations:

\[
\frac{dQ}{dt} = C \cdot \frac{dV}{dt}
\]

\[
I = C \cdot \frac{dV}{dt}
\]

\[
\frac{dV}{dt} = \frac{I}{C}
\]

Thus, we can’t instantly change the voltage across a capacitor, because that would require an infinite current. Capacitors are often explicitly placed at nodes (such as the power supply) where we want to hold a steady voltage. On the other hand, unavoidable stray circuit capacitances can prevent voltages from changing as fast as we might like them to, as we’ll see in the next section.

**B.4 RC CIRCUITS**

Changing the voltage on a capacitor requires current. If that current must flow through a resistor, it requires a voltage across the resistor. If that voltage decreases as the capacitor charges, the current and the rate of charging will decrease exponentially with time.
For example, consider the circuit in Figure B–16. The circuit starts with switch $S_1$ closed and switch $S_2$ open, so the capacitor is charged to $V_{CC} = 5$ V and no current can flow through the resistor. Now, suppose that we disconnect the voltage source by opening $S_1$ and then start our stopwatches (or oscilloscopes) as we close $S_2$. With $S_2$ closed, notice that $V_R = V_{cap}$ and $I_R = -I_{cap}$ (if you agree, then you understand Kirchhoff’s laws). We can write another two equations relating these variables, from the rules for resistors and capacitors:

$$I_R = V_R / R$$

$$dV_{cap} / dt = I_{cap} / C$$

Substituting into the last equation we get

$$dV_{cap} / dt = I_{cap} / C$$

$$= -I_R / C$$

$$= -V_{cap} / RC$$

The solution to this equation is

$$V_{cap}(t) = V_{cap}(0) \cdot e^{-t/RC}$$

$$= V_{CC} \cdot e^{-t/RC}$$

In words, the capacitor’s voltage decreases exponentially, with a time constant equal to $RC$. In order for the solution to make sense, the units for an $RC$ product must be units of time, and this is indeed the case (1 Ω × 1 F = 1 s, 1 MΩ × 1 μF = 1 s, 1 kΩ × 1 pF = 1 ns).

Now open $S_2$, and close $S_1$ again, as in Figure B–17, so $V_{cap}$ goes back to 5 V. Does $V_{cap}$ change instantaneously? Not in a real circuit, it doesn’t. To make our figure a more accurate model, we need to include some resistance in series with the switch. This resistor, labeled $R_2$ in Figure B–17, can represent the resistance of the switch itself, or of a transistor serving as the switch, or perhaps of the voltage source. In any case, using the voltages and currents indicated in the figure, and ignoring $R$ since no current can flow through it, we can now write

$$dV_{cap} / dt = (V_{CC} - V_{cap}) / R_2 C$$
If the capacitor starts with no charge at $t = 0$, the solution to this equation is

$$V_{\text{cap}}(t) = V_{\text{CC}} \cdot (1 - e^{-t/R_2 C})$$

The capacitor’s voltage approaches 5 V with an exponential time constant equal to $R_2 C$. We can also write down the solution for an arbitrary initial voltage:

$$V_{\text{cap}}(t) = V_{\text{CC}} + (V_{\text{cap}}(0) - V_{\text{CC}}) \cdot e^{-t/R_2 C}$$

This solution reduces to the previous one if $V_{\text{cap}}(0) = 0$. Actually, the simple RC discharge is also a special case of this solution, with $V_{\text{CC}} = 0$.

The natural next step is to close both switches at the same time. It is possible, using Kirchhoff’s laws, to write equations relating all the voltages and currents, and get a new differential equation for $V_{\text{cap}}$. There is, however, a much easier and much more intuitive way to figure out what happens, using the Thévenin equivalent of the divider. First, redraw the schematic so that the capacitor is separate, as in Figure B–18(a). Now the rest of the circuit can be replaced by its Thévenin equivalent, as in (b). The equivalent circuit has the same form as the charging circuit that we just analyzed, so the capacitor’s voltage is

$$V_{\text{cap}}(t) = V_{\text{Th}} + (V_{\text{cap}}(0) - V_{\text{Th}}) \cdot e^{-t/R_\text{Th} C}$$

As discussed above, a divider’s Thévenin voltage is just its open-circuit voltage, and its Thévenin resistance is the parallel combination of the two resistors.

More complicated problems can often be solved with this approach. Just move the capacitor off to one side, and draw a box around everything else. Since “everything else” is a two-terminal circuit, a Thévenin equivalent can be found, and the equation above can be used.

**Figure B–17**

$RC$ charge.

**Figure B–18**

Charging circuit: (a) redrawn; (b) Thévenin equivalent.
**EXERCISES**

B.1 Over the lifetime of a D-size battery (2000 mA-hr capacity), how many electrons flow out of the negative terminal? Be more specific than “billions and billions.”

B.2 There is one electronic device that is something like a bowling-ball waterfall in the “electrons as bowling balls” analogy. That device is a cathode ray tube (CRT), used in televisions and computer displays. The electron gun in a CRT gives electrons a whole lot of potential energy with a high-voltage power supply, then converts all of that potential to kinetic energy as the electrons are fired at the face of the tube. The molecules of phosphor, a chemical coated on the inside of the tube, receive the electrons’ kinetic energy and radiate it away as visible light.

Consider a computer display that accelerates the electrons through a voltage drop of 18,500 volts, has a beam current of 85 μA, and scans the beam across a display with 640×864 pixels, 69 times each second. An electron’s mass is 9.1×10⁻³¹ kg. Ignoring relativistic effects, how fast do the electrons go? What fraction of the speed of light is this? About how many electrons are used to light up one pixel during one scan?

B.3 Calculate the resistance of the network in Figure XB.3.

**Figure XB.3**

![Figure XB.3 diagram]

B.4 What is the resistance of the resistor cube in Figure XB.4? You could put a 1-volt source across it, name the currents and voltage drops in every branch, use KCL to write equations for every node, use KVL to write equations for every loop, and solve them all to find the total current through the network. *(Hint: There’s also a sneaky but easier way.)*

**Figure XB.4**

![Figure XB.4 diagram]

B.5 The circuit in Figure XB.5 is a good current source, in that its output current is nearly independent of its output voltage. When its output voltage is 0 V, it supplies
1 mA of current, and at 3 V, it supplies 0.97 mA. Draw the Thévenin equivalent of this circuit (called a current mirror). (You don’t have to understand transistor circuits to do this—you already have all the information you need.) Where does high-voltage source come from? (You do need to understand transistor circuits for this part.)

**Figure XB.5**

![Thévenin equivalent circuit](image)

**B.6** Thévenin equivalents are most natural for networks that we think of as almost ideal voltage sources. As Exercise B.5 showed, the Thévenin equivalent of a circuit that is close to an ideal current source can seem pretty strange.

The symbol for an ideal current source (current independent of voltage) is shown in Figure XB.6(a). Real current sources, of course, do not meet this ideal, although we can often model them with a Norton equivalent (named after E. L. Norton, 1898– ), an ideal current source ($I_{\text{Nort}}$) in parallel with a resistance ($R_{\text{Nort}}$), as in (b). The Norton resistance makes the current vary somewhat with voltage. Mathematically, Thévenin and Norton equivalents are equally applicable; either can replace any network of resistors, voltage sources, and current sources.

Write $I_{\text{Nort}}$ and $R_{\text{Nort}}$ in terms of $V_{\text{Th}}$ and $R_{\text{Th}}$. Draw the Norton equivalent of the current source in Exercise B.5.

**Figure XB.6**

![Norton equivalent circuit](image)

**B.7** Show that the units of an $RC$ product are time.

**B.8** In the circuit of Figure B–18, assume that $R_{\text{Th}} = 1 \, \text{k}\Omega$ and $C = 1 \, \mu\text{F}$, and that $V_{\text{Th}}$ is instantaneously changed from 0 V to 5 V. How long does it take for $V_{\text{cap}}$ to reach 2.0 V?

**B.9** In the circuit of Figure B–18, assume that $R_{\text{Th}} = 50 \, \text{k}\Omega$ and $C = 1 \, \mu\text{F}$, and that $V_{\text{Th}}$ is instantaneously changed from 5 V to 0 V. How long does it take for $V_{\text{cap}}$ to reach 0.8 V?
*10.5 COUNTER DESIGN WITH PLDS

Binary counters are good candidates for PLD-based design, for many reasons:

- A large state machine can often be decomposed into two or more smaller state machines where one of the smaller machines is a binary counter that keeps track of how long the other machine should stay in a particular state. This may simplify both the conceptual design and the circuit design of the machine.

- Many applications require almost-binary-modulus counters with special requirements for initialization, state detection, or state skipping. For example, a counter in an elevator controller may skip state 13. Instead of using an off-the-shelf binary counter and extra logic for the special requirements, a designer can put precisely the required functions in a PLD.

- Most standard MSI counters have only 4 bits, while a single 24-pin PLD can be used to create a binary counter with up to 10 bits.

*Throughout this book, optional sections are marked with an asterisk.*
In the preceding section we showed how ABEL provides an easy way to specify counter behavior. However, this section describes counter excitation equations in more depth. Understanding this material is necessary if you want to design large counters using X-series PLDs, described later in this section.

**10.5.1 Counter Behavior**

Like most MSI counters, a PLD-based counter is a synchronous counter, that is, all of its output bits change at the rising edge of the clock. The basic logic function for one output bit of a synchronous binary up counter is, in words, "Change state if counting is enabled and all the lower-order bits are 1." (To get a binary down counter, just change 1 to 0 in this statement.) A corresponding ABEL equation is written below for bit 4 of a synchronous binary up counter:

\[
Q_4 := \overline{Q_4} \cdot (\overline{CNTEN} \cdot Q_3 \cdot Q_2 \cdot Q_1 \cdot Q_0) \quad \text{Complement}
\]

\[
+ \quad Q_4 \cdot \overline{(\overline{CNTEN} \cdot Q_3 \cdot Q_2 \cdot Q_1 \cdot Q_0)}; \quad \text{Preserve}
\]

The first line complements \(Q_4\) if all of the conditions for changing state are true. Otherwise, the second line preserves the state of \(Q_4\). This equation requires six product terms to realize in any of the sequential PLDs that we've studied so far, assuming that \(\overline{Q_4}\) is assigned to a registered output pin. Using ABEL's XOR operator, \(\oplus\), we can write the equation in just one line:

\[
Q_4 := Q_4 \oplus: (\overline{CNTEN} \cdot Q_3 \cdot Q_2 \cdot Q_1 \cdot Q_0); \quad \text{Toggle if enabled}
\]

However, after expansion, the equation still requires a total of six product terms.

Other counter features, like synchronous loading and clearing, can be added quite easily to the preceding equation:

\[
Q_4 := \overline{CLR} \cdot \overline{LD} \cdot (Q_4 \oplus: (\overline{CNTEN} \cdot Q_3 \cdot Q_2 \cdot Q_1 \cdot Q_0)); \quad \text{Toggle}
\]

\[
+ \quad \overline{CLR} \cdot LD \cdot D_4; \quad \text{Load}
\]

The expanded and reduced equation has eight product terms, which just fits on a registered output of a 16V8R or 16Rx. Higher-order counter bits (\(Q_5, Q_6, \ldots\)) require even more product terms, and therefore do not fit in the PLDs that we've discussed so far. So, before we look at other modifications to the basic counter equations, we'll introduce a series of PLDs that were specifically designed to reduce the product-term requirements of counter logic.

**10.5.2 X-Series PLDs**

The "X series" of PLDs uses XOR gates to facilitate the design of binary counters. This series includes the \(PAL20X8\), whose logic diagram is shown in Figure 10–13, and three similar devices. The other devices have a different allocation of registered and combinational outputs, as shown in Table 10–10 and Figure 10–14. The \(PAL20L10\) has no registered outputs or XOR gates, but is included in the se-
Figure 10–13
PAL20X8 logic diagram.
Table 10–10 Characteristics of “X-series” PLDs.

<table>
<thead>
<tr>
<th>Part number</th>
<th>Package pins</th>
<th>AND-gate inputs</th>
<th>Primary inputs</th>
<th>Bidirectional comb. outputs</th>
<th>Registered outputs</th>
<th>Combinational outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>PAL20L10</td>
<td>24</td>
<td>20</td>
<td>12</td>
<td>8</td>
<td>0</td>
<td>2</td>
</tr>
<tr>
<td>PAL20X4</td>
<td>24</td>
<td>20</td>
<td>10</td>
<td>6</td>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>PAL20X8</td>
<td>24</td>
<td>20</td>
<td>10</td>
<td>2</td>
<td>8</td>
<td>0</td>
</tr>
<tr>
<td>PAL20X10</td>
<td>24</td>
<td>20</td>
<td>10</td>
<td>0</td>
<td>10</td>
<td>0</td>
</tr>
</tbody>
</table>

GAL20XV10 series because it has the same AND-OR array as the other devices. Lattice Semiconductor also manufactures a GAL device, the GAL20XV10, that can be configured to emulate any device in the table, and more; each output can be individually configured to be combinational or registered, as in the 16V8 and 20V8.

Each X-series output has only four product terms available, which often leaves designers starving for more. The combinational outputs use one of the four terms to control the three-state enable, while the registered outputs perform the XOR of two ORed pairs of product terms. In ABEL, the generic equation for a registered output is

\[
\text{OUT} := (P1 + P2) :+: (P3 + P4);
\]

where P1–P4 are the four product terms.

Figure 10–14 Traditional logic symbols for X-series PLDs.
* 10.5.3 Counter Design with X-Series PLDs

With a little factoring, the equation for output \( Q_i \) of a binary synchronous up counter maps nicely into the structure of X-series PLDs:

\[
Q_i := \begin{cases} 
 0 & \text{Hold} \\
 0 & \text{Unused} \\
 0 & \text{Load}
\end{cases}
\]

The same basic equation works for high-order bits as well as low-order ones, with no increase in the number of product terms. In fact, one product term is not even needed (the explicit 0 on the second line).

The \( Q_i \) signal in the preceding equation is active high at the flip-flop input and output, and therefore active low at the device pin. To obtain an active-high pin output, the flip-flop output must be active-low, /\( Q_i \), so the equations must be modified:

\[
/ Q_i := \begin{cases} 
 0 & \text{Hold} \\
 0 & \text{Unused} \\
 0 & \text{Load}
\end{cases}
\]

Note that the functionality of what was the CLR input is now different, since clearing the flip-flop presets the active-high output pin to 1. The unused product term can be employed to obtain a true CLR function (see Exercise 10.22). The equations for down counters are identical, except that the toggle term must detect the state \( /Q_{i-1} \ldots /Q_0 \).

If we try to add more features, such as multiple load and clear inputs and nonbinary modulus counting, we quickly run out of product terms in an X-series PLD. Also, PLD compilers aren’t smart enough to rearrange an arbitrary expression into the form required by the X-series structure. Let’s look at some modifications that are possible using at most one extra product term.

In order to obtain a counter that counts from 0 to state \( N \) and then returns to state 0 and repeats, we must detect state \( N \) and force the counter to return to state 0 on the next count. Suppose that STATEN is a product term that detects state \( N \). Then the expression \( \text{STATEN} \cdot \text{CNTEN} \) is 1 when the counter should be forced into state 0 (unless the /LD input overrides). We can use a combinational output of the PLD to realize this expression:

\[
\text{FORCE0} = \text{STATEN} \cdot \text{CNTEN};
\]

Using \( \text{FORCE0} \) as a “helper” term, we can now easily obtain the desired behavior:

\[
Q_i := \begin{cases} 
 0 & \text{Hold} \\
 0 & \text{Unused} \\
 0 & \text{Load}
\end{cases}
\]
If we modified the equation above to use STATEN-CNTEN directly instead of FORCE0, we would run out of product terms—STATEN, a product term, blows up into a sum of many terms when complemented.

Another approach to forcing state 0 does not use a combinational “helper” output, but instead uses at most one extra product term for each Qi output, depending on i and N:

1. If Qi would be 0 in state N+1, do not modify the equation for Qi.

2. If Qi would normally change from 0 to 1 between states N and N+1, add a product term to cancel this change:

   \[
   Qi := ( (\text{CLR} \cdot \text{LD} \cdot \text{Qi}) \quad \text{"Hold}\]
   + (\text{CLR} \cdot \text{LD} \cdot \text{CNTEN} \cdot \text{STATEN}) \quad \text{:+} \quad \text{"Cancel}\]
   (\text{CLR} \cdot \text{LD} \cdot \text{CNTEN} \cdot \text{Qi}^{-1} \cdot \ldots \cdot \text{Q0}) \quad \text{"Toggle}\]
   + (\text{CLR} \cdot \text{LD} \cdot \text{Di}) \quad \text{"Load}\]

3. If Qi would be 1 in both states N and N+1, add a product term to toggle it to 0:

   \[
   Qi := ( (\text{CLR} \cdot \text{LD} \cdot \text{Qi}) \quad \text{"Hold}\]
   + (\text{CLR} \cdot \text{LD} \cdot \text{Di}) \quad \text{:+} \quad \text{"Load}\]
   (\text{CLR} \cdot \text{LD} \cdot \text{CNTEN} \cdot \text{Qi}^{-1} \cdot \ldots \cdot \text{Q0}) \quad \text{"Toggle}\]
   + (\text{CLR} \cdot \text{LD} \cdot \text{CNTEN} \cdot \text{STATEN}) \quad \text{"Extra}\]

These rules can be extended to force the counter to any desired starting state, M. If Qi has the same value in states M and N+1, do nothing. If the values are different, add a “cancel” term if Qi has different values in states N and N+1, and an “extra” toggle term otherwise.

In general, if you get stuck with an equation that has more than two product terms on either side of the XOR, you can’t perform it in a X-series PLD, unless you use an extra combinational output and two-pass logic. However, sometimes our simple rule of thumb about XOR gates can help:

- Any two signals (inputs or output) of an XOR or XNOR gate may be complemented without changing the resulting logic function.

That is, you can complement both inputs or the output and one input without changing the result. For example, suppose an equation has the form

\[
\text{OUT} := S1 \quad \text{:+} \quad ((P1) \cdot (P2))\]

where S1 is a sum term and P1 and P2 are product terms. If S1 has more than two variables, the equation can’t be realized in one level. However, if you can live with a complemented output signal, you can write

\[
\text{/OUT} := /S1 \quad \text{:+} \quad ((P1) \cdot (P2))\]

Under DeMorgan’s theorem, /S1 is a single product term, so there’s no problem.
Another trick is to remember that the XOR gate is equivalent to an OR gate if the logic functions on the two inputs are never both 1 simultaneously. So, if you need to perform a logic function that is a sum of four product terms, having nothing to do with XOR, you can still use the X-series output structure, if you can just split the terms into two nonoverlapping pairs.

* 10.5.4 Cascading and Carry Outputs

PLDs can be cascaded to obtain wider counters, by providing each counter stage with a carry output that indicates when it is about to roll over. There are two ways to obtain the carry output:

- **Combinational.** The carry equation indicates that the counter is enabled and is currently in its last state before rollover. For a 5-bit binary up counter, we have
  \[
  COUT = CNTEN \cdot Q4 \cdot Q3 \cdot Q2 \cdot Q1 \cdot Q0;
  \]
  Since CNTEN is included, this approach allows carries to be rippled through cascaded counters by connecting each COUT to the next CNTEN.

- **Registered.** The carry equation indicates that the counter is about to enter its last state before rollover. Thus, at the next clock tick, the counter enters this last state and the carry output is asserted. For a 5-bit binary up counter with load and clear inputs, we have
  \[
  COUT := \overline{CLR} \cdot \overline{LD} \cdot CNTEN \\
  \quad \cdot \overline{Q4} \cdot Q3 \cdot Q2 \cdot Q1 \cdot \overline{Q0} \\
  + \overline{CLR} \cdot \overline{LD} \cdot \overline{CNTEN} \\
  \quad \cdot \overline{Q4} \cdot Q3 \cdot Q2 \cdot Q1 \cdot Q0 \\
  + \overline{CLR} \cdot LD \\
  \quad \cdot \overline{D4} \cdot D3 \cdot D2 \cdot D1 \cdot D0;
  \]
  This approach has the advantage of producing COUT with less delay than the combinational approach. However, external gates are now required between stages, since the CNTEN signal for each stage should be the logical AND of the master count-enable signal and the COUT outputs of all lower-order counters. (These external gates can be avoided if the higher-order counters have multiple enable inputs.)
EXERCISE SOLUTIONS

1.2 Three definitions of “bit”:
   (1) A binary digit (p. 1).
   (2) Past tense of “bite” (p. 1).
   (3) A small amount (pp. 6, 10).

1.3

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ASIC</td>
<td>Application-Specific Integrated Circuit</td>
</tr>
<tr>
<td>CAD</td>
<td>Computer-Aided Design</td>
</tr>
<tr>
<td>CD</td>
<td>Compact Disc</td>
</tr>
<tr>
<td>CO</td>
<td>Central Office</td>
</tr>
<tr>
<td>CPLD</td>
<td>Complex Programmable Logic Device</td>
</tr>
<tr>
<td>DAT</td>
<td>Digital Audio Tape</td>
</tr>
<tr>
<td>DIP</td>
<td>Dual In-line Pin</td>
</tr>
<tr>
<td>DVD</td>
<td>Digital Versatile Disc</td>
</tr>
<tr>
<td>FPGA</td>
<td>Field-Programmable Gate Array</td>
</tr>
<tr>
<td>HDL</td>
<td>Hardware Description Language</td>
</tr>
<tr>
<td>IC</td>
<td>Integrated Circuit</td>
</tr>
<tr>
<td>IP</td>
<td>Internet Protocol</td>
</tr>
<tr>
<td>LSI</td>
<td>Large-Scale Integration</td>
</tr>
<tr>
<td>MCM</td>
<td>Multichip Module</td>
</tr>
</tbody>
</table>
Although we use this word hundreds of times a week whether things are OK or not, we have probably rarely wondered about its history. That history is in fact a brief one, the word being first recorded in 1839, though it was no doubt in circulation before then. Much scholarship has been expended on the origins of OK, but Allen Walker Read has conclusively proved that OK is based on a sort of joke. Someone pronounced the phrase “all correct” as “oll (or orl) correct,” and the same person or someone else spelled it “oll korrect,” which abbreviated gives us OK. This term gained wide currency by being used as a political slogan by the 1840 Democratic candidate Martin Van Buren, who was nicknamed Old Kinderhook because he was born in Kinderhook, New York. An editorial of the same year, referring to the receipt of a pin with the slogan O.K., had this comment: “frightful letters . . . significant of the birth-place of Martin Van Buren, old Kinderhook, as also the rallying word of the Democracy of the late election, ‘all correct’ .... Those who wear them should bear in mind that it will require their most strenuous exertions ... to make all things O.K.” [From the American Heritage Electronic Dictionary (AHED), copyright 1992 by Houghton Mifflin Company]

PERL According to some, it’s “Practical Extraction and Report Language.” But the relevant Perl FAQ entry, in perfaq1.pod, says ‘never write ‘PERL’, because perl isn’t really an acronym, apocryphal folklore and post-facto expansions notwithstanding.” (Thanks to Anno Siegel for enlightening me on this.)

In my book, “dice” is the plural of “die.”
EXERCISE SOLUTIONS

2.1 (a) \(1101011\_2 = 6B\_16\)  
(b) \(174003\_8 = 1111100000000011\_2\)  
(c) \(1011011\_2 = B7\_16\)  
(d) \(67.24\_8 = 110111.0101\_2\)  
(e) \(10100.1101\_2 = 14.\text{D}\_16\)  
(f) \(F3A5\_16 = 1111001110010101\_2\)  
(g) \(11011001\_2 = 331\_8\)  
(h) \(AB3D\_16 = 101010110011101\_2\)  
(i) \(101111.0111\_2 = 57.34\_8\)  
(j) \(1\text{C.}\text{38}\_16 = 101011100.001111\_2\)

2.3 (a) \(1023\_16 = 10000001000011\_2 = 10043\_8\)  
(b) \(7\text{E}6\text{A}\_16 = 111111010101010\_2 = 77152\_8\)  
(c) \(ABCD\_16 = 1010101111001101\_2 = 125715\_8\)  
(d) \(\text{C}350\_16 = 1100001101010000\_2 = 141520\_8\)  
(e) \(9\text{E}36.7\text{A}\_16 = 100111110000010111000111\_2 = 117066.364\_8\)  
(f) \(\text{DEAD.BEEF}\_16 = 110111101011101110111011101111\_2 = 157255.575674\_8\)

2.5 (a) \(1101011\_2 = 107_{10}\)  
(b) \(174003\_8 = 63491_{10}\)  
(c) \(1011011\_2 = 183_{10}\)  
(d) \(67.24\_8 = 55.3125_{10}\)  
(e) \(10100.1101\_2 = 20.8125_{10}\)  
(f) \(F3A5\_16 = 62373_{10}\)  
(g) \(12010\_3 = 138_{10}\)  
(h) \(AB3D\_16 = 43837_{10}\)  
(i) \(7156\_8 = 3694_{10}\)  
(j) \(1\text{C.}\text{38}\_16 = 348.21875_{10}\)
2.6 (a) \(125_{10} = 1111101_2\)  
(b) \(3489_{10} = 6641_8\)  
(c) \(209_{10} = 11010001_2\)  
(d) \(9714_{10} = 22762_8\)  
(e) \(132_{10} = 1000100_2\)  
(f) \(23851_{10} = 5D2B_{16}\)  
(g) \(727_{10} = 10402_5\)  
(h) \(57190_{10} = DF66_{16}\)  
(i) \(1435_{10} = 2633_8\)  
(j) \(65113_{10} = FE59_{16}\)

2.7 (a) \(1100010\)  
(b) \(1011000\)  
(c) \(11111111\)  
(d) \(11000000\)  

\[\begin{array}{rcc}
110101 & + & 11001 \\
101110 & - & 100101 \\
1001110 & + & 1100011 \\
11101111 & + & 1101101 \\
\end{array}\]

2.10 (a) \(1372\)  
(b) \(4F1A5\)  
(c) \(F35\)  
(d) \(1B90F\)  

\[\begin{array}{rcc}
59A3 & + & 4631 \\
5AA7A & + & B8D5 \\
11B41 & + & 27E6 \\
27D5D & + & C4E \\
\end{array}\]

2.11

<table>
<thead>
<tr>
<th>decimal</th>
<th>+ 18</th>
<th>+ 115</th>
<th>+79</th>
<th>–49</th>
<th>–3</th>
<th>–100</th>
</tr>
</thead>
<tbody>
<tr>
<td>signed-magnitude</td>
<td>00010010</td>
<td>01110011</td>
<td>01001111</td>
<td>10110001</td>
<td>10000011</td>
<td>1100100</td>
</tr>
<tr>
<td>two’s-magnitude</td>
<td>00010010</td>
<td>01110011</td>
<td>01001111</td>
<td>10110001</td>
<td>11111101</td>
<td>10011100</td>
</tr>
<tr>
<td>one’s-complement</td>
<td>00010010</td>
<td>01110011</td>
<td>01001111</td>
<td>10110010</td>
<td>11111100</td>
<td>10011101</td>
</tr>
</tbody>
</table>

2.18

\[
h_j = \sum_{i=0}^{3} b_{4j+i} \cdot 2^j
\]

Therefore,

\[
B = \sum_{i=0}^{4n-1} b_i \cdot 2^i = \sum_{i=0}^{n-1} h_i \cdot 16^i
\]

\[
-B = 2^{4n} - \sum_{i=0}^{4n-1} b_i \cdot 2^i = 16^n - \sum_{i=0}^{n-1} h_i \cdot 16^i
\]

Suppose a \(3n\)-bit number \(B\) is represented by an \(n\)-digit octal number \(Q\). Then the two’s-complement of \(B\) is represented by the 8’s-complement of \(Q\).

2.22 Starting with the arrow pointing at any number, adding a positive number causes overflow if the arrow is advanced through the +7 to –8 transition. Adding a negative number to any number causes overflow if the arrow is not advanced through the +7 to –8 transition.
2.24 Let the binary representation of $X$ be $x_{n-1}x_{n-2} \ldots x_1x_0$. Then we can write the binary representation of $Y$ as $x_mx_{m-1} \ldots x_1x_0$, where $m = n - d$. Note that $x_{m-1}$ is the sign bit of $Y$. The value of $Y$ is

$$Y = -2^{m-1} \cdot x_{m-1} + \sum_{i=0}^{n-2} x_i \cdot 2^i$$

The value of $X$ is

$$X = -2^{n-1} \cdot x_{n-1} + \sum_{i=0}^{n-2} x_i \cdot 2^i$$

$$= -2^{n-1} \cdot x_{n-1} + 2^m \cdot x_{m-1} + \sum_{i=m-1}^{n-2} x_i \cdot 2^i$$

$$= -2^{n-1} \cdot x_{n-1} + Y + 2^m \cdot x_{m-1} + \sum_{i=m}^{n-2} x_i \cdot 2^i$$

Case 1 ($x_{m-1} = 0$) In this case, $X = Y$ if and only if $-2^{n-1} \cdot x_{n-1} + \sum_{i=m}^{n-2} x_i \cdot 2^i = 0$, which is true if and only if all of the discarded bits ($x_m \ldots x_{n-1}$) are 0, the same as $x_{m-1}$.

Case 2 ($x_{m-1} = 1$) In this case, $X = Y$ if and only if $-2^{n-1} \cdot x_{n-1} + 2^m \cdot x_{m-1} + \sum_{i=m}^{n-2} x_i \cdot 2^i = 0$, which is true if and only if all of the discarded bits ($x_m \ldots x_{n-1}$) are 1, the same as $x_{m-1}$.

2.25 If the radix point is considered to be just to the right of the leftmost bit, then the largest number is $1.11 \ldots 1$ and the 2’s complement of $D$ is obtained by subtracting it from 2 (singular possessive). Regardless of the position of the radix point, the 1s’ complement is obtained by subtracting $D$ from the largest number, which has all 1s (plural).

$$B = -b_{n-1} \cdot 2^{n-1} + \sum_{i=0}^{n-2} b_i \cdot 2^i$$

$$2B = -b_{n-1} \cdot 2^n + \sum_{i=0}^{n-2} b_i \cdot 2^i + 1$$

Case 1 ($b_{n-1} = 0$) First term is 0, summation terms have shifted coefficients as specified. Overflow if $b_{n-2} = 1$.

Case 2 ($b_{n-1} = 1$) Split first term into two halves; one half is cancelled by summation term $b_{n-2} \cdot 2^{n-1}$ if $b_{n-2} = 1$. Remaining half and remaining summation terms have shifted coefficients as specified. Overflow if $b_{n-2} = 0$.

2.32 001–010, 011–100, 101–110, 111–000.

2.34 Perhaps the designers were worried about what would happen if the aircraft changed altitude in the middle of a transmission. With the Gray code, the codings of “adjacent” altitudes (at 50-foot increments) differ in only one bit. An altitude change during transmission affects only one bit, and whether the changed bit or the original is transmitted, the resulting code represents an altitude within one step (50 feet) of the original. With a binary code, larger altitude errors could result, say if a plane changed from 12,800 feet ($000100000000_2$) to 12,750 feet ($000011111111_2$) in the middle of a transmission, possibly yielding a result of 25,500 feet ($000111111111_2$).
2.37
3.1 The “probably” cases may cause damage to the gate if sustained.

(a) 0    (b) 1    (c) 0    (d) undefined
(e) 1    (f) probably 1 (g) probably 0    (h) probably 0

3.3 A logic buffer is a non-linear amplifier that maps the entire set of possible analog input voltages into just two output voltages, HIGH and LOW. An audio amplifier has a linear response over its specified operating range, mapping each input voltage into an output voltage that is directly proportional to the input voltage.

3.6 From the *American Heritage Electronic Dictionary (AHED)*, copyright 1992 by Houghton Mifflin Company:

(1) A structure that can be swung, drawn, or lowered to block an entrance or a passageway.
(2) a. An opening in a wall or fence for entrance or exit. b. The structure surrounding such an opening, such as the monumental or fortified entrance to a palace or walled city.
(3) a. A means of access: the gate to riches. b. A passageway, as in an airport terminal, through which passengers proceed for embarkation.
(4) A mountain pass.
(5) The total paid attendance or admission receipts at a public event: a good gate at the football game.
(6) A device for controlling the passage of water or gas through a dam or conduit.
(7) The channel through which molten metal flows into a shaped cavity of a mold.
(8) Sports. A passage between two upright poles through which a skier must go in a slalom race.
(9) Electronics. A circuit with multiple inputs and one output that is energized only when a designated set of input pulses is received.
Well, definition (9) is closest to one of the answers that I had in mind. The other answer I was looking for is the gate of a MOS transistor.

3.14 A CMOS inverting gate has fewer transistors than a noninverting one, since an inversion comes “for free.”

3.15 Simple, inverting CMOS gates generally have two transistors per input. Four examples that meet the requirements of the problem are 4-input \textit{NAND}, 4-input \textit{NOR}, 2-in, 2-wide \textit{AND–OR–INVERT}, and 2-in, 2-wide \textit{OR–AND–INVERT}.

3.18 One way is that a romance could be sparked, and the designers could end up with a lot less time to do their work. Another way is that the stray perfume in the IC production line could have contaminated the circuits used by the designers, leading to marginal operation, more debugging time by the dedicated designers, and less time for romance. By the way, the whole perfume story may be apocryphal.

3.20 Using the maximum output current ratings in both states, the \textit{HIGH}-state margin is 0.69 V and the \textit{LOW}-state margin is 1.02 V. With CMOS loads (output currents less than 20 \(\mu\text{A}\)), the margins improve to 1.349 V and 1.25 V, respectively.

3.21 The first answer for each parameter below assumes commercial operation and that the device is used with the maximum allowable (TTL) load. The number in parentheses, if any, indicates the value obtained under a lesser but specified (CMOS) load.

\[
\begin{align*}
V_{\text{OHmin}} &= 3.84 \text{ V (4.4 V)} \\
V_{\text{IHmin}} &= 3.15 \text{ V} \\
V_{\text{ILmax}} &= 1.35 \text{ V} \\
V_{\text{OLmax}} &= 0.33 \text{ V (0.1 V)} \\
I_{\text{max}} &= 1 \mu\text{A} \\
I_{\text{OLmax}} &= 4 \text{ mA (20 } \mu\text{A)} \\
I_{\text{OHmax}} &= -4 \text{ mA (-20 } \mu\text{A)}
\end{align*}
\]

3.22 Current is positive if it flows \textit{into} a node. Therefore, an output with negative current is \textit{sourcing} current.

3.23 The 74HC00 output drive is so weak, it’s not good for driving much:

(a) Assume that in the \textit{LOW} state the output pulls down to 0.33 \text{V} (the maximum \(V_{\text{OL}}\) spec). Then the output current is \(5.0 \text{ V} / 120 \Omega = 41.7 \mu\text{A}\), which is way more than the 4-mA commercial spec.

(b) For this problem, you first have to find the Thévenin equivalent of the load, or 148.5 \(\Omega\) in series with 2.25 \text{V}. In the \textit{HIGH} state, the gate must pull the output up to 3.84 \text{V}, a difference of 1.59 \text{V} across 148.5 \(\Omega\), requiring 10.7 \text{mA}, which is out of spec. In the \textit{LOW} state, we have a voltage drop of 2.25 \text{V} – 0.33 \text{V} across 148.5 \(\Omega\), so the output must sink 12.9 \text{mA}, again out of spec.

3.24 (In the first printing, change “74FCT257T” to “74HC00.”) The specification for the 74HC00 shows a maximum power-supply current of 10 \(\mu\text{A}\) when the inputs are at 0 or 5 \text{V}, but based on the discussion in Section 3.5.3 we would expect the current to be more when the inputs are at their worst-case values (1.35 or 3.15 \text{V}). If we consider “nonlogic” input values, the maximum current will flow if the inputs are held right at the switching threshold, approximately \(V_{\text{CC}}/2\).

3.26 (In the first printing, change “74FCT257T” to “74HC00.”) Using the formulas on page 119, we can estimate that \(R_{\text{p(on)}} = (5.0 - 3.84) / 0.004 = 290 \Omega\) or, using the higher value of \(V_{\text{OHmin}}\) in the spec, that \(R_{\text{p(on)}} = (5.0 - 4.4) / 0.00002 = 30 \text{K}\Omega\). (The discrepancy shows that the output characteristic of this device is somewhat nonlinear.) We can also estimate \(R_{\text{n(on)}} = 0.33 / 0.004 = 82.5 \Omega\).

3.29 The purpose of decoupling capacitors is to provide the instantaneous power-supply current that is required during output transitions. Printed-circuit board traces have inductance, which acts as a barrier to current flow at high frequencies (fast transition rates). The farther the capacitor is from the device that needs decoupling, the larger is the instantaneous voltage drop across the connecting signal path, resulting in larger spike (up or down) in the device’s power-supply voltage.
3.32 (a) 5 ns.

3.38 Smaller resistors result in shorter rise times for LOW-to-HIGH transitions but higher power consumption in the LOW state. Stated another way, larger resistors result in lower power consumption in the LOW state but longer rise times (more ooze) for LOW-to-HIGH transitions.

3.39 The resistor must drop $5.0 - 2.0 - 0.37 = 2.63 \text{V}$ with 5 mA of current through it. Therefore $r = 2.63 / 0.005 = 526 \Omega$; a good standard value would be 510 $\Omega$.

3.41 (The Secret of the Ooze.) The wired output has only passive pull-up to the HIGH state. Therefore, the time for LOW-to-HIGH transitions, an important component of total delay, depends on the amount of capacitive loading and the size of the pull-up resistor. A moderate capacitive load (say, 100 pF) and even a very strong pull-up resistor (say, 150 $\Omega$) can still lead to time constants and transition times (15 ns in this example) that are longer than the delay of an additional gate with active pull-up.

3.42 The winner is 74FCT-T—48 mA in the LOW state and 15 mA in the HIGH state (see Table 3–8). TTL families don’t come close.

3.46 $n$ diodes are required.

3.49 For each interfacing situation, we compute the fanout in the LOW state by dividing $I_{OL\text{max}}$ of the driving gate by $I_{IL\text{max}}$ of the driven gate. Similarly, the fanout in the HIGH state is computed by dividing $I_{OL\text{max}}$ of the driving gate by $I_{IH\text{max}}$ of the driven gate. The overall fanout is the lower of these two results.

<table>
<thead>
<tr>
<th>Case</th>
<th>Low-state</th>
<th>High-state</th>
<th>Overall</th>
<th>Excess</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ratio</td>
<td>Fanout</td>
<td>Ratio</td>
<td>Fanout</td>
<td>State</td>
</tr>
<tr>
<td>74LS driving 74LS</td>
<td>8 mA</td>
<td>20</td>
<td>400 $\mu$A</td>
<td>20</td>
</tr>
<tr>
<td>0.4 mA</td>
<td>20 $\mu$A</td>
<td>74LS driving 74S</td>
<td>8 mA</td>
<td>4</td>
</tr>
<tr>
<td>2 mA</td>
<td>50 $\mu$A</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

3.50 For the pull-down, we must have at most a 0.5-V drop in order to create a $V_{IL}$ that is no worse than a standard LS-TTL output driving the input. Since $I_{IL\text{max}} = 0.4 \text{mA}$, we get $R_{pd} = 0.5 / 0.004 = 1250 \Omega$ and $P_{pd} = V_{IL}^2 / R_{pd} = (0.5)^2 / 1250 = 0.2 \text{mW}$. (Alternatively, $P_{pd} = V_{IL}I_{IL} = 0.5 \cdot 0.0004 = 0.2 \text{mW}$)

For the pull-up, we must have at most a 2.3-V drop in order to create a $V_{IH}$ that is no worse than a standard LS-TTL output driving the input. Since $I_{IH\text{max}} = 20 \mu$A, we get $R_{pu} = 2.3 / 0.0002 = 115k \Omega$ and $P_{pu} = V_{IH}^2 / R_{pu} = (2.3)^2 / 115000 = 0.046 \text{mW}$. (Alternatively, we could have calculated the result as $P_{pu} = V_{IH}I_{IH} = 2.3 \cdot 0.0002 = 0.046 \text{mW}$.) The pull-up dissipates less power.

3.52 The main benefit of Schottky diodes is to prevent transistors from saturating, which allows them to switch more quickly. The main drawback is that they raise the collector-to-emitter drop across an almost-saturated transistor, which decreases LOW-state noise margin.

3.55

<table>
<thead>
<tr>
<th>$R_{VCC}$ (\Omega)</th>
<th>$R_{GND}$ (\Omega)</th>
<th>$V_{Thev}$ (V)</th>
<th>$I_{OL\text{max}}$ (mA)</th>
<th>$V_{OL}$ (V)</th>
<th>$I_{OL}$ (mA)</th>
<th>OK?</th>
<th>$V_{OH}$ (V)</th>
<th>$V_{Thev}$ (V)</th>
<th>$I_{OH}$ (\mu$A$)</th>
<th>OK?</th>
</tr>
</thead>
<tbody>
<tr>
<td>470</td>
<td>-</td>
<td>5.0</td>
<td>9.57</td>
<td>no</td>
<td>&lt;0</td>
<td>yes</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>330</td>
<td>470</td>
<td>2.9375</td>
<td>193.875</td>
<td>12.57</td>
<td>no</td>
<td>yes</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
3.56

<table>
<thead>
<tr>
<th>Case</th>
<th>LOW-state</th>
<th></th>
<th></th>
<th>HIGH-state</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>$V_{IL\text{max}}$</td>
<td>$V_{OL\text{max}(T)}$</td>
<td>Margin</td>
<td>$V_{IH\text{min}}$</td>
<td>$V_{OH\text{min}(T)}$</td>
</tr>
<tr>
<td>74HCT driving 74LS</td>
<td>0.8 V</td>
<td>0.33 V</td>
<td>0.47 V</td>
<td>2.0 V</td>
<td>3.84 V</td>
</tr>
</tbody>
</table>

3.57 For each interfacing situation, we compute the fanout in the LOW state by dividing $I_{OL\text{max}}$ of the driving gate by $I_{IL\text{max}}$ of the driven gate. Similarly, the fanout in the HIGH state is computed by dividing $I_{OH\text{max}}$ of the driving gate by $I_{IL\text{max}}$ of the driven gate. The overall fanout is the lower of these two results.

<table>
<thead>
<tr>
<th>Case</th>
<th>LOW-state</th>
<th>HIGH-state</th>
<th>Overall</th>
<th>Excess</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Ratio</td>
<td>Fanout</td>
<td>Ratio</td>
<td>Fanout</td>
</tr>
<tr>
<td>74HCT driving 74LS</td>
<td>4 mA</td>
<td>10</td>
<td>4000 µA</td>
<td>200</td>
</tr>
</tbody>
</table>

3.64 TTL-compatible inputs have $V_{IH\text{min}} = 2.0 V$, and typical TTL outputs have $V_{OH\text{min}} = 2.7 V$. CMOS output levels are already high compared to these levels, so there’s no point in wasting silicon to make them any higher by lowering the voltage drop in the HIGH state.

3.68 Including the DC load, a CMOS output’s rise and fall times can be analyzed using the equivalent circuit shown to the right. This problem analyzes the fall time. Part (a) of the figure below shows the electrical conditions in the circuit when the output is in a steady HIGH state. Note that two resistors form a voltage divider, so the HIGH output is 4.583 V, not quite 5.0 V as it was in Section 3.6.1. At time $t = 0$ the CMOS output changes to the LOW state, resulting in the situation depicted in (b). The output will eventually reach a steady LOW voltage of 0.227 V, again determined by a voltage divider.

At time $t = 0$, $V_{OUT}$ is still 4.583 V, but the Thévenin equivalent of the voltage source and the two resistors in the LOW state is 90.9Ω in series with a 0.227-V voltage source. At time $t = \infty$, the capacitor will be discharged to the Thévenin-equivalent voltage and $V_{OUT}$ will be 0.227 V. In between, the value of $V_{OUT}$ is gov-
erned by an exponential law:
\[ V_{OUT} = 0.227V + (4.583 - 0.227V) \cdot e^{-t/(R_cC_L)} \]
\[ = 4.356 \cdot e^{-t/(90.9 \cdot 10^{-12})V} \]
\[ = 4.356 \cdot e^{-(t-9.09)/90.9 \cdot 10^{-9})V} \]

Because of the DC load resistance, the time constant is a little shorter than it was in Section 3.6.1, at 9.09 ns.
To obtain the fall time, we must solve the preceding equation for \( V_{OUT} = 3.5 \) and \( V_{OUT} = 1.5 \), yielding
\[ t = -9.09 \cdot 10^{-9} \cdot \ln \frac{V_{OUT}}{4.356} \]
\[ t_{3.5} = 1.99 \text{ ns} \]
\[ t_{1.5} = 9.69 \text{ ns} \]

The fall time \( t_f \) is the difference between these two numbers, or 7.7 ns. This is slightly shorter than the 8.5 ns result in Section 3.6.1 because of the slightly shorter time constant.

3.70 The time constant is \( 1k\Omega \cdot 50 \text{ pF} = 50 \text{ ns} \). We solve the rise-time equation for the point at which \( V_{OUT} \) is 1.5 V, as on p. 118 of the text:
\[ t_{1.5} = -50 \cdot 10^{-9} \cdot \ln \frac{5.0 - 1.5}{5.0} \]
\[ t_{1.5} = 17.83 \text{ ns} \]

3.77 The LSB toggles at a rate of 16 MHz. It takes two clock ticks for the LSB to complete one cycle, so the transition frequency is 8 MHz. The MSB’s frequency is \( 2^7 \) times slower, or 62.5 KHz. The LSB’s dynamic power is the most significant, but the sum of the transitions on the higher order bits, a binary series, is equivalent to almost another 8 MHz worth of transitions on a single output bit. Including the LSB, we have almost 16 MHz, but applied to the load capacitance on just a single output. If the different outputs actually have different load capacitances, then a weighted average would have to be used.

3.81

3.84 In the situations shown in the figure, the diode with the lowest cathode voltage is forward biased, and the anode (signal C) is 0.6 V higher. However, under the conditions specified in the exercise, neither diode is forward biased, no current flows through \( R_2 \), and \( V_C \) is 5.0 V.
3.85

/* Transistor parameters */
#define DIODEDROP 0.6  /* volts */
#define BETA 10;
#define VCE_SAT 0.2   /* volts */
#define RCE_SAT 50    /* ohms */
#define MAX_LEAK 0.00001 /* amperes */

main()
{
    float Vcc, Vin, R1, R2; /* circuit parameters */
    float Ib, Ic, Vce;     /* circuit conditions */

    if (Vin < DIODEDROP) { /* cut off */
        Ib = 0.0;
        Ic = Vcc/R2; /* Tentative leakage current, limited by large R2 */
        if (Ic > MAX_LEAK) Ic = MAX_LEAK; /* Limited by transistor */
        Vce = Vcc - (Ic * R2);
    }
    else { /* active or saturated */
        Ib = (Vin - DIODEDROP) / R1;
        if ((Vcc - ((BETA * Ib) * R2)) >= VCE_SAT) { /* active */
            Ic = BETA * Ib;
            Vce = Vcc - (Ic * R2);
        }
        else { /* saturated */
            Vce = VCE_SAT;
            Ic = (Vcc - Vce) / (R2 + RCE_SAT);
        }
    }
}

3.86 In order to turn on Q2 fully, \( V_A \) must be 1.2 V, corresponding to the sum of the base-to-emitter drops of Q2 and Q5. This could happen if both \( X \) and \( Y \) are 0.95 V or higher. In reality, a somewhat higher voltage is required, because the voltage divider consisting of \( R_1, R_3 \), and other components diverts current from the base of Q2 from turning on fully until \( X \) and \( Y \) are about 1.1 V or higher (at 25°C, according to the typical characteristics graphed in the TI TTL Data Book).

3.90 When the output is HIGH, the relay coil will try to pull it to 12 volts. The high voltage will typically cause high current to flow through the output structure back into the 5-V supply and will typically blow up the output. Open-collector TTL outputs theoretically should not have this problem, but most are not designed to withstand the 12-V potential and transistor breakdown will occur. A few TTL open-collector devices are designed with “high-voltage outputs” to solve this problem.

3.92 \( F = W \cdot X + Y \cdot Z \)

<table>
<thead>
<tr>
<th>W</th>
<th>X</th>
<th>Y</th>
<th>Z</th>
<th>G</th>
<th>F</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
3.96 When one module is driving HIGH and the other \( n-1 \) modules are output-disabled, each disabled module has a 74LS125 output sinking 20 \( \mu A \) of leakage current. In addition, each of the \( n \) modules has a 74LS04 input sinking 20 \( \mu A \) of leakage current. Thus, the total sink current is \((n - 1 + n) \cdot 20 \mu A\). The 74LS125 can source 2.6 mA in the HIGH state, so we find

\[
(n - 1 + n) \cdot 20 \mu A \leq 2.6 mA \\
\Rightarrow n \leq 65
\]

When one module is driving LOW and the other \( n-1 \) modules are output-disabled, each disabled module has a 74LS125 output sourcing 20 \( \mu A \) of leakage current. In addition, each of the \( n \) modules has a 74LS04 input sourcing 0.4 mA. Thus, the total source current is \((n - 1) \cdot 20 \mu A + n \cdot 0.4 \mu A\). The 74LS125 can sink 24 mA in the LOW state, so we find

\[
(n - 1) \cdot 20 \mu A + n \cdot 0.4 mA \leq 24 mA \\
\Rightarrow n \leq 57
\]

Overall, we require \( n \leq 57 \).
## Exercise Solutions

### 4.2

**T2:**

<table>
<thead>
<tr>
<th>X</th>
<th>X + 1</th>
<th>= 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

**T3:**

<table>
<thead>
<tr>
<th>X</th>
<th>X + X</th>
<th>= X</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

### 4.3

**T3’**

<table>
<thead>
<tr>
<th>X</th>
<th>X ⋅ X</th>
<th>= X</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

### 4.4

**T6**

<table>
<thead>
<tr>
<th>X</th>
<th>Y</th>
<th>X + Y</th>
<th>= Y + X</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>
4.5 The original expression assumes precedence of \( \cdot \) over \(+\), that is, the expression is \( X + (Y \cdot Z) \). The parenthesization must be retained for the correct result, \( X' \cdot (Y' + Z') \), or the precedence must be swapped.

4.6 The answers for parts (a), (b), (c) are as follows.

\[
W \cdot X \cdot Y \cdot Z \cdot (W \cdot X \cdot Y \cdot Z' + W \cdot X \cdot Y \cdot Z + W' \cdot Y \cdot Z + W \cdot X \cdot Y' \cdot Z) \\
= W \cdot X \cdot Y \cdot Z \cdot W \cdot X \cdot Y \cdot Z' + W \cdot X \cdot Y \cdot Z \cdot W' \cdot Y \cdot Z + W \cdot X \cdot Y \cdot Z \cdot W \cdot X \cdot Y' \cdot Z \\
= 0 + 0 + 0 + 0 \text{ (T6', T5', T2')} \\
= 0 \text{ (A4')}
\]

4.7

<table>
<thead>
<tr>
<th></th>
<th>X</th>
<th>Y</th>
<th>Z</th>
<th>F</th>
</tr>
</thead>
<tbody>
<tr>
<td>a</td>
<td>0000</td>
<td>0000</td>
<td>0011</td>
<td>0101</td>
</tr>
<tr>
<td>b</td>
<td>0011</td>
<td>0100</td>
<td>0101</td>
<td>0110</td>
</tr>
<tr>
<td></td>
<td>1000</td>
<td>1001</td>
<td>1010</td>
<td>1011</td>
</tr>
<tr>
<td></td>
<td>1100</td>
<td>1101</td>
<td>1110</td>
<td>1111</td>
</tr>
</tbody>
</table>

4.9

(a) \( F = X' \cdot Y + Y' \cdot X = (X + Y) \cdot (X' + Y') \)

(b) \( F = A \cdot B = (A + B) \cdot (A' + B') \)

4.12 (1) Including inverters makes the problem too difficult. (2) In modern PLD-based designs, inverters do cost nothing and really can be ignored.

4.13

(a) \( F = X \cdot Y + Z \)

(b) \( F = W' \cdot X + X' \cdot Y' \cdot Z + X \cdot Y \)
4.14

(a) [Diagram of Karnaugh Map]

(b) [Diagram of Logic Circuit]

4.15

(a) Cost is less — one less gate input.

4.19

(a) [Diagram of Karnaugh Map]

(b) [Diagram of Logic Circuit]

4.20

(a) [Diagram of Karnaugh Map]

(b) [Diagram of Logic Circuit]

4.21 For the minimal sum-of-products expression to equal the minimal product-of-sums expression, the corresponding maps must have the opposite don’t-cares covered, so that the expressions yield the same value for the don’t-care input combinations.

(a) Both minimal sum-of-products expressions cover cell 15; they are equal. The minimal product-of-sums expression also covers cell 15, so the expressions are not equal. The s-of-p and p-of-s expressions require the same number of gates, but the p-of-s requires one fewer input.

(b) Both minimal sum-of-products expressions cover cell 3 and 9 and not 15; they are equal. The minimal product-of-sums expression covers cell 15, and not 3 or 9, so the expressions are equal. The p-of-s expression requires fewer gates and inputs.
4.22 Consensus terms that must be added to cover the hazards are “circled” with rectangles.

4.28 Analyzing this circuit with the standard method for feedback sequential circuits (Section 5.5), we get the following excitation equation:

\[ \begin{align*}
Q^* &= X'((Y \cdot Q)' + Q) \\
&= X'(Y' + Q' + Q) \\
&= X'.1 = X'
\end{align*} \]

Thus, \( Q^* \) is a function of \( X \) alone, and is independent of the circuit’s previous “state.”

4.29

\[ \begin{align*}
X \cdot 1 &= X (T1') \\
X \cdot (Y + Y') &= X (T5) \\
X \cdot Y + X \cdot Y' &= X (T8)
\end{align*} \]

4.31

\[ \begin{align*}
(X + Y') \cdot Y &= X \cdot Y + Y' \cdot Y (T8) \\
&= X \cdot Y + Y \cdot Y' (T6') \\
&= X \cdot Y + 0 (T5') \\
&= X \cdot Y (T1)
\end{align*} \]

4.35

\[ \begin{align*}
X_1 \cdot X_2 \cdot \ldots \cdot X_n \cdot X'_n &= X_1 \cdot X_2 \cdot \ldots \cdot X_n \cdot X_n (T6', T7' as required) \\
&= X_1 \cdot X_2 \cdot \ldots \cdot X_n (T3') \\
X_1 + X_2 + \ldots + X_n + X_n &= X_1 + X_2 + \ldots + (X_n + X_n) (T6, T7 as required) \\
&= (X_1 + X_2 + \ldots + X_n) (T3)
\end{align*} \]

4.37 Figure 3–4(d) is more appropriate, since electrically a TTL NOR gate is just the wired-AND of inverters.

4.39

(a) True. If \( A \cdot B = 0 \) then either \( A = 0 \) or \( B = 0 \). If \( A + B = 1 \) then either \( A = 1 \) or \( B = 1 \). Therefore, \( A, B = 0, 1 \) or 1,0, and \( A = B' \).
4.41

\[
F(X_1, \ldots, X_i, X_{i+1}, \ldots, X_n) = X_1' \cdot \ldots \cdot X_i' \cdot F(0, \ldots, 0, X_{i+1}, \ldots, X_n) \\
+ X_1' \cdot \ldots \cdot X_i' \cdot F(0, \ldots, 1, X_{i+1}, \ldots, X_n) \\
\ldots \\
+ X_1' \cdot \ldots \cdot X_i' \cdot F(1, \ldots, 1, X_{i+1}, \ldots, X_n)
\]

A dual theorem may be written based on maxterms.

4.46 Yes, 2-input NAND gates form a complete set of logic gates. We prove the result in the figure on the right by showing that these gates can be used to make 2-input AND gates, 2-input OR gates, and inverters, which form a complete set.

4.52 Take the dual, “multiply out,” and take the dual again. The result is the same as “adding out.”

4.58 (a) 16 ns. (c) 18 ns. (d) 10 ns.

4.61 To make it easier to follow, we’ll take the dual, multiply out, and then take the dual again. Also, we’ll simplify using theorems T3’ and T6’, otherwise we’ll get a nonminimal result for sure. For Figure 4–27:

\[
F = X \cdot Z + Y' \cdot Z + X' \cdot Y \cdot Z'
\]

\[
F^D = (X + Z) \cdot (Y' + Z) \cdot (X' + Y + Z')
\]

\[
= X \cdot Y' \cdot Z' + X \cdot Z \cdot Y + Z \cdot Y' \cdot X' + Z \cdot Y' \cdot X' \cdot Z \cdot Z \cdot Y (T8, T5', T2')
\]

\[
= X \cdot Y' \cdot Z' + X \cdot Y \cdot Z + X' \cdot Y' \cdot Z' + X' \cdot Z + Y \cdot Z (T3', T6')
\]

\[
F = (X + Y' + Z') \cdot (X + Y + Z) \cdot (X' + Y' + Z) \cdot (X' + Z) \cdot (Y + Z) \text{ (not minimal)}
\]

For Figure 4-29:

\[
F = X \cdot Z' + Y'
\]

\[
F^D = (X + Z') \cdot Y'
\]

\[
= X \cdot Y' + Z' \cdot Y' \text{ (T8)}
\]

\[
= X \cdot Y' + Y' \cdot Z' \text{ (T6')}
\]

\[
F = (X + Y') \cdot (Y' + Z') \text{ (minimal)}
\]

4.63

\[
F = W' \cdot X \cdot Y + W' \cdot Y \cdot Z + W \cdot Y' \cdot Z + W' \cdot X \cdot Z
\]
4.69 For part (d), note that it is easiest to work with the product-of-sums directly; rather than multiplying out, one simply enters the 0s on the map.

4.70 Note that in these maps are drawn for the “true” function and we’ve written sum terms for the prime implicates (the dual of prime implicants) directly, instead of using the complement method suggested in Section 4.3.6.
4.73 Note that in these maps are drawn for the “true” function and we’ve written sum terms for the prime implicants (the dual of prime implicants) directly, instead of using the complement method suggested in Section 4.3.6.

4.74 The name of the circuit comes from its output equation, $F = 2B \text{ OR NOT } 2B$.

4.83 The name of the circuit comes from its output equation, $F = 2B \text{ OR NOT } 2B$. 
5.4 READY' is an expression, with ' being a unary operator. Use a name like READY_L or /READY instead.

5.8 Both LOW-to-HIGH and HIGH-to-LOW transitions cause positive transitions on the outputs of three gates (every second gate), and negative transitions on the other three. Thus, the total delay in either case is

\[ t_p = 3t_{pLH(LS00)} + 3t_{pHL(LS00)} \]
\[ = 3 \cdot 15 + 3 \cdot 15 \]
\[ = 90 \text{ ns} \]

Since \( t_{pLH} \) and \( t_{pHL} \) for a 74LS00 are identical, the same result is obtained using a single worst-case delay of 15 ns.

5.12 The smallest typical delay through one 'LS86 for any set of conditions is 10 ns. Use the rule of thumb, “minimum equals one-fourth to one-third of typical,” we estimate 3 ns as the minimum delay through one gate. Therefore, the minimum delay through the four gates is estimated at 12 ns.

The above estimate is conservative, as it does not take into account the actual transitions in the conditions shown. For a LOW-to-HIGH input transition, the four gates have typical delays of 13, 10, 10, and 20 ns, a total of 53 ns, so the minimum is estimated at one-fourth of this or 13 ns. For a HIGH-to-LOW input transition, the four gates have typical delays of 20, 12, 12, and 13 ns, a total of 57 ns, so the minimum is estimated at 14 ns.

5.15 A decoder with active-low outputs ought to be faster, considering that this decoder structure can be implemented directly with inverting gates (which are faster than non-inverting) as shown in Figures 5–35 and 5–37.

5.16 The worst-case ‘138 output will have a transition in the same direction as the worst-case ‘139 output, so we use \( t_{pHL} \) numbers for both, which is the worst combination. The delay through the ‘139 is 38 ns, and from the
active-low enable input of the `138 is 32 ns, for a total delay of 70 ns. Using “worst-case” numbers for the parts and ignoring the structure of the circuit, an overly pessimistic result of 79 ns is obtained.

We can also work the problem with 74HCT parts. Worst-case delay through the `139 is 43 ns, and from the active-low enable input of the `138 is 42 ns, for a total delay of 85 ns. Ignoring the structure of the circuit, an overly pessimistic result of 88 ns is obtained.

We can also work the problem with 74FCT parts. Worst-case delay through the `139 is 9 ns, and from the active-low enable input of the `138 is 8 ns, for a total delay of 17 ns. Ignoring the structure of the circuit, a slightly pessimistic result of 18 ns is obtained.

Finally, we can work the problem with 74AHCT parts. Worst-case delay through the `139 is 10.5 ns, and from the active-low enable input of the `138 is 12 ns, for a total delay of 22.5 ns. Ignoring the structure of the circuit, a slightly pessimistic result of 23.5 ns is obtained.

5.19

Both halves of the `139 are enabled simultaneously when \( E_N \_L \) is asserted. Therefore, two three-state drivers will be enabled to drive \( \text{SDATA} \) at the same time. Perhaps the designer forgot to put an extra inverter on the signal going to \( 1G \) or \( 2G \), which would ensure that exactly one source drives \( \text{SDATA} \) at all times.

5.21

The total delay is the sum of the decoding delay through the 74LS139, enabling delay of a 74LS151, and delay through a 74LS20: \( 38 + 30 + 15 = 83 \text{ ns} \).

5.22

The worst-case delay is the sum of the delays through an `LS280, select-to-output through an `LS138, and through an `LS86: \( 50 + 41 + 30 = 121 \text{ ns} \).

5.25

The worst-case delay is the sum of four numbers:

- In U1, the worst-case delay from any input to C4 (22 ns).
- In U2, the worst-case delay from C0 to C4 (22 ns).
- In U3, the worst-case delay from C0 to C4 (22 ns).
- In U4, the worst-case delay from C0 to any sum output (24 ns).

Thus, the total worst-case delay is 90 ns.

5.30

With the stated input combination, \( \text{Y}_5 \_L \) is LOW and the other outputs are HIGH. We have the following cases:

(a) Negating G2A\(_L\) or G2B\(_L\) causes Y5\(_L\) to go HIGH within 18 ns.

(b) Negating G1 causes Y5\(_L\) to go HIGH within 26 ns.

(c) Changing A or C causes Y5\(_L\) to go HIGH within 27 ns (the change propagates through 3 levels of logic internally), and causes Y4\(_L\) or Y1\(_L\) respectively to go LOW within 41 ns (2 levels).

(d) Changing B causes Y5\(_L\) to go HIGH within 20 ns (2 levels), and causes Y7\(_L\) to go LOW within 39 ns (3 levels). The delays in the `LS138 are very strange—the worst-case \( t_{\text{PHL}} \) for 3 levels is shorter than for 2 levels!
5.39

(a) A’ + B + C + D

(b) A’ + B + C’

(c) A + B' + C'

5.46 The inputs are active low and the outputs are active high in this design.

\[ I_{10, L} \]
5.47

DIGITAL CIRCUITS
5.54 An internal logic diagram for the multiplexer is shown below.
A truth table and pin assignment for the mux are shown below.

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Outputs</th>
</tr>
</thead>
<tbody>
<tr>
<td>S1</td>
<td>S0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

The mux can be built using a single PLD, a PAL20L8 or GAL20V8; the pin assignment shown above is based on the PLD. The corresponding ABEL program, MUX3BY5.ABL, is shown below.

```ABEL
module Mux_3x5
  title '5-Bit, 3-Input Multiplexer
  J. Wakerly, Marquette University'
  MUX3BY5 device 'P20L8';

  " Input pins
  I1D0, I1D1, I1D2                       pin 23, 1, 2;
  I2D0, I2D1, I2D2                       pin 3, 4, 5;
  I3D0, I3D1, I3D2                       pin 6, 7, 8;
  I4D0, I4D1, I4D2                       pin 9, 10, 11;
  I5D0, I5D1, I5D2                       pin 18, 17, 16;
  S0, S1                                pin 13, 14;

  " Output pins
  Y1, Y2, Y3, Y4, Y5                    pin 22, 21, 20, 19, 15;

  " Set definitions
  BUS0 = [I1D0, I2D0, I3D0, I4D0, I5D0];
  BUS1 = [I1D1, I2D1, I3D1, I4D1, I5D1];
  BUS2 = [I1D2, I2D2, I3D2, I4D2, I5D2];
  OUT = [Y1, Y2, Y3, Y4, Y5 ];

  " Constants
  SEL0 = ([S1, S0]==[0, 0]);
  SEL1 = ([S1, S0]==[0, 1]);
  SEL2 = ([S1, S0]==[1, 0]);
  IDLE = ([S1, S0]==[1, 1]);

  equations
  OUT = SEL0 & BUS0 # SEL1 & BUS1 # SEL2 & BUS2 # IDLE & 0;
end Mux_3x5
```
5.55  This is the actual circuit of a MUX21H 2-input multiplexer cell in LSI Logic’s LCA 10000 series of CMOS gate arrays. When $S$ is 0, the output equals $A$; when $S$ is 1, the output equals $B$.

5.60

5.67  The ’08 has the same pinout as the ’00, but its outputs are the opposite polarity. The change in level at pin 3 of U1 is equivalent to a change at pin 4 of U2 (the input of an XOR tree), which is equivalent in turn to a change at pin 6 of U2 (the parity-generator output). Thus, the circuit simply generated and checked odd parity instead of even.

The change in level at pin 6 of U1 changed the active level of the ERROR signal.

5.69  This problem is answered in Section 5.9.3 of the text, which makes it a silly question.
5.75

The function has 65 inputs, and the worst 65-input function (a 65-input parity circuit) has $2^{65} - 1$ terms in the minimal sum-of-products expression. Our answer can’t be any worse than this, but we can do better.

The expression for $c_1$ has 3 product terms: $c_1 = c_0 \cdot x_0 + c_0 \cdot y_0 + x_0 \cdot y_0$

The expression for $c_2$ is $c_2 = c_1 \cdot x_1 + c_1 \cdot y_1 + x_1 \cdot y_1$

If we substitute our previous expression for $c_1$ in the equation above and “multiply out,” we get a result with $3 + 3 + 1 = 7$ product terms. Let us assume that no further reduction is possible.

Continuing in this way, we would find that the expression for $c_3$ has $7 + 7 + 1 = 15$ product terms and, in general, the expression for $c_i$ has $2^{i+1} - 1$ product terms.

Thus, the number of terms in a sum-of-products expression for $c_{32}$ is no more than $2^{33} - 1$, fewer if minimization is possible.
5.80

16-bit group

74S182

G3

P3

C3

74S182

G2

P2

C2

74S182

G1

P1

C1

74S182

G0

P0

C0

MSBs

16-bit group

LSBs
The obvious solution is to use a 74FCT682, which has a maximum delay of 11 ns to its output. However, there are faster parts in Table 5–3. In particular, the 74FCT151 has a delay of only 9 ns from any select input to \( Y \) or \( \overline{Y} \). To take advantage of this, we use a 74LS153 to decode the SLOT inputs statically and apply the resulting eight signals to the data inputs of the 74151. By applying \( \text{GRANT}[2-0] \) to the select inputs of the 74151, we obtain the MATCH_L output (as well as an active-high MATCH, if we need it) in only 9 ns!

5.93
7.2

7.3 The latch oscillates if S and R are negated simultaneously. Many simulator programs will exhibit this same behavior when confronted with such input waveforms.
7.5

7.8 Just tie the J and K inputs together and use as the D input.

7.9 Excitation and output equations:

\[
D1 = Q1' + Q2 \\
D2 = Q2' \cdot X \\
Z = Q1 + Q2'
\]

Excitation/transition table; state/output table:

<table>
<thead>
<tr>
<th>EN</th>
<th>Q1</th>
<th>Q2</th>
<th>S</th>
<th>0</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>10</td>
<td>11</td>
<td>A</td>
<td>C</td>
<td>D</td>
</tr>
<tr>
<td>01</td>
<td>10</td>
<td>10</td>
<td>B</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>10</td>
<td>00</td>
<td>01</td>
<td>C</td>
<td>A</td>
<td>B</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>10</td>
<td>D</td>
<td>C</td>
<td>C</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>EN</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1</td>
</tr>
</tbody>
</table>

7.15 Excitation equations:

\[
D2 = (Q1 \oplus Q0) \oplus (Q1' \cdot Q2') \\
D1 = Q2 \\
D0 = Q1
\]

Excitation/transition table; state table:

<table>
<thead>
<tr>
<th>Q2</th>
<th>Q1</th>
<th>Q0</th>
<th>Q2' Q1' Q0'</th>
<th>S</th>
<th>S'</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>100</td>
<td></td>
<td>A</td>
<td>E</td>
<td></td>
</tr>
<tr>
<td>001</td>
<td>000</td>
<td></td>
<td>B</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>010</td>
<td>101</td>
<td></td>
<td>C</td>
<td>F</td>
<td></td>
</tr>
<tr>
<td>011</td>
<td>001</td>
<td></td>
<td>D</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>100</td>
<td>010</td>
<td></td>
<td>E</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>101</td>
<td>110</td>
<td></td>
<td>F</td>
<td>G</td>
<td></td>
</tr>
<tr>
<td>110</td>
<td>111</td>
<td></td>
<td>G</td>
<td>H</td>
<td></td>
</tr>
<tr>
<td>111</td>
<td>011</td>
<td></td>
<td>H</td>
<td>D</td>
<td></td>
</tr>
</tbody>
</table>

7.18 Excitation and output equations:

\[
J0 = K0 = EN \\
J1 = K1 = Q0 \cdot EN \\
MAX = EN \cdot Q1 \cdot Q0
\]
Note that the characteristic equation for a J-K flip-flop is $Q^* = J \cdot Q' + K' \cdot Q$. Thus, we obtain the following transition equations:

$$Q0^* = EN' \cdot Q0 + EN \cdot Q0'$$
$$Q1^* = EN' \cdot Q1 + EN \cdot Q0 \cdot Q1' + EN \cdot Q0' \cdot Q1$$

### Transition/output table; state/output table:

<table>
<thead>
<tr>
<th>EN</th>
<th>Q1</th>
<th>Q2</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>00</td>
<td>00,0</td>
<td>01,0</td>
</tr>
<tr>
<td>01</td>
<td>01,0</td>
<td>10,0</td>
</tr>
<tr>
<td>10</td>
<td>10,0</td>
<td>11,0</td>
</tr>
<tr>
<td>11</td>
<td>11,0</td>
<td>00,1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>EN</th>
<th>S</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td>A</td>
<td>A,0</td>
</tr>
<tr>
<td>B</td>
<td>B,0</td>
</tr>
<tr>
<td>C</td>
<td>C,0</td>
</tr>
<tr>
<td>D</td>
<td>D,0</td>
</tr>
</tbody>
</table>

### State diagram:

![State Diagram](image)

### Timing diagram:

![Timing Diagram](image)

7.20 This can be done algebraically. If all of the input combinations are covered, the logical sum of the expressions on all the transitions leaving a state must be 1. If the sum is not 1, it is 0 for all input combinations that are uncovered. For double-covered input combinations, we look at all possible pairs of transitions leaving a state. The product of a pair of transition equations is 1 for any double-covered input combinations.

(a) State D, $Y = 0$ is uncovered.

(b) State A, $(X+Z') = 0$ is uncovered. State B, $W = 1$ is double-covered; $(W+X) = 0$ is uncovered. State C, $(W+X+Y+Z) = 0$ is uncovered; $(W \cdot X + W \cdot Y + Z \cdot Y + Z \cdot X) = 1$ is double covered. State D, $(X \cdot Y + X' \cdot Z + W \cdot Z) = 0$ is uncovered; $(W \cdot X' \cdot Z + W \cdot X \cdot Y \cdot Z) = 1$ is double-covered;
Table 9–4 on page 804 shows an output-coded state assignment. Here is a corresponding transition list:

<table>
<thead>
<tr>
<th>S</th>
<th>L3Z</th>
<th>L2Z</th>
<th>L1Z</th>
<th>R1Z</th>
<th>R2Z</th>
<th>R3Z</th>
<th>Transition expression</th>
<th>S*</th>
<th>L3Z*</th>
<th>L2Z*</th>
<th>L1Z*</th>
<th>R1Z*</th>
<th>R2Z*</th>
<th>R3Z*</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>(LEFT + RIGHT + HAZ)'</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>LEFT · HAZ' · RIGHT'</td>
<td>L1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>HAZ + LEFT · RIGHT</td>
<td>LR3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>RIGHT · HAZ' · LEFT'</td>
<td>R1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>L1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>HAZ'</td>
<td>L2</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>L1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>HAZ</td>
<td>LR3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>L2</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>HAZ'</td>
<td>L3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>L3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>R1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>HAZ'</td>
<td>R2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>R1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>HAZ</td>
<td>LR3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>R2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>HAZ'</td>
<td>R3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>R2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>HAZ</td>
<td>LR3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>R3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>IDLE</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>LR3</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>IDLE</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

The excitation equations and circuit diagram follow directly from this transition list.

7.25 The minimum setup time is the clock period times the duty cycle. That is, the minimum setup time is the time that the clock is 1.

7.27 As shown in Section 7.9.1, the excitation equation for the latch of Figure 7–72 is $Y^* = C \cdot D + C' \cdot Y + D \cdot Y$

Below, we analyze Figure X7.27 in the same way:

The feedback equation is

$$Y^* = C \cdot D + ((C \cdot D) \cdot C' + Y)'$$

$$= (C \cdot D) + ((C \cdot D) \cdot C') \cdot Y$$

$$= C \cdot D + (C \cdot C') \cdot Y$$

$$= C \cdot D + D \cdot Y + C' \cdot Y$$

The feedback equations are the same, and so the circuits have identical steady-state behavior.

The circuit in Figure X7.27 is better in two ways. It uses one less gate, and it has one less load on the D input.

7.29 The AND gate in the original circuit is replaced with a NAND gate. As a result, the second flip-flop stores the opposite of the value stored in the original circuit; to compensate, swap connections to its $Q$ and $QN$ outputs.
The OR gates in the original circuit are also replaced with NAND gates. As a result, each input must be connected to a signal of the opposite polarity as before, that is, to the complementary flip-flop output. In the case of connections to the second flip-flop, we swapped outputs twice, so the connections remain the same.

The final circuit below uses three 2-input NAND gates.

7.45 A transition table corresponding to the state table is shown below:

<table>
<thead>
<tr>
<th>A B</th>
<th>Q2</th>
<th>Q1</th>
<th>Q0</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>00</td>
<td>01</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>000</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>001</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>010</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>011</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>100</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>101</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

Q2* Q1* Q0*

This table leads to the following Karnaugh maps for the excitation logic, assuming a “minimal cost” treatment of unused states.
The resulting excitation equations are

\[
\begin{align*}
D_0 &= A' \\
D_1 &= Q_1' \cdot Q_2' \cdot A + Q_0 \\
D_2 &= Q_2 \cdot A \cdot B + Q_0' \cdot Q_2 \cdot A + Q_0' \cdot Q_1 \cdot A + Q_1 \cdot A \cdot B + Q_0' \cdot Q_1 \cdot B
\end{align*}
\]

Ignoring inverters, a circuit realization with the new equations requires one 2-input gate, six 3-input gates, and one 5-input gate. This is more expensive than Figure 7–54, by four gates.

7.49 The new state assignment yields the following transition/excitation table and Karnaugh maps:

<table>
<thead>
<tr>
<th>Q1</th>
<th>Q0</th>
<th>X</th>
<th>Y</th>
<th>Z</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>00</td>
<td>00</td>
<td>11</td>
<td>01</td>
</tr>
<tr>
<td>01</td>
<td>01</td>
<td>01</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>11</td>
<td>11</td>
<td>10</td>
<td>00</td>
<td>10</td>
</tr>
<tr>
<td>10</td>
<td>10</td>
<td>00</td>
<td>01</td>
<td>00</td>
</tr>
</tbody>
</table>

This yields the following excitation equations:

\[
\begin{align*}
D_1 &= Q_1' \cdot Q_2 \cdot X + Q_1' \cdot Q_2 \cdot Y + Q_1' \cdot Q_2 \cdot X' + Q_1 \cdot Q_2' \cdot Y + Q_1 \cdot Q_2' \cdot Y' + Q_1 \cdot X' \cdot Y' \\
D_2 &= Q_2 \cdot X \cdot Y + Q_2' \cdot X \cdot Y' + Q_2' \cdot X' \cdot Y + Q_2 \cdot X' \cdot Y'
\end{align*}
\]

Compared with the results of original state assignment, these equations require two more 3-input AND gates, plus a 6-input OR gate in place of a 4-input one. However, if we are not restricted to a sum-of-products realization, using the fact that \( D_2 = Q_2 \oplus X \oplus Y \) might make this realization less expensive when discrete gates are used.
7.57 Here is the transition list:

<table>
<thead>
<tr>
<th>S</th>
<th>Q2</th>
<th>Q1</th>
<th>Q0</th>
<th>Transition expression</th>
<th>S*</th>
<th>Q2*</th>
<th>Q1*</th>
<th>Q0*</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>(LEFT+RIGHT+HAZ)’</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>LEFT</td>
<td>L1</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>HAZ</td>
<td>LR3</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>RIGHT</td>
<td>R1</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>L1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>L2</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>L2</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>L3</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>L3</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>R1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>R2</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>R2</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>R3</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>R3</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>LR3</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

The transition/excitation and output equations below follow directly from the transition list.

\[
D2 = Q2^* = Q2'\cdot Q1'\cdot Q0'\cdot HAZ \\
+ Q2'\cdot Q1'\cdot Q0'\cdot RIGHT \\
+ Q2\cdot Q1'\cdot Q0 \\
+ Q2\cdot Q1\cdot Q0 \\
= Q2'\cdot Q1'\cdot Q0'\cdot (HAZ + RIGHT) + Q2\cdot Q0
\]

\[
D1 = Q1^* = Q2'\cdot Q1'\cdot Q0 \\
+ Q2'\cdot Q1\cdot Q0 \\
+ Q2\cdot Q1'\cdot Q0 \\
+ Q2\cdot Q1\cdot Q0 \\
= Q0
\]

\[
D0 = Q0^* = Q2'\cdot Q1'\cdot Q0'\cdot LEFT \\
+ Q2'\cdot Q1'\cdot Q0'\cdot RIGHT \\
+ Q2'\cdot Q1'\cdot Q0 \\
+ Q2\cdot Q1'\cdot Q0 \\
= Q2'\cdot Q1'\cdot Q0'\cdot (LEFT + RIGHT) + Q1'\cdot Q0
\]

Starting from the IDLE state, the following transitions may be observed:

<table>
<thead>
<tr>
<th>S</th>
<th>Q2</th>
<th>Q1</th>
<th>Q0</th>
<th>LEFT</th>
<th>RIGHT</th>
<th>HAZ</th>
<th>Q2*</th>
<th>Q1*</th>
<th>Q0*</th>
<th>S*</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1 R1</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1 R1</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1 R1</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1 R1</td>
</tr>
</tbody>
</table>

For each input combination, the machine goes to the R1 state, because R1’s encoding is the logical OR of the encodings of the two or three next states that are specified by the ambiguous state diagram.
The behavior above is not so good and is a result of synthesis choices—state encoding and logic synthesis method. If a different state encoding were used for R1, or if a different synthesis method were used (e.g., product-of-s-terms), then the results could be different. For example, starting with the transition list given earlier, we can obtain the following set of transition equations using the product-of-s-terms method:

\[ D2 = Q2^* = (Q2 + Q1 + Q0 + \text{LEFT} + \text{RIGHT} + \text{HAZ}) \]
\[ \cdot (Q2 + Q1 + Q0 + \text{LEFT}') \]
\[ \cdot (Q2 + Q1 + Q0') \]
\[ \cdot (Q2 + Q1' + Q0') \]
\[ \cdot (Q2 + Q1' + Q0) \]
\[ \cdot (Q2' + Q1 + Q0) \]
\[ = (Q2 + Q1 + \text{RIGHT} + \text{HAZ}) \cdot (Q2 + Q1 + \text{LEFT}') \cdot (Q2 + Q0') \cdot (Q1' + Q0) \cdot (Q2' + Q0) \]

\[ D1 = Q1^* = (Q2 + Q1 + Q0 + \text{LEFT} + \text{RIGHT} + \text{HAZ}) \]
\[ \cdot (Q2 + Q1 + Q0 + \text{LEFT}') \]
\[ \cdot (Q2 + Q1 + Q0 + \text{HAZ}') \]
\[ \cdot (Q2 + Q1 + Q0 + \text{RIGHT}') \]
\[ \cdot (Q2 + Q1' + Q0) \]
\[ \cdot (Q2' + Q1' + Q0) \]
\[ \cdot (Q2' + Q1 + Q0) \]
\[ = (Q2 + Q1 + Q0) \cdot (Q1' + Q0) \cdot (Q2' + Q0) \]

\[ D0 = Q0^* = (Q2 + Q1 + Q0 + \text{LEFT} + \text{RIGHT} + \text{HAZ}) \]
\[ \cdot (Q2 + Q1 + Q0 + \text{HAZ}') \]
\[ \cdot (Q2 + Q1' + Q0') \]
\[ \cdot (Q2 + Q1' + Q0) \]
\[ \cdot (Q2' + Q1' + Q0') \]
\[ \cdot (Q2' + Q1' + Q0) \]
\[ \cdot (Q2' + Q1 + Q0) \]
\[ = (Q2 + Q0 + \text{LEFT} + \text{RIGHT}) \cdot (Q2 + Q0 + \text{HAZ'}) \cdot (Q1') \cdot (Q2' + Q0) \]

These equations yield the following transitions:

<table>
<thead>
<tr>
<th>S</th>
<th>Q2</th>
<th>Q1</th>
<th>Q0</th>
<th>LEFT</th>
<th>RIGHT</th>
<th>HAZ</th>
<th>Q2*</th>
<th>Q1*</th>
<th>Q0*</th>
<th>S*</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>IDLE</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>LR3</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>L1</td>
</tr>
<tr>
<td>IDLE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>IDLE</td>
</tr>
</tbody>
</table>

This is obviously different and still not particularly good behavior.

7.58 Let E(SB), E(SC), and E(SD) be the binary encodings of states SB, SC, and SD respectively. Then \( E(\text{SD}) = E(\text{SB}) + E(\text{SC}) \), the bit-by-bit logical OR of E(SB) and E(SC). This is true because the synthesis method uses the logical OR of the next values for each state variable and, by extension, the logical OR of the encoded states.
7.68 As far as I know, I was the first person to propose BUT-flops, and Glenn Trewitt was the first person to analyze them, in 1982. To analyze, we break the feedback loops as shown in the figure to the right.

![Feedback Loop Diagram]

The excitation and output equations are

\[
Y_1 = [(X_1 \cdot Y_1) \cdot (X_2 \cdot Y_2)]' \\
= X_1' + Y_1' + X_2 \cdot Y_2 \\
Y_2 = [(X_2 \cdot Y_2) \cdot (X_1 \cdot Y_1)]' \\
= X_2' + Y_2' + X_1 \cdot Y_1 \\
Q_1 = Y_1 \\
Q_2 = Y_2
\]

The corresponding transition/state table is

<table>
<thead>
<tr>
<th>( X_1 )</th>
<th>( X_2 )</th>
<th>( Y_1 )</th>
<th>( Y_2 )</th>
<th>( Q_1 )</th>
<th>( Q_2 )</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>00</td>
<td>11</td>
<td>11</td>
<td>11</td>
<td>11</td>
</tr>
<tr>
<td>01</td>
<td>01</td>
<td>10</td>
<td>10</td>
<td>11</td>
<td>11</td>
</tr>
<tr>
<td>11</td>
<td>00</td>
<td>01</td>
<td>01</td>
<td>01</td>
<td>01</td>
</tr>
</tbody>
</table>

The two stable total states are circled. Notice that state 00 is unreachable.

When \( X_1 X_2 = 00 \) or 11, the circuit generally goes to stable state 11, with \( Q_1 Q_2 = 11 \). The apparent oscillation between states 01 and 10 when \( X_1 X_2 = 11 \) may not occur in practice, because it contains a critical race that tends to force the circuit into stable state 11.

When \( X_1 X_2 = 01 \) or 10, the \( Q \) output corresponding to the HIGH input will oscillate, while the other output remains HIGH.

Whether this circuit is useful is a matter of opinion.

7.71 When \( X=1 \), the circuit was supposed to “count” through its eight states in Gray-code order. When \( X=0 \), it remains in the current state. If this were the case, I suppose it could be used as a 3-bit random number generator. However, I messed up on the logic diagram and the circuit actually does something quite different and completely useless, compared to what I intended when I wrote the problem. Someday I’ll fix this problem. Also, metastability may occur when \( X \) is changed from 1 to 0.

7.79 Figure X5.59 requires two “hops” for each input change. Figure 7–66 is faster, requiring only one hop for each input change. On the other hand, Figure 7–66 cannot be generalized for \( n>2 \).

7.90 Either this exercise is a joke, or a correct answer is much too dangerous to publish. Nevertheless, Earl Levine offers two possible answers:

- (Stable output) Was the last answer to this question “yes”?
- (Oscillating output) Was the last answer to this question “no”?
**E X E R C I S E  S O L U T I O N S**

8.1 In the first three printings, change “RAMBANK0” to “RAMBANK1” in the third line of the exercise. The results are the same. The new expression describes exactly the input combinations in which the 8 high-order bits of ABUS are 00000001₂, the same as the original expression using don’t-cares.

8.2 The 16-series devices have $64 \times 32$ or 2048 fuses (see Figure 10–2). The 20-series devices have $64 \times 40$ or 2560 fuses.

8.3 There are $64 \times 32 = 2048$ fuses in the AND array (see Figure 10–4). Each of the eight macrocells has one fuse to control the output polarity and one fuse to select registered vs. combinational configuration in the 16V8R, or to assert the output-enable in the 16V8S. There are also two global fuses to select the overall configuration (16V8C, 16V8R, or 16V8S). The total number of fuses is therefore $2048 + 16 + 2 = 2066$.

A real 16V8 (depending on the manufacturer) has at least 64 additional fuses to disable individual product terms, 64 user-programmable fuses that do nothing but store a user code, and a security fuse. (Once the security fuse is programmed, the rest of the fuse pattern can no longer be read.)

8.5 The $f_{\text{max}}$ column below gives the answers in MHz.

<table>
<thead>
<tr>
<th>Part numbers</th>
<th>Suffix</th>
<th>$t_{PD}$</th>
<th>$t_{CO}$</th>
<th>$t_{CF}$</th>
<th>$t_{SU}$</th>
<th>$t_{H}$</th>
<th>$f_{\text{maxE}}$</th>
<th>$f_{\text{maxI}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>-5</td>
<td>5</td>
<td>4</td>
<td>–</td>
<td>4.5</td>
<td>0</td>
<td>117.7</td>
<td>117.7</td>
</tr>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>-7</td>
<td>7.5</td>
<td>6.5</td>
<td>–</td>
<td>7.0</td>
<td>0</td>
<td>74.1</td>
<td>74.1</td>
</tr>
<tr>
<td>PAL16L8, PAL16Rx, PAL20L8, PAL20Rx</td>
<td>-10</td>
<td>10</td>
<td>8</td>
<td>–</td>
<td>10</td>
<td>0</td>
<td>55.6</td>
<td>55.6</td>
</tr>
<tr>
<td>GAL22V10</td>
<td>-25</td>
<td>25</td>
<td>15</td>
<td>13</td>
<td>15</td>
<td>0</td>
<td>33.3</td>
<td>35.7</td>
</tr>
</tbody>
</table>
8.6 The $f_{max}$ column above gives the answers in MHz.

8.7

```vhdl
module Eight_Bit_Reg
  title '8-bit Edge-Triggered Register'
  Z74X374 device 'P16V8R';

  " Input pins
  CLK, !OE                          pin 1, 11;
  D1, D2, D3, D4, D5, D6, D7, D8    pin 2, 3, 4, 5, 6, 7, 8, 9;

  " Output pins
  Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8    pin 19, 18, 17, 16, 15, 14, 13, 12;

  " Set definitions
  D = [D1,D2,D3,D4,D5,D6,D7,D8];
  Q = [Q1,Q2,Q3,Q4,Q5,Q6,Q7,Q8];

  equations
  Q := D;
end Eight_Bit_Reg
```

8.10 If EN or CLK is 0, the output will be stable. If both are 1, the results are unpredictable, since they depend on circuit timing. It is certain that the circuit’s output will be unstable as long as this condition is true.

8.11 The counter is modified to return to a count of 0 when count 9 is reached.

```vhdl
module Z74x162
  title '4-bit Decade Counter'
  "Z74X162 device 'P16V8R';

  " Input pins
  CLK, !OE                          pin 1, 11;
  A, B, C, D                        pin 2, 3, 4, 5;
  !LD, !CLR, EXP, ENT               pin 6, 7, 8, 9;

  " Output pins
  QA, QB, QC, QD                    pin 19, 18, 17, 16 istype 'reg';
  RCO                               pin 15;

  " Set definitions
  INPUT = [ D, C, B, A ];
  COUNT = [QD, QC, QB, QA ];

  equations
  COUNT.CLK = CLK;
  COUNT := !CLR & ( LD & INPUT
                   # !LD & (EXP & (COUNT < 9) & (COUNT + 1)
                   # !LD & (EXP & (COUNT == 9) & 0
                   # !LD & !(EXP & COUNT));
  RCO = (COUNT == 9) & ENT;
end Z74x162
```

8.13 The counting direction is controlled by QD: count up when QD=1, count down when QD=0. A load occurs when the counter is in the terminal state, 1111 when counting up, 0000 when counting down. The MSB is complemented during a load and the other bits are unchanged.

Let us assume that the counter is initially in one of the states 0000–0111. Then the counter counts down (QD=0). Upon reaching state 0000, it loads 1000 and subsequently counts up (QD=1). Upon reaching state 1111, the counter loads 0111, and subsequently counts down, repeating the cycle.
If the counter is initially in one of the states 1000–1111, the same cyclic behavior is observed. The counting sequence has a period of 16 and is, in decimal,

8, 9, 10, 11, 12, 13, 14, 15, 7, 6, 5, 4, 3, 2, 1, 0, 8, 9, ...

If only the three LSBs are observed, the sequence is

0, 1, 2, 3, 4, 5, 6, 7, 7, 6, 5, 4, 3, 2, 1, 0, 0, 1, ...

8.14 The only difference between a 163 and a 161 is that the CLR_L input of 161 is asynchronous. Thus, the counter will go from state 1010 to state 0000 immediately, before the next clock tick, and go from state 0000 to state 0001 at the clock tick. Observing the state just before each clock tick, it is therefore a modulo-10 counter, with the counting sequence 0, 1, ..., 9, 0, 1, ....

Note that this type of operation is not recommended, because the width of the CLR_L pulse is not well controlled. That is, the NAND gate will negate the CLR_L pulse as soon as either one of its inputs goes to 0. If, say, the counter’s QB output clears quickly, and its QD output clears slowly, it is possible for CLR_L to be asserted long enough to clear QB but not QD, resulting in an unexpected next state of 1000, or possibly metastability of the QD output.

8.17 The path from the Q1 counter output (B decoder input) to the Y2_L output has 10 ns more delay than the Q2 and Q0 (C and A) paths. Let us examine the possible Y2_L glitches in Figure 8–43 with this in mind:

3→4 (011→100) Because of the delay in the Q1 path, this transition will actually look like 011→110→100. The Y6_L output will have a 10-ns glitch, but Y2_L will not.

7→0 (111→000) Because of the delay in the Q1 path, this transition will actually look like 111→010→000. The Y2_L output will have a 10-ns glitch, but the others will not.

8.19 The delay calculation is different, depending on the starting state.

In the INIT state, U7 and U8 take 21 ns to propagate the CLEAR signal to the outputs. Then U6 requires 20 ns setup time on its D inputs while U3 requires 20 ns setup time on its RIN input. This implies a minimum clock period of 41 ns, assuming zero delay from the control unit.

In states M1–M8, the minimum clock period depends on the delay of the combinational logic in the control unit that asserts SELSUM when MPY0 is asserted. However, the most obvious way to do this is to connect MPY0 directly to SELSUM, creating a delay of 0 ns. This assumption is made below. Also, it is assumed that MPY0 is 1 to find the worst case. The figure on the next page shows the worst-case path, in heavy lines, to be 106 ns. Since we would like to use the same clock for all states, the minimum clock period is 106 ns.
8.20 The synchronizer fails if META has not settled by the beginning of the setup-time window for FF2, which is 5 ns before the clock edge. Since the clock period is 40 ns, the available metastability resolution time is 35 ns. The MTBF formula is

\[ \text{MTBF}(t_r) = \frac{\exp(t_r/\tau)}{T_0 f \cdot a} \]

Substituting the proper values of \( \tau \) and \( T_0 \) for the 'F74, and of \( f \) and \( a \) for the problem, we calculate

\[ \text{MTBF}(35\text{ns}) = \frac{\exp(35/0.4)}{2.0 \cdot 10^{-4} \cdot 10^6 \cdot 10^6} = 2 \cdot 10^{28}\text{s} \]

8.22 Refer to the sample data sheet on page 169 of the text: “Not more than one output should be shorted at a time; duration of short-circuit should not exceed one second.” In the switch debounce circuit, the short lasts only for a few tens of nanoseconds, so it’s OK.

8.23 CMOS outputs can “latch up” under certain conditions. According to the Motorola High-Speed CMOS Logic Data book (1988 edition, pp. 4–10), a 74HCT output can latch up if a voltage outside the range \(-0.5 \leq V_{\text{out}} \leq V_{\text{CC}} + 0.5\text{V}\) is forced on the output by an external source. In a switch debounce circuit using 74HCT04s, the switch connection to ground is an external source, but the voltage (0 V) is within the acceptable range and should not be a problem.

Another potential problem is excessive short-circuit current, but again the data book indicates that shorting the output briefly is not a problem, as long as “the maximum package power dissipation is not violated” (i.e., the short is not maintained for a long time).

Similar considerations apply to 74AC and 74ACT devices, but in the balance, such devices are not recommended in the switch-debounce application, as we’ll explain. On one hand, typical 74AC/74ACT devices are even less susceptible to latch-up than 74HCT devices. (For example, see the Motorola FACT Data book, 1988 edition, pp. 2–9.) On the other hand, 74AC/74ACT’s high performance may create noise problems for other devices in a system. In particular, when the 74AC/74ACT HIGH output is shorted to ground, it may momentarily drag the local 5 V power-supply rail down with it, especially if the decoupling capacitors are small, far away, or missing. This will in turn cause incorrect operation of the other, nearby logic devices.

8.25 TTL inputs require significant current, especially in the LOW state. The bus holder cannot supply enough current unless the series resistor is made much smaller, which then creates a significant load on the bus.
8.26

library IEEE;
use IEEE.std_logic_1164.all;
--
-- Exercise 8-26
-- This code combines the address latch and
-- and the decoder and its latch
entity latch_decode is
  port (  
  abus : in std_logic_vector ( 31 downto 0);
  avalid : in std_logic;
  la : out std_logic_vector ( 19 downto 0);
  romcs, ramcs0, ramcs1, ramcs2 : out std_logic  
  );
end entity latch_decode;

architecture behave of latch_decode is

begin
process (avvalid, abus)
begin
if (avvalid = '1') then
  la <= abus (19 downto 0);
end if;
end process;

process (abus, avvalid)
variable rom, ram1, ram2, ram0 : std_logic_vector (11 downto 0);
begin
  rom  := "111111111111";
  ram0 := "000000000000";
  ram1 := "000000010000";
  ram2 := "000000100000";

  if (avvalid= '1') then
    if (abus (31 downto 20) = rom ) then romcs <= '1'; else romcs <= '0'; end if;
    if (abus (31 downto 20) = ram0) then ramcs0 <= '1'; else ramcs0 <= '0'; end if;
    if (abus (31 downto 20) = ram1) then ramcs1 <= '1'; else ramcs1 <= '0'; end if;
    if (abus (31 downto 20) = ram2) then ramcs2 <= '1'; else ramcs2 <= '0'; end if;
  end if;
end process;
end behave;

8.28 The maximum delay from clock to output of a 74HCT74 flip-flop is 44 ns. For a 4-bit ripple counter, the delay ripples through four such stages for a total maximum delay of 176 ns. Similarly, the maximum delays using 74AHCT and 74LS74 flip-flops are 40 ns and 160 ns, respectively.

8.32

\[
T_{\text{period(min)}} = t_{\text{pIQ}} + 3t_{\text{AND}} + t_{\text{setup}}
\]

\[
f_{\text{max}} = 1/T_{\text{period(min)}}
\]
### Exercise Solution 8.37

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Current state</th>
<th>Next state</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>QD  QC  QB  QA</td>
<td>QD^* QC^* QB^* QA^*</td>
</tr>
<tr>
<td>CLR_L</td>
<td>LD_L  ENT  ENP</td>
<td></td>
</tr>
<tr>
<td>0  x  x  x</td>
<td>x  x  x  x</td>
<td>0  0  0  0</td>
</tr>
<tr>
<td>1  0  x  x</td>
<td>x  x  x  x</td>
<td>D  C  B  A</td>
</tr>
<tr>
<td>1  1  0  x</td>
<td>x  x  x  x</td>
<td>QD  QC  QB  QA</td>
</tr>
<tr>
<td>1  1  x  0</td>
<td>x  x  x  x</td>
<td>QD  QC  QB  QA</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  0  0  0</td>
<td>0  0  0  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  0  0  1</td>
<td>0  0  1  0</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  0  1  0</td>
<td>0  0  1  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  0  1  1</td>
<td>0  1  0  0</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  1  0  0</td>
<td>0  1  0  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  1  0  1</td>
<td>0  1  1  0</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  1  1  0</td>
<td>0  1  1  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>0  1  1  1</td>
<td>1  0  0  0</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  0  0  0</td>
<td>1  0  0  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  0  0  1</td>
<td>0  0  0  0</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  0  1  0</td>
<td>1  0  1  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  0  1  1</td>
<td>0  1  0  0</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  1  0  0</td>
<td>1  1  0  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  1  0  1</td>
<td>0  1  0  0</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  1  1  0</td>
<td>1  1  1  1</td>
</tr>
<tr>
<td>1  1  1  1</td>
<td>1  1  1  1</td>
<td>0  0  0  0</td>
</tr>
</tbody>
</table>
Note: This design assumes that the largest available "AND" function is an 8-input NAND gate. Thus, cascading counters greater than 36 bits may require additional levels of delay.

(Actually, we could make an equally fast counter with up to 100 bits by combining the outputs of three 74LS30s with a 74LS27, a 3-input NOR.)
The minimum clock period is the sum of:
(a) The delay from the clock edge to any RCO output (35 ns).
(b) The delay from any RCO output to any ENP input, that is, two gate delays (\(2 \times 15 = 30\) ns).
(c) The setup time to the next clock edge required by the ENP inputs (20 ns).
Thus, the minimum clock period is 85 ns, and the corresponding maximum clock frequency is 11.76 MHz.

8.41 To get even spacing, the strategy is for the MSB (N3) to select half the states, the ones where QA is 0. The next bit down (N2) selects one-fourth of the states, the ones where QB is 0 and the less significant counter bits (i.e., QA) are all 1. Likewise, N1 selects the one-eighth of the states where QC is 0 and QB and QA are 1, and N0 selects the state where QD is 0 and QC, QB, and QA are all 1. In this way, each non-1111 counter state is assigned to one input bit.
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;

entity v74x163s is
  generic(size : integer := 8);  --added generic
  port (clk, clr_l, ld_l, enp, ent : in std_logic;  
d : in std_logic_vector (size-1 downto 0); --changes range of input
  q : out std_logic_vector (size-1 downto 0); --changes range of output
  rco : out std_logic);
end v74x163s;

architecture v74x163_arch of v74x163s is
  component synsercell is
    port (clk, ldnoclr, di, coclrorld, cntenp, cnteni : in std_logic;  
      qi, cnteni1 : out std_logic);  
  end component;

  signal ldnoclr, noclrorld : std_logic;
  signal scnten : std_logic_vector (size downto 0); --creates a ranged temp with overflow room
  begin
    ldnoclr <= (not ld_l) and clr_l;
    noclrorld <= ld_l and clr_l;
    scnten(0) <= ent;
    rco <= scnten(size);
    gi: for i in 0 to size-1 generate --counts for size of counter
      U1: synsercell port map (clk, ldnoclr, noclrorld, ent, d(i), scnten(i), scnten(i+1), q(i));  
        end generate;
end v74x163_arch;
-- Problem: Wakerly - 8.54
-- Files:
--   8_54_top.vhd: top level file
--   8_54_par2ser.vhd: parallel to serial converter
--   8_54_control.vhd: control module
--   8_54_shift_synch.vhd: 8 bit shift register
--
-- Description:
-- Creates a parallel to serial converter.
-- Data in is described as 8 x 8bit modules,
-- with a single 8 bit data bus that carries
-- data of the format given in Figure 8-55.
-- Each serial link has its own SYNCH(i) line;
-- the pulses should be staggered so SYNCH(i+1)
-- occurs 1 clock cycle after SYNCH(i).
--
-- Because of this, the load_synch line should
-- also be staggered so the data transmitted
-- over the serial link will correspond to its
-- associated SYNCH line.
--
-- Library declarations
library IEEE;
use IEEE.std_logic_1164.all;

-- Top level entity declaration
entity wak_8_54_top is
    port (
        data: in STD_LOGIC_VECTOR (63 downto 0);
        clock: in STD_LOGIC;
        synch: buffer STD_LOGIC_VECTOR (7 downto 0);
        sdata: out STD_LOGIC_VECTOR (7 downto 0)
    );
end wak_8_54_top;

architecture wak_8_54_arch of wak_8_54_top is

    signal load_shift_master: std_logic;
    signal synch_master: std_logic;
    signal load_shift: std_logic_vector (7 downto 0);

    -- Component declarations
    component par2ser is
        port (    
            clock: in STD_LOGIC;
            data: in STD_LOGIC_VECTOR (7 downto 0);
            load_shift: in STD_LOGIC;
            sdata: out STD_LOGIC
        );
    end component;
component control is
  port (  
    clock: in STD_LOGIC;  
    load_shift: out STD_LOGIC;  
    synch: out STD_LOGIC 
  );
end component;

component shift_synch is
  port (  
    clock: in STD_LOGIC;  
    synch_in: in STD_LOGIC;  
    synch: buffer STD_LOGIC_VECTOR (7 downto 0) 
  );
end component;

begin
  --component instantiations
  S1: shift_synch port map (clock=>clock, synch_in=>synch_master, synch=>synch);
  S2: shift_synch port map (clock=>clock, synch_in=>load_shift_master, synch=>load_shift);
  U1: par2ser port map (clock=>clock, data=>data(7 downto 0), load_shift=>load_shift(0), sdata=>sdata(0));
  U2: par2ser port map (clock=>clock, data=>data(15 downto 8), load_shift=>load_shift(1), sdata=>sdata(1));
  U3: par2ser port map (clock=>clock, data=>data(23 downto 16), load_shift=>load_shift(2), sdata=>sdata(2));
  U4: par2ser port map (clock=>clock, data=>data(31 downto 24), load_shift=>load_shift(3), sdata=>sdata(3));
  U5: par2ser port map (clock=>clock, data=>data(39 downto 32), load_shift=>load_shift(4), sdata=>sdata(4));
  U6: par2ser port map (clock=>clock, data=>data(47 downto 40), load_shift=>load_shift(5), sdata=>sdata(5));
  U7: par2ser port map (clock=>clock, data=>data(55 downto 48), load_shift=>load_shift(6), sdata=>sdata(6));
  U8: par2ser port map (clock=>clock, data=>data(63 downto 56), load_shift=>load_shift(7), sdata=>sdata(7));
  U9: control port map (clock=>clock, load_shift=>load_shift_master, synch=>synch_master);
end wak_8_54_arch;
-- Basically an 8-bit shift register
-- takes the synch_in signal as an
-- input, and outputs an 8 bit signal,
-- each consecutive bit delayed by one
-- from the previous bit.

-- library declaration
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;

-- top level entity declaration
entity shift_synch is
  port (
    clock: in STD_LOGIC;
    synch_in: in STD_LOGIC;
    synch: buffer STD_LOGIC_VECTOR (7 downto 0)
  );
end shift_synch;

architecture shift_synch_arch of shift_synch is
begin

-- low order synch signal is simply passed through
-- to output. all others are delayed.
  synch(0) <= synch_in;

  process(clock)
  begin
    if clock'event and clock='1' then
      for I in 0 to 6 loop
        synch(I+1) <= synch(I);
      end loop;
    end if;
  end process;

end shift_synch_arch;
-- Parallel to serial converter
-- Data is entered through 8 bit DATA bus
-- It is loaded into the register when
-- load_shift is low. If load_shift is
-- high, shift data serially out through sdata

-- library declarations
library IEEE;
use IEEE.std_logic_1164.all;

-- top level entity declaration
entity par2ser is
port (
    clock: in STD_LOGIC;
    data: in STD_LOGIC_VECTOR (7 downto 0);
    load_shift: in STD_LOGIC;
    sdata: out STD_LOGIC
);
end par2ser;

architecture par2ser_arch of par2ser is

-- internal signal declaration
signal REG: STD_LOGIC_VECTOR(7 downto 0);
signal DIN: std_logic;

begin

-- DIN <= 0 will set the high order bit to be
-- zero once data is loaded in.
DIN <= '0';

-- process to create shift register
-- accomplished by simply taking the DIN signal
-- and concatenating on the end the previous
-- 6 high order bits.
process (clock)
begin
    if clock'event and clock='1' then
        if load_shift = '0' then
            REG <= data;
        else
            REG <= DIN & REG(7 downto 1);
        end if;
    end if;
sdata <= REG(0);
end process;

end par2ser_arch;
8.55 This is really the second paragraph of Exercise 8.54.
8.62 Regardless of the number of shift-register outputs connected to the odd-parity circuit, its output in state 00...00 is 0, and the 00...00 state persists forever. However, suppose that an odd number of shift-register outputs are connected. Then the output of the odd-parity circuit in state 11...11 is 1, and the 11...11 state also persists forever. In this case, the number of states in the “maximum-length” sequence can be no more than $2^n - 2$, since two of the states persist forever. Therefore, if an LFSR counter generates a sequence of length $2^n - 1$, it must have an even number of shift-register outputs connected to the odd-parity circuit.

8.64 The figure below shows the effect of physically changing the odd-parity circuit to an even-parity circuit (i.e., inverting its output).

From Exercise 9.32, we know that an even number of shift-register outputs are connected to the parity circuit, and we also know that complementing two inputs of an XOR gate does not change its output. Therefore, we can redraw the logic diagram as shown below.
Finally, we can move the inversion bubbles as shown below.

This circuit has exactly the same structure as Figure 8–68, except that the shift register stores complemented data. When we look at the external pins of the shift register in the first figure in this solution, we are looking at that complemented data. Therefore, each state in the counting sequence of the even-parity version (our first figure) is the complement of the corresponding state in the odd-parity version (Figure 8–68). The odd-parity version visits all states except 00...00, so the even-parity version visits all states except 11...11.
8.68

--Johnny West
--Xilinx Applications
--8.68 : Design an iterative circuit for checking the parity of a 16-bit data
--       word with a single even-parity bit.

--This portion of the code constructs the iterative module that will cascaded 16
times in order to check the parity of a 16 bit word.

library IEEE;
use IEEE.std_logic_1164.all;

--Generic Iterative Module
entity Iterative_Module is
port (carry_in, primary_in: in STD_LOGIC;
carry_out: out STD_LOGIC
);
end Iterative_Module;

--An XOR is performed on the current parity of a word (carry_in) and the
--next bit in the word (boundary_in)
--Even parity produces a 0 and odd parity produces a 1
architecture Parity_Check of Iterative_Module is
begin
carry_out <= carry_in xor primary_in;
end Parity_Check;
In the following design, RESET is not recognized until the end of phase 6. RESTART is still recognized at the end of any phase; otherwise it would have no real use (i.e., only going back to phase 1 after the end of phase 6.
which happens anyway.) Presumably, RESTART would be used only with great care or in unusual circumstances (e.g., during debugging).

8.81 This problem can be a bit confusing since the states in Table 7–14 have the same names as the '163 data inputs. Therefore, we shall use the names SA, SB, and so on for the states.

The idea is to normally allow the counter to count to the next state, but to force it to go to SA or SB when the wrong input is received. The CLR_L input is used to go to SA (0000), and the LD_L input is used to go to SB (0001; the counter’s A–D data inputs are tied LOW and HIGH accordingly).

Inspecting the state table on page 582 of the text, we see that state A should be loaded when X=1 and the machine is in state SA, SD, or SH. Thus,

\[
\text{CLR}_L = \{X \cdot (QC \cdot QB \cdot QA + QC \cdot QB \cdot QA + QC \cdot QB \cdot QA)\}
\]

All of the other next-states when X=1 are the natural successors obtained by counting.

Similarly, state SB should be loaded when X=0 and the machine is in state SB, SC, SE, SF, or SH. In addition, notice that in state SG, the next state SE is required when X=0; the load input must be used in this case too, but a different value must be loaded. Thus, LD_L will be asserted in six of the eight states when X=0.

Optionally, LD_L could be easily asserted in the remaining two states as well, since the required next states (SB and SE) are ones that we must generate in other six cases anyway. Thus, we can connect X to the LD_L input, so we always load when X=0. Then, we load either SB (0010) or SE (0100) depending on the current state. Therefore, we can write the following equations for data inputs A–D:

\[
A = 0
\]

\[
B = \text{SA} + \text{SB} + \text{SC} + \text{SE} + \text{SF} + \text{SH}
\]

\[
= OB' + QC' \cdot QA' + QC \cdot QA
\]

\[
C = B'
\]

\[
D = 0
\]

Alternatively, we could realize C as an AND-OR circuit and complement to get B:

\[
C = QC' \cdot QB \cdot QA + QC \cdot QB \cdot QA'
\]

\[
B = C'
\]
The logic diagram follows directly from these equations. The output logic can be realized using the equations on page 584 of the text.

8.90 Transitions on SYNCIN occur a maximum of 20 ns after the rising edge of CLOCK. Given a 40-ns clock period and a 10-ns setup-time requirement for the other 'ALS74s, 10 ns is the maximum propagation delay of the combinational logic.